geodereg.h revision 1.2.6.2 1 1.2.6.2 skrll /* $NetBSD: geodereg.h,v 1.2.6.2 2005/11/10 13:56:53 skrll Exp $ */
2 1.2.6.2 skrll
3 1.2.6.2 skrll /*-
4 1.2.6.2 skrll * Copyright (c) 2005 David Young. All rights reserved.
5 1.2.6.2 skrll *
6 1.2.6.2 skrll * This code was written by David Young.
7 1.2.6.2 skrll *
8 1.2.6.2 skrll * Redistribution and use in source and binary forms, with or without
9 1.2.6.2 skrll * modification, are permitted provided that the following conditions
10 1.2.6.2 skrll * are met:
11 1.2.6.2 skrll * 1. Redistributions of source code must retain the above copyright
12 1.2.6.2 skrll * notice, this list of conditions and the following disclaimer.
13 1.2.6.2 skrll * 2. Redistributions in binary form must reproduce the above copyright
14 1.2.6.2 skrll * notice, this list of conditions and the following disclaimer in the
15 1.2.6.2 skrll * documentation and/or other materials provided with the distribution.
16 1.2.6.2 skrll * 3. All advertising materials mentioning features or use of this software
17 1.2.6.2 skrll * must display the following acknowledgement:
18 1.2.6.2 skrll * This product includes software developed by David Young.
19 1.2.6.2 skrll * 4. The name of David Young may not be used to endorse or promote
20 1.2.6.2 skrll * products derived from this software without specific prior
21 1.2.6.2 skrll * written permission.
22 1.2.6.2 skrll *
23 1.2.6.2 skrll * THIS SOFTWARE IS PROVIDED BY DAVID YOUNG ``AS IS'' AND ANY
24 1.2.6.2 skrll * EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO,
25 1.2.6.2 skrll * THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A
26 1.2.6.2 skrll * PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL DAVID
27 1.2.6.2 skrll * YOUNG BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL,
28 1.2.6.2 skrll * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED
29 1.2.6.2 skrll * TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
30 1.2.6.2 skrll * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
31 1.2.6.2 skrll * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
32 1.2.6.2 skrll * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
33 1.2.6.2 skrll * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY
34 1.2.6.2 skrll * OF SUCH DAMAGE.
35 1.2.6.2 skrll */
36 1.2.6.2 skrll
37 1.2.6.2 skrll /*
38 1.2.6.2 skrll * Register definitions for the AMD Geode SC1100.
39 1.2.6.2 skrll */
40 1.2.6.2 skrll
41 1.2.6.2 skrll #ifndef _I386_PCI_GEODEREG_H_
42 1.2.6.2 skrll #define _I386_PCI_GEODEREG_H_
43 1.2.6.2 skrll
44 1.2.6.2 skrll /* Macros for bit twiddling. */
45 1.2.6.2 skrll
46 1.2.6.2 skrll #ifndef _BIT_TWIDDLE
47 1.2.6.2 skrll #define _BIT_TWIDDLE
48 1.2.6.2 skrll /* nth bit, BIT(0) == 0x1. */
49 1.2.6.2 skrll #define BIT(n) (((n) == 32) ? 0 : ((u_int32_t) 1 << (n)))
50 1.2.6.2 skrll
51 1.2.6.2 skrll /* bits m through n, m < n. */
52 1.2.6.2 skrll #define BITS(m, n) ((BIT(MAX((m), (n)) + 1) - 1) ^ (BIT(MIN((m), (n))) - 1))
53 1.2.6.2 skrll
54 1.2.6.2 skrll /* find least significant bit that is set */
55 1.2.6.2 skrll #define LOWEST_SET_BIT(x) ((((x) - 1) & (x)) ^ (x))
56 1.2.6.2 skrll
57 1.2.6.2 skrll /* for x a power of two and p a non-negative integer, is x a greater power than 2**p? */
58 1.2.6.2 skrll #define GTEQ_POWER(x, p) (((u_long)(x) >> (p)) != 0)
59 1.2.6.2 skrll
60 1.2.6.2 skrll #define MASK_TO_SHIFT2(m) (GTEQ_POWER(LOWEST_SET_BIT((m)), 1) ? 1 : 0)
61 1.2.6.2 skrll
62 1.2.6.2 skrll #define MASK_TO_SHIFT4(m) \
63 1.2.6.2 skrll (GTEQ_POWER(LOWEST_SET_BIT((m)), 2) \
64 1.2.6.2 skrll ? 2 + MASK_TO_SHIFT2((m) >> 2) \
65 1.2.6.2 skrll : MASK_TO_SHIFT2((m)))
66 1.2.6.2 skrll
67 1.2.6.2 skrll #define MASK_TO_SHIFT8(m) \
68 1.2.6.2 skrll (GTEQ_POWER(LOWEST_SET_BIT((m)), 4) \
69 1.2.6.2 skrll ? 4 + MASK_TO_SHIFT4((m) >> 4) \
70 1.2.6.2 skrll : MASK_TO_SHIFT4((m)))
71 1.2.6.2 skrll
72 1.2.6.2 skrll #define MASK_TO_SHIFT16(m) \
73 1.2.6.2 skrll (GTEQ_POWER(LOWEST_SET_BIT((m)), 8) \
74 1.2.6.2 skrll ? 8 + MASK_TO_SHIFT8((m) >> 8) \
75 1.2.6.2 skrll : MASK_TO_SHIFT8((m)))
76 1.2.6.2 skrll
77 1.2.6.2 skrll #define MASK_TO_SHIFT(m) \
78 1.2.6.2 skrll (GTEQ_POWER(LOWEST_SET_BIT((m)), 16) \
79 1.2.6.2 skrll ? 16 + MASK_TO_SHIFT16((m) >> 16) \
80 1.2.6.2 skrll : MASK_TO_SHIFT16((m)))
81 1.2.6.2 skrll
82 1.2.6.2 skrll #define MASK_AND_RSHIFT(x, mask) (((x) & (mask)) >> MASK_TO_SHIFT(mask))
83 1.2.6.2 skrll #define LSHIFT(x, mask) ((x) << MASK_TO_SHIFT(mask))
84 1.2.6.2 skrll #define MASK_AND_REPLACE(reg, val, mask) ((reg & ~mask) | LSHIFT(val, mask))
85 1.2.6.2 skrll #define PRESHIFT(m) MASK_AND_RSHIFT((m), (m))
86 1.2.6.2 skrll
87 1.2.6.2 skrll #endif /* _BIT_TWIDDLE */
88 1.2.6.2 skrll
89 1.2.6.2 skrll /* AMD Geode SC1100 X-Bus PCI Configuration Register: General
90 1.2.6.2 skrll * Configuration Block Scratchpad. Set to 0x00000000 after chip reset.
91 1.2.6.2 skrll * The BIOS writes the base address of the General Configuration
92 1.2.6.2 skrll * Block to this register.
93 1.2.6.2 skrll */
94 1.2.6.2 skrll #define SC1100_XBUS_CBA_SCRATCHPAD 0x64
95 1.2.6.2 skrll
96 1.2.6.2 skrll #define SC1100_GCB_SIZE 64
97 1.2.6.2 skrll
98 1.2.6.2 skrll /* watchdog timeout register, 16 bits. */
99 1.2.6.2 skrll #define SC1100_GCB_WDTO 0x00
100 1.2.6.2 skrll
101 1.2.6.2 skrll /* Watchdog configuration register, 16 bits. */
102 1.2.6.2 skrll #define SC1100_GCB_WDCNFG 0x02
103 1.2.6.2 skrll #define SC1100_WDCNFG_RESERVED BITS(15,9) /* write as read */
104 1.2.6.2 skrll
105 1.2.6.2 skrll /* 32kHz clock power-down, 0: clock is enabled, 1: clock is disabled. */
106 1.2.6.2 skrll #define SC1100_WDCNFG_WD32KPD BIT(8)
107 1.2.6.2 skrll
108 1.2.6.2 skrll /* Watchdog event type 1, and type 2
109 1.2.6.2 skrll *
110 1.2.6.2 skrll * 00: no action (default after POR# is asserted)
111 1.2.6.2 skrll * 01: interrupt
112 1.2.6.2 skrll * 10: SMI
113 1.2.6.2 skrll * 11: system reset
114 1.2.6.2 skrll */
115 1.2.6.2 skrll #define SC1100_WDCNFG_WDTYPE2_MASK BITS(7,6)
116 1.2.6.2 skrll #define SC1100_WDCNFG_WDTYPE1_MASK BITS(5,4)
117 1.2.6.2 skrll
118 1.2.6.2 skrll #define SC1100_WDCNFG_WDTYPE2_NOACTION LSHIFT(0, SC1100_WDCNFG_WDTYPE2_MASK)
119 1.2.6.2 skrll #define SC1100_WDCNFG_WDTYPE2_INTERRUPT LSHIFT(1, SC1100_WDCNFG_WDTYPE2_MASK)
120 1.2.6.2 skrll #define SC1100_WDCNFG_WDTYPE2_SMI LSHIFT(2, SC1100_WDCNFG_WDTYPE2_MASK)
121 1.2.6.2 skrll #define SC1100_WDCNFG_WDTYPE2_RESET LSHIFT(3, SC1100_WDCNFG_WDTYPE2_MASK)
122 1.2.6.2 skrll
123 1.2.6.2 skrll #define SC1100_WDCNFG_WDTYPE1_NOACTION LSHIFT(0, SC1100_WDCNFG_WDTYPE1_MASK)
124 1.2.6.2 skrll #define SC1100_WDCNFG_WDTYPE1_INTERRUPT LSHIFT(1, SC1100_WDCNFG_WDTYPE1_MASK)
125 1.2.6.2 skrll #define SC1100_WDCNFG_WDTYPE1_SMI LSHIFT(2, SC1100_WDCNFG_WDTYPE1_MASK)
126 1.2.6.2 skrll #define SC1100_WDCNFG_WDTYPE1_RESET LSHIFT(3, SC1100_WDCNFG_WDTYPE1_MASK)
127 1.2.6.2 skrll
128 1.2.6.2 skrll /* Watchdog timer prescaler
129 1.2.6.2 skrll *
130 1.2.6.2 skrll * The prescaler divisor is 2**WDPRES. 1110 (0xe) and 1111 (0xf) are
131 1.2.6.2 skrll * reserved values.
132 1.2.6.2 skrll */
133 1.2.6.2 skrll #define SC1100_WDCNFG_WDPRES_MASK BITS(3,0)
134 1.2.6.2 skrll #define SC1100_WDCNFG_WDPRES_MAX 0xd
135 1.2.6.2 skrll
136 1.2.6.2 skrll /* Watchdog status register, 8 bits. */
137 1.2.6.2 skrll #define SC1100_GCB_WDSTS 0x04
138 1.2.6.2 skrll #define SC1100_WDSTS_RESERVED BIT(7,4) /* write as read */
139 1.2.6.2 skrll /* Set to 1 when watchdog reset is asserted. Read-only. Reset either by
140 1.2.6.2 skrll * POR# (power-on reset) or by writing 0 to WDOVF.
141 1.2.6.2 skrll */
142 1.2.6.2 skrll #define SC1100_WDSTS_WDRST BIT(3)
143 1.2.6.2 skrll /* Set to 1 when watchdog SMI is asserted. Read-only. Reset either by
144 1.2.6.2 skrll * POR# (power-on reset) or by writing 0 to WDOVF.
145 1.2.6.2 skrll */
146 1.2.6.2 skrll #define SC1100_WDSTS_WDSMI BIT(2)
147 1.2.6.2 skrll /* Set to 1 when watchdog interrupt is asserted. Read-only. Reset either by
148 1.2.6.2 skrll * POR# (power-on reset) or by writing 0 to WDOVF.
149 1.2.6.2 skrll */
150 1.2.6.2 skrll #define SC1100_WDSTS_WDINT BIT(1)
151 1.2.6.2 skrll /* Set to 1 when watchdog overflow is asserted. Reset either by
152 1.2.6.2 skrll * POR# (power-on reset) or by writing 1 to this bit.
153 1.2.6.2 skrll */
154 1.2.6.2 skrll #define SC1100_WDSTS_WDOVF BIT(0)
155 1.2.6.2 skrll
156 1.2.6.2 skrll /*
157 1.2.6.2 skrll * Helpful constants
158 1.2.6.2 skrll */
159 1.2.6.2 skrll
160 1.2.6.2 skrll /* maximum watchdog interval in seconds */
161 1.2.6.2 skrll #define SC1100_WDIVL_MAX ((1 << SC1100_WDCNFG_WDPRES_MAX) * \
162 1.2.6.2 skrll UINT16_MAX / SC1100_WDCLK_HZ)
163 1.2.6.2 skrll /* watchdog clock rate in Hertz */
164 1.2.6.2 skrll #define SC1100_WDCLK_HZ 32000
165 1.2.6.2 skrll
166 1.2.6.2 skrll #endif /* _I386_PCI_GEODEREG_H_ */
167