Home | History | Annotate | Line # | Download | only in pci
geodereg.h revision 1.4.10.1
      1  1.4.10.1    elad /*	$NetBSD: geodereg.h,v 1.4.10.1 2006/04/19 02:32:50 elad Exp $	*/
      2       1.1  dyoung 
      3       1.1  dyoung /*-
      4       1.1  dyoung  * Copyright (c) 2005 David Young.  All rights reserved.
      5       1.1  dyoung  *
      6       1.1  dyoung  * This code was written by David Young.
      7       1.1  dyoung  *
      8       1.1  dyoung  * Redistribution and use in source and binary forms, with or without
      9       1.1  dyoung  * modification, are permitted provided that the following conditions
     10       1.1  dyoung  * are met:
     11       1.1  dyoung  * 1. Redistributions of source code must retain the above copyright
     12       1.1  dyoung  *    notice, this list of conditions and the following disclaimer.
     13       1.1  dyoung  * 2. Redistributions in binary form must reproduce the above copyright
     14       1.1  dyoung  *    notice, this list of conditions and the following disclaimer in the
     15       1.1  dyoung  *    documentation and/or other materials provided with the distribution.
     16       1.1  dyoung  * 3. All advertising materials mentioning features or use of this software
     17       1.1  dyoung  *    must display the following acknowledgement:
     18       1.1  dyoung  *	This product includes software developed by David Young.
     19       1.1  dyoung  * 4. The name of David Young may not be used to endorse or promote
     20       1.1  dyoung  *    products derived from this software without specific prior
     21       1.1  dyoung  *    written permission.
     22       1.1  dyoung  *
     23       1.1  dyoung  * THIS SOFTWARE IS PROVIDED BY DAVID YOUNG ``AS IS'' AND ANY
     24       1.1  dyoung  * EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO,
     25       1.1  dyoung  * THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A
     26       1.1  dyoung  * PARTICULAR PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL DAVID
     27       1.1  dyoung  * YOUNG BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL,
     28       1.1  dyoung  * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED
     29       1.1  dyoung  * TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     30       1.1  dyoung  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
     31       1.1  dyoung  * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
     32       1.1  dyoung  * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     33       1.1  dyoung  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY
     34       1.1  dyoung  * OF SUCH DAMAGE.
     35       1.1  dyoung  */
     36       1.1  dyoung 
     37       1.1  dyoung /*
     38       1.1  dyoung  * Register definitions for the AMD Geode SC1100.
     39       1.1  dyoung  */
     40       1.1  dyoung 
     41       1.1  dyoung #ifndef _I386_PCI_GEODEREG_H_
     42       1.1  dyoung #define	_I386_PCI_GEODEREG_H_
     43       1.1  dyoung 
     44  1.4.10.1    elad #include <lib/libkern/libkern.h>
     45       1.1  dyoung 
     46       1.1  dyoung /* AMD Geode SC1100 X-Bus PCI Configuration Register: General
     47       1.1  dyoung  * Configuration Block Scratchpad.  Set to 0x00000000 after chip reset.
     48       1.1  dyoung  * The BIOS writes the base address of the General Configuration
     49       1.1  dyoung  * Block to this register.
     50       1.1  dyoung  */
     51       1.1  dyoung #define	SC1100_XBUS_CBA_SCRATCHPAD	0x64
     52       1.1  dyoung 
     53       1.1  dyoung #define	SC1100_GCB_SIZE			64
     54       1.1  dyoung 
     55       1.1  dyoung /* watchdog timeout register, 16 bits. */
     56       1.1  dyoung #define	SC1100_GCB_WDTO			0x00
     57       1.1  dyoung 
     58       1.1  dyoung /* Watchdog configuration register, 16 bits. */
     59       1.1  dyoung #define	SC1100_GCB_WDCNFG		0x02
     60  1.4.10.1    elad #define	SC1100_WDCNFG_RESERVED		__BITS(15,9)	/* write as read */
     61       1.1  dyoung 
     62       1.1  dyoung /* 32kHz clock power-down, 0: clock is enabled, 1: clock is disabled. */
     63  1.4.10.1    elad #define	SC1100_WDCNFG_WD32KPD		__BIT(8)
     64       1.1  dyoung 
     65       1.1  dyoung /* Watchdog event type 1, and type 2
     66       1.1  dyoung  *
     67       1.1  dyoung  * 00: no action (default after POR# is asserted)
     68       1.1  dyoung  * 01: interrupt
     69       1.1  dyoung  * 10: SMI
     70       1.1  dyoung  * 11: system reset
     71       1.1  dyoung  */
     72  1.4.10.1    elad #define	SC1100_WDCNFG_WDTYPE2_MASK	__BITS(7,6)
     73  1.4.10.1    elad #define	SC1100_WDCNFG_WDTYPE1_MASK	__BITS(5,4)
     74       1.1  dyoung 
     75  1.4.10.1    elad #define	SC1100_WDCNFG_WDTYPE2_NOACTION	SHIFTIN(0, SC1100_WDCNFG_WDTYPE2_MASK)
     76  1.4.10.1    elad #define	SC1100_WDCNFG_WDTYPE2_INTERRUPT	SHIFTIN(1, SC1100_WDCNFG_WDTYPE2_MASK)
     77  1.4.10.1    elad #define	SC1100_WDCNFG_WDTYPE2_SMI	SHIFTIN(2, SC1100_WDCNFG_WDTYPE2_MASK)
     78  1.4.10.1    elad #define	SC1100_WDCNFG_WDTYPE2_RESET	SHIFTIN(3, SC1100_WDCNFG_WDTYPE2_MASK)
     79  1.4.10.1    elad 
     80  1.4.10.1    elad #define	SC1100_WDCNFG_WDTYPE1_NOACTION	SHIFTIN(0, SC1100_WDCNFG_WDTYPE1_MASK)
     81  1.4.10.1    elad #define	SC1100_WDCNFG_WDTYPE1_INTERRUPT	SHIFTIN(1, SC1100_WDCNFG_WDTYPE1_MASK)
     82  1.4.10.1    elad #define	SC1100_WDCNFG_WDTYPE1_SMI	SHIFTIN(2, SC1100_WDCNFG_WDTYPE1_MASK)
     83  1.4.10.1    elad #define	SC1100_WDCNFG_WDTYPE1_RESET	SHIFTIN(3, SC1100_WDCNFG_WDTYPE1_MASK)
     84       1.1  dyoung 
     85       1.1  dyoung /* Watchdog timer prescaler
     86       1.1  dyoung  *
     87       1.1  dyoung  * The prescaler divisor is 2**WDPRES.  1110 (0xe) and 1111 (0xf) are
     88       1.1  dyoung  * reserved values.
     89       1.1  dyoung  */
     90  1.4.10.1    elad #define	SC1100_WDCNFG_WDPRES_MASK	__BITS(3,0)
     91       1.1  dyoung #define	SC1100_WDCNFG_WDPRES_MAX	0xd
     92       1.1  dyoung 
     93       1.1  dyoung /* Watchdog status register, 8 bits. */
     94       1.1  dyoung #define	SC1100_GCB_WDSTS		0x04
     95  1.4.10.1    elad #define	SC1100_WDSTS_RESERVED		__BIT(7,4)	/* write as read */
     96       1.1  dyoung /* Set to 1 when watchdog reset is asserted.  Read-only.  Reset either by
     97       1.2  dyoung  * POR# (power-on reset) or by writing 0 to WDOVF.
     98       1.1  dyoung  */
     99  1.4.10.1    elad #define	SC1100_WDSTS_WDRST		__BIT(3)
    100       1.1  dyoung /* Set to 1 when watchdog SMI is asserted.  Read-only.  Reset either by
    101       1.2  dyoung  * POR# (power-on reset) or by writing 0 to WDOVF.
    102       1.1  dyoung  */
    103  1.4.10.1    elad #define	SC1100_WDSTS_WDSMI		__BIT(2)
    104       1.1  dyoung /* Set to 1 when watchdog interrupt is asserted.  Read-only.  Reset either by
    105       1.2  dyoung  * POR# (power-on reset) or by writing 0 to WDOVF.
    106       1.1  dyoung  */
    107  1.4.10.1    elad #define	SC1100_WDSTS_WDINT		__BIT(1)
    108       1.1  dyoung /* Set to 1 when watchdog overflow is asserted.  Reset either by
    109       1.2  dyoung  * POR# (power-on reset) or by writing 1 to this bit.
    110       1.1  dyoung  */
    111  1.4.10.1    elad #define	SC1100_WDSTS_WDOVF		__BIT(0)
    112       1.1  dyoung 
    113       1.1  dyoung /*
    114       1.1  dyoung  * Helpful constants
    115       1.1  dyoung  */
    116       1.1  dyoung 
    117       1.1  dyoung /* maximum watchdog interval in seconds */
    118       1.1  dyoung #define	SC1100_WDIVL_MAX	((1 << SC1100_WDCNFG_WDPRES_MAX) * \
    119       1.1  dyoung 				 UINT16_MAX / SC1100_WDCLK_HZ)
    120       1.1  dyoung /* watchdog clock rate in Hertz */
    121       1.1  dyoung #define	SC1100_WDCLK_HZ	32000
    122       1.1  dyoung 
    123       1.1  dyoung #endif /* _I386_PCI_GEODEREG_H_ */
    124