geodereg.h revision 1.9 1 1.9 rmind /* $NetBSD: geodereg.h,v 1.9 2009/10/19 23:19:38 rmind Exp $ */
2 1.1 dyoung
3 1.1 dyoung /*-
4 1.1 dyoung * Copyright (c) 2005 David Young. All rights reserved.
5 1.1 dyoung *
6 1.1 dyoung * This code was written by David Young.
7 1.1 dyoung *
8 1.1 dyoung * Redistribution and use in source and binary forms, with or without
9 1.1 dyoung * modification, are permitted provided that the following conditions
10 1.1 dyoung * are met:
11 1.1 dyoung * 1. Redistributions of source code must retain the above copyright
12 1.1 dyoung * notice, this list of conditions and the following disclaimer.
13 1.1 dyoung * 2. Redistributions in binary form must reproduce the above copyright
14 1.1 dyoung * notice, this list of conditions and the following disclaimer in the
15 1.1 dyoung * documentation and/or other materials provided with the distribution.
16 1.1 dyoung *
17 1.1 dyoung * THIS SOFTWARE IS PROVIDED BY DAVID YOUNG ``AS IS'' AND ANY
18 1.1 dyoung * EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO,
19 1.1 dyoung * THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A
20 1.1 dyoung * PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL DAVID
21 1.1 dyoung * YOUNG BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL,
22 1.1 dyoung * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED
23 1.1 dyoung * TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
24 1.1 dyoung * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
25 1.1 dyoung * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
26 1.1 dyoung * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
27 1.1 dyoung * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY
28 1.1 dyoung * OF SUCH DAMAGE.
29 1.1 dyoung */
30 1.1 dyoung
31 1.1 dyoung /*
32 1.1 dyoung * Register definitions for the AMD Geode SC1100.
33 1.1 dyoung */
34 1.1 dyoung
35 1.1 dyoung #ifndef _I386_PCI_GEODEREG_H_
36 1.1 dyoung #define _I386_PCI_GEODEREG_H_
37 1.1 dyoung
38 1.5 dyoung #include <lib/libkern/libkern.h>
39 1.1 dyoung
40 1.1 dyoung /* AMD Geode SC1100 X-Bus PCI Configuration Register: General
41 1.1 dyoung * Configuration Block Scratchpad. Set to 0x00000000 after chip reset.
42 1.1 dyoung * The BIOS writes the base address of the General Configuration
43 1.1 dyoung * Block to this register.
44 1.1 dyoung */
45 1.1 dyoung #define SC1100_XBUS_CBA_SCRATCHPAD 0x64
46 1.1 dyoung
47 1.1 dyoung #define SC1100_GCB_SIZE 64
48 1.1 dyoung
49 1.1 dyoung /* watchdog timeout register, 16 bits. */
50 1.1 dyoung #define SC1100_GCB_WDTO 0x00
51 1.1 dyoung
52 1.1 dyoung /* Watchdog configuration register, 16 bits. */
53 1.1 dyoung #define SC1100_GCB_WDCNFG 0x02
54 1.6 dyoung #define SC1100_WDCNFG_RESERVED __BITS(15,9) /* write as read */
55 1.1 dyoung
56 1.1 dyoung /* 32kHz clock power-down, 0: clock is enabled, 1: clock is disabled. */
57 1.6 dyoung #define SC1100_WDCNFG_WD32KPD __BIT(8)
58 1.1 dyoung
59 1.1 dyoung /* Watchdog event type 1, and type 2
60 1.1 dyoung *
61 1.1 dyoung * 00: no action (default after POR# is asserted)
62 1.1 dyoung * 01: interrupt
63 1.1 dyoung * 10: SMI
64 1.1 dyoung * 11: system reset
65 1.1 dyoung */
66 1.6 dyoung #define SC1100_WDCNFG_WDTYPE2_MASK __BITS(7,6)
67 1.6 dyoung #define SC1100_WDCNFG_WDTYPE1_MASK __BITS(5,4)
68 1.1 dyoung
69 1.8 dyoung #define SC1100_WDCNFG_WDTYPE2_NOACTION __SHIFTIN(0, SC1100_WDCNFG_WDTYPE2_MASK)
70 1.8 dyoung #define SC1100_WDCNFG_WDTYPE2_INTERRUPT __SHIFTIN(1, SC1100_WDCNFG_WDTYPE2_MASK)
71 1.8 dyoung #define SC1100_WDCNFG_WDTYPE2_SMI __SHIFTIN(2, SC1100_WDCNFG_WDTYPE2_MASK)
72 1.8 dyoung #define SC1100_WDCNFG_WDTYPE2_RESET __SHIFTIN(3, SC1100_WDCNFG_WDTYPE2_MASK)
73 1.8 dyoung
74 1.8 dyoung #define SC1100_WDCNFG_WDTYPE1_NOACTION __SHIFTIN(0, SC1100_WDCNFG_WDTYPE1_MASK)
75 1.8 dyoung #define SC1100_WDCNFG_WDTYPE1_INTERRUPT __SHIFTIN(1, SC1100_WDCNFG_WDTYPE1_MASK)
76 1.8 dyoung #define SC1100_WDCNFG_WDTYPE1_SMI __SHIFTIN(2, SC1100_WDCNFG_WDTYPE1_MASK)
77 1.8 dyoung #define SC1100_WDCNFG_WDTYPE1_RESET __SHIFTIN(3, SC1100_WDCNFG_WDTYPE1_MASK)
78 1.1 dyoung
79 1.1 dyoung /* Watchdog timer prescaler
80 1.1 dyoung *
81 1.1 dyoung * The prescaler divisor is 2**WDPRES. 1110 (0xe) and 1111 (0xf) are
82 1.1 dyoung * reserved values.
83 1.1 dyoung */
84 1.6 dyoung #define SC1100_WDCNFG_WDPRES_MASK __BITS(3,0)
85 1.1 dyoung #define SC1100_WDCNFG_WDPRES_MAX 0xd
86 1.1 dyoung
87 1.1 dyoung /* Watchdog status register, 8 bits. */
88 1.1 dyoung #define SC1100_GCB_WDSTS 0x04
89 1.6 dyoung #define SC1100_WDSTS_RESERVED __BIT(7,4) /* write as read */
90 1.1 dyoung /* Set to 1 when watchdog reset is asserted. Read-only. Reset either by
91 1.2 dyoung * POR# (power-on reset) or by writing 0 to WDOVF.
92 1.1 dyoung */
93 1.6 dyoung #define SC1100_WDSTS_WDRST __BIT(3)
94 1.1 dyoung /* Set to 1 when watchdog SMI is asserted. Read-only. Reset either by
95 1.2 dyoung * POR# (power-on reset) or by writing 0 to WDOVF.
96 1.1 dyoung */
97 1.6 dyoung #define SC1100_WDSTS_WDSMI __BIT(2)
98 1.1 dyoung /* Set to 1 when watchdog interrupt is asserted. Read-only. Reset either by
99 1.2 dyoung * POR# (power-on reset) or by writing 0 to WDOVF.
100 1.1 dyoung */
101 1.6 dyoung #define SC1100_WDSTS_WDINT __BIT(1)
102 1.1 dyoung /* Set to 1 when watchdog overflow is asserted. Reset either by
103 1.2 dyoung * POR# (power-on reset) or by writing 1 to this bit.
104 1.1 dyoung */
105 1.6 dyoung #define SC1100_WDSTS_WDOVF __BIT(0)
106 1.1 dyoung
107 1.1 dyoung /*
108 1.1 dyoung * Helpful constants
109 1.1 dyoung */
110 1.1 dyoung
111 1.1 dyoung /* maximum watchdog interval in seconds */
112 1.1 dyoung #define SC1100_WDIVL_MAX ((1 << SC1100_WDCNFG_WDPRES_MAX) * \
113 1.1 dyoung UINT16_MAX / SC1100_WDCLK_HZ)
114 1.1 dyoung /* watchdog clock rate in Hertz */
115 1.1 dyoung #define SC1100_WDCLK_HZ 32000
116 1.1 dyoung
117 1.7 kardel /*
118 1.7 kardel * high resolution timer
119 1.7 kardel */
120 1.7 kardel #define SC1100_GCB_TMVALUE_L 0x08 /* timer value */
121 1.7 kardel
122 1.7 kardel #define SC1100_GCB_TMSTS_B 0x0c /* status */
123 1.7 kardel #define SC1100_TMSTS_OVFL __BIT(0) /* set: overflow */
124 1.7 kardel
125 1.7 kardel #define SC1100_GCB_TMCNFG_B 0x0d /* configuration */
126 1.7 kardel #define SC1100_TMCNFG_TM27MPD __BIT(2) /* set: power down on SUSPA# */
127 1.7 kardel #define SC1100_TMCNFG_TMCLKSEL __BIT(1) /* set: 27MHz clock, clear: 1MHz */
128 1.7 kardel #define SC1100_TMCNFG_TMEN __BIT(0) /* set: timer interrupt enabled */
129 1.7 kardel
130 1.7 kardel #define SC1100_GCB_IID_B 0x3c /* chip identification register */
131 1.7 kardel
132 1.7 kardel #define SC1100_GCB_REV_B 0x3d /* revision register */
133 1.7 kardel
134 1.1 dyoung #endif /* _I386_PCI_GEODEREG_H_ */
135