pci_intr_fixup.c revision 1.24.2.4 1 1.24.2.4 skrll /* $NetBSD: pci_intr_fixup.c,v 1.24.2.4 2005/02/04 11:44:31 skrll Exp $ */
2 1.1 thorpej
3 1.1 thorpej /*-
4 1.1 thorpej * Copyright (c) 1999 The NetBSD Foundation, Inc.
5 1.1 thorpej * All rights reserved.
6 1.1 thorpej *
7 1.1 thorpej * This code is derived from software contributed to The NetBSD Foundation
8 1.1 thorpej * by Jason R. Thorpe of the Numerical Aerospace Simulation Facility,
9 1.1 thorpej * NASA Ames Research Center.
10 1.1 thorpej *
11 1.1 thorpej * Redistribution and use in source and binary forms, with or without
12 1.1 thorpej * modification, are permitted provided that the following conditions
13 1.1 thorpej * are met:
14 1.1 thorpej * 1. Redistributions of source code must retain the above copyright
15 1.1 thorpej * notice, this list of conditions and the following disclaimer.
16 1.1 thorpej * 2. Redistributions in binary form must reproduce the above copyright
17 1.1 thorpej * notice, this list of conditions and the following disclaimer in the
18 1.1 thorpej * documentation and/or other materials provided with the distribution.
19 1.1 thorpej * 3. All advertising materials mentioning features or use of this software
20 1.1 thorpej * must display the following acknowledgement:
21 1.1 thorpej * This product includes software developed by the NetBSD
22 1.1 thorpej * Foundation, Inc. and its contributors.
23 1.1 thorpej * 4. Neither the name of The NetBSD Foundation nor the names of its
24 1.1 thorpej * contributors may be used to endorse or promote products derived
25 1.1 thorpej * from this software without specific prior written permission.
26 1.1 thorpej *
27 1.1 thorpej * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
28 1.1 thorpej * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
29 1.1 thorpej * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
30 1.1 thorpej * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
31 1.1 thorpej * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
32 1.1 thorpej * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
33 1.1 thorpej * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
34 1.1 thorpej * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
35 1.1 thorpej * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
36 1.1 thorpej * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
37 1.1 thorpej * POSSIBILITY OF SUCH DAMAGE.
38 1.1 thorpej */
39 1.1 thorpej
40 1.1 thorpej /*
41 1.1 thorpej * Copyright (c) 1999, by UCHIYAMA Yasushi
42 1.1 thorpej * All rights reserved.
43 1.1 thorpej *
44 1.1 thorpej * Redistribution and use in source and binary forms, with or without
45 1.1 thorpej * modification, are permitted provided that the following conditions
46 1.1 thorpej * are met:
47 1.1 thorpej * 1. Redistributions of source code must retain the above copyright
48 1.1 thorpej * notice, this list of conditions and the following disclaimer.
49 1.1 thorpej * 2. The name of the developer may NOT be used to endorse or promote products
50 1.1 thorpej * derived from this software without specific prior written permission.
51 1.1 thorpej *
52 1.1 thorpej * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
53 1.1 thorpej * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
54 1.1 thorpej * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
55 1.1 thorpej * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
56 1.1 thorpej * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
57 1.1 thorpej * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
58 1.1 thorpej * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
59 1.1 thorpej * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
60 1.1 thorpej * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
61 1.1 thorpej * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
62 1.1 thorpej * SUCH DAMAGE.
63 1.1 thorpej */
64 1.1 thorpej
65 1.1 thorpej /*
66 1.1 thorpej * PCI Interrupt Router support.
67 1.1 thorpej */
68 1.18 lukem
69 1.18 lukem #include <sys/cdefs.h>
70 1.24.2.4 skrll __KERNEL_RCSID(0, "$NetBSD: pci_intr_fixup.c,v 1.24.2.4 2005/02/04 11:44:31 skrll Exp $");
71 1.1 thorpej
72 1.1 thorpej #include "opt_pcibios.h"
73 1.1 thorpej
74 1.1 thorpej #include <sys/param.h>
75 1.1 thorpej #include <sys/systm.h>
76 1.1 thorpej #include <sys/kernel.h>
77 1.1 thorpej #include <sys/malloc.h>
78 1.1 thorpej #include <sys/queue.h>
79 1.1 thorpej #include <sys/device.h>
80 1.1 thorpej
81 1.1 thorpej #include <machine/bus.h>
82 1.1 thorpej #include <machine/intr.h>
83 1.1 thorpej
84 1.1 thorpej #include <dev/pci/pcireg.h>
85 1.1 thorpej #include <dev/pci/pcivar.h>
86 1.1 thorpej #include <dev/pci/pcidevs.h>
87 1.1 thorpej
88 1.1 thorpej #include <i386/pci/pci_intr_fixup.h>
89 1.1 thorpej #include <i386/pci/pcibios.h>
90 1.1 thorpej
91 1.1 thorpej struct pciintr_link_map {
92 1.1 thorpej int link;
93 1.1 thorpej int clink;
94 1.1 thorpej int irq;
95 1.1 thorpej u_int16_t bitmap;
96 1.1 thorpej int fixup_stage;
97 1.1 thorpej SIMPLEQ_ENTRY(pciintr_link_map) list;
98 1.1 thorpej };
99 1.1 thorpej
100 1.19 onoe pciintr_icu_tag_t pciintr_icu_tag;
101 1.1 thorpej pciintr_icu_handle_t pciintr_icu_handle;
102 1.1 thorpej
103 1.8 soda #ifdef PCIBIOS_IRQS_HINT
104 1.8 soda int pcibios_irqs_hint = PCIBIOS_IRQS_HINT;
105 1.8 soda #endif
106 1.8 soda
107 1.24.2.1 skrll struct pciintr_link_map *pciintr_link_lookup(int);
108 1.24.2.1 skrll struct pciintr_link_map *pciintr_link_alloc(struct pcibios_intr_routing *,
109 1.24.2.1 skrll int);
110 1.24.2.1 skrll struct pcibios_intr_routing *pciintr_pir_lookup(int, int);
111 1.24.2.1 skrll static int pciintr_bitmap_count_irq(int, int *);
112 1.24.2.1 skrll static int pciintr_bitmap_find_lowest_irq(int, int *);
113 1.24.2.1 skrll int pciintr_link_init (void);
114 1.10 soda #ifdef PCIBIOS_INTR_GUESS
115 1.24.2.1 skrll int pciintr_guess_irq(void);
116 1.10 soda #endif
117 1.24.2.1 skrll int pciintr_link_fixup(void);
118 1.24.2.1 skrll int pciintr_link_route(u_int16_t *);
119 1.24.2.1 skrll int pciintr_irq_release(u_int16_t *);
120 1.24.2.1 skrll int pciintr_header_fixup(pci_chipset_tag_t);
121 1.24.2.1 skrll void pciintr_do_header_fixup(pci_chipset_tag_t, pcitag_t, void*);
122 1.1 thorpej
123 1.1 thorpej SIMPLEQ_HEAD(, pciintr_link_map) pciintr_link_map_list;
124 1.1 thorpej
125 1.1 thorpej const struct pciintr_icu_table {
126 1.1 thorpej pci_vendor_id_t piit_vendor;
127 1.1 thorpej pci_product_id_t piit_product;
128 1.24.2.1 skrll int (*piit_init)(pci_chipset_tag_t,
129 1.24.2.1 skrll bus_space_tag_t, pcitag_t, pciintr_icu_tag_t *,
130 1.24.2.1 skrll pciintr_icu_handle_t *);
131 1.1 thorpej } pciintr_icu_table[] = {
132 1.1 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82371MX,
133 1.1 thorpej piix_init },
134 1.1 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82371AB_ISA,
135 1.1 thorpej piix_init },
136 1.1 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82371FB_ISA,
137 1.1 thorpej piix_init },
138 1.1 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82371SB_ISA,
139 1.16 haya piix_init },
140 1.24.2.1 skrll { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801AA_LPC,
141 1.24.2.1 skrll piix_init }, /* ICH */
142 1.24.2.1 skrll { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801AB_LPC,
143 1.24.2.1 skrll piix_init }, /* ICH0 */
144 1.16 haya { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801BA_LPC,
145 1.24.2.1 skrll ich_init }, /* ICH2 */
146 1.19 onoe { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801BAM_LPC,
147 1.24.2.1 skrll ich_init }, /* ICH2M */
148 1.24.2.1 skrll { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801CA_LPC,
149 1.24.2.1 skrll ich_init }, /* ICH3S */
150 1.24.2.1 skrll { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801CAM_LPC,
151 1.24.2.1 skrll ich_init }, /* ICH3M */
152 1.21 kanaoka { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801DB_LPC,
153 1.24.2.1 skrll ich_init }, /* ICH4 */
154 1.24.2.1 skrll { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801DB_ISA,
155 1.24.2.1 skrll ich_init }, /* ICH4M */
156 1.24.2.1 skrll { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801EB_LPC,
157 1.24.2.1 skrll ich_init }, /* ICH5 */
158 1.1 thorpej
159 1.1 thorpej { PCI_VENDOR_OPTI, PCI_PRODUCT_OPTI_82C558,
160 1.1 thorpej opti82c558_init },
161 1.1 thorpej { PCI_VENDOR_OPTI, PCI_PRODUCT_OPTI_82C700,
162 1.1 thorpej opti82c700_init },
163 1.1 thorpej
164 1.1 thorpej { PCI_VENDOR_VIATECH, PCI_PRODUCT_VIATECH_VT82C586_ISA,
165 1.24 perry via82c586_init },
166 1.24 perry { PCI_VENDOR_VIATECH, PCI_PRODUCT_VIATECH_VT82C596A,
167 1.11 aymeric via82c586_init },
168 1.11 aymeric { PCI_VENDOR_VIATECH, PCI_PRODUCT_VIATECH_VT82C686A_ISA,
169 1.11 aymeric via82c586_init },
170 1.1 thorpej
171 1.1 thorpej { PCI_VENDOR_SIS, PCI_PRODUCT_SIS_85C503,
172 1.1 thorpej sis85c503_init },
173 1.12 uch
174 1.12 uch { PCI_VENDOR_AMD, PCI_PRODUCT_AMD_PBC756_PMC,
175 1.12 uch amd756_init },
176 1.17 haya
177 1.17 haya { PCI_VENDOR_ALI, PCI_PRODUCT_ALI_M1543,
178 1.17 haya ali1543_init },
179 1.1 thorpej
180 1.1 thorpej { 0, 0,
181 1.1 thorpej NULL },
182 1.1 thorpej };
183 1.1 thorpej
184 1.24.2.1 skrll const struct pciintr_icu_table *pciintr_icu_lookup(pcireg_t);
185 1.1 thorpej
186 1.1 thorpej const struct pciintr_icu_table *
187 1.24.2.1 skrll pciintr_icu_lookup(pcireg_t id)
188 1.1 thorpej {
189 1.1 thorpej const struct pciintr_icu_table *piit;
190 1.1 thorpej
191 1.1 thorpej for (piit = pciintr_icu_table;
192 1.1 thorpej piit->piit_init != NULL;
193 1.1 thorpej piit++) {
194 1.1 thorpej if (PCI_VENDOR(id) == piit->piit_vendor &&
195 1.1 thorpej PCI_PRODUCT(id) == piit->piit_product)
196 1.1 thorpej return (piit);
197 1.1 thorpej }
198 1.1 thorpej
199 1.1 thorpej return (NULL);
200 1.1 thorpej }
201 1.1 thorpej
202 1.1 thorpej struct pciintr_link_map *
203 1.24.2.1 skrll pciintr_link_lookup(int link)
204 1.1 thorpej {
205 1.1 thorpej struct pciintr_link_map *l;
206 1.1 thorpej
207 1.20 lukem SIMPLEQ_FOREACH(l, &pciintr_link_map_list, list) {
208 1.1 thorpej if (l->link == link)
209 1.1 thorpej return (l);
210 1.1 thorpej }
211 1.1 thorpej
212 1.1 thorpej return (NULL);
213 1.1 thorpej }
214 1.1 thorpej
215 1.1 thorpej struct pciintr_link_map *
216 1.24.2.1 skrll pciintr_link_alloc(struct pcibios_intr_routing *pir, int pin)
217 1.1 thorpej {
218 1.7 soda int link = pir->linkmap[pin].link, clink, irq;
219 1.1 thorpej struct pciintr_link_map *l, *lstart;
220 1.1 thorpej
221 1.10 soda if (pciintr_icu_tag != NULL) { /* compatible PCI ICU found */
222 1.7 soda /*
223 1.10 soda * Get the canonical link value for this entry.
224 1.7 soda */
225 1.10 soda if (pciintr_icu_getclink(pciintr_icu_tag, pciintr_icu_handle,
226 1.10 soda link, &clink) != 0) {
227 1.10 soda /*
228 1.10 soda * ICU doesn't understand the link value.
229 1.10 soda * Just ignore this PIR entry.
230 1.10 soda */
231 1.7 soda #ifdef DIAGNOSTIC
232 1.10 soda printf("pciintr_link_alloc: bus %d device %d: "
233 1.10 soda "link 0x%02x invalid\n",
234 1.10 soda pir->bus, PIR_DEVFUNC_DEVICE(pir->device), link);
235 1.7 soda #endif
236 1.10 soda return (NULL);
237 1.10 soda }
238 1.7 soda
239 1.7 soda /*
240 1.10 soda * Check the link value by asking the ICU for the
241 1.10 soda * canonical link value.
242 1.10 soda * Also, determine if this PIRQ is mapped to an IRQ.
243 1.7 soda */
244 1.10 soda if (pciintr_icu_get_intr(pciintr_icu_tag, pciintr_icu_handle,
245 1.10 soda clink, &irq) != 0) {
246 1.10 soda /*
247 1.10 soda * ICU doesn't understand the canonical link value.
248 1.10 soda * Just ignore this PIR entry.
249 1.10 soda */
250 1.7 soda #ifdef DIAGNOSTIC
251 1.10 soda printf("pciintr_link_alloc: "
252 1.10 soda "bus %d device %d link 0x%02x: "
253 1.10 soda "PIRQ 0x%02x invalid\n",
254 1.10 soda pir->bus, PIR_DEVFUNC_DEVICE(pir->device), link,
255 1.10 soda clink);
256 1.7 soda #endif
257 1.10 soda return (NULL);
258 1.10 soda }
259 1.7 soda }
260 1.7 soda
261 1.1 thorpej l = malloc(sizeof(*l), M_DEVBUF, M_NOWAIT);
262 1.1 thorpej if (l == NULL)
263 1.1 thorpej panic("pciintr_link_alloc");
264 1.1 thorpej
265 1.1 thorpej memset(l, 0, sizeof(*l));
266 1.1 thorpej
267 1.7 soda l->link = link;
268 1.1 thorpej l->bitmap = pir->linkmap[pin].bitmap;
269 1.10 soda if (pciintr_icu_tag != NULL) { /* compatible PCI ICU found */
270 1.10 soda l->clink = clink;
271 1.23 fvdl l->irq = irq; /* maybe X86_PCI_INTERRUPT_LINE_NO_CONNECTION */
272 1.10 soda } else {
273 1.10 soda l->clink = link; /* only for PCIBIOSVERBOSE diagnostic */
274 1.23 fvdl l->irq = X86_PCI_INTERRUPT_LINE_NO_CONNECTION;
275 1.10 soda }
276 1.1 thorpej
277 1.1 thorpej lstart = SIMPLEQ_FIRST(&pciintr_link_map_list);
278 1.1 thorpej if (lstart == NULL || lstart->link < l->link)
279 1.1 thorpej SIMPLEQ_INSERT_TAIL(&pciintr_link_map_list, l, list);
280 1.1 thorpej else
281 1.1 thorpej SIMPLEQ_INSERT_HEAD(&pciintr_link_map_list, l, list);
282 1.1 thorpej
283 1.1 thorpej return (l);
284 1.1 thorpej }
285 1.1 thorpej
286 1.1 thorpej struct pcibios_intr_routing *
287 1.24.2.1 skrll pciintr_pir_lookup(int bus, int device)
288 1.1 thorpej {
289 1.1 thorpej struct pcibios_intr_routing *pir;
290 1.1 thorpej int entry;
291 1.1 thorpej
292 1.1 thorpej if (pcibios_pir_table == NULL)
293 1.1 thorpej return (NULL);
294 1.1 thorpej
295 1.1 thorpej for (entry = 0; entry < pcibios_pir_table_nentries; entry++) {
296 1.1 thorpej pir = &pcibios_pir_table[entry];
297 1.7 soda if (pir->bus == bus &&
298 1.7 soda PIR_DEVFUNC_DEVICE(pir->device) == device)
299 1.1 thorpej return (pir);
300 1.1 thorpej }
301 1.1 thorpej
302 1.1 thorpej return (NULL);
303 1.1 thorpej }
304 1.1 thorpej
305 1.7 soda static int
306 1.24.2.1 skrll pciintr_bitmap_count_irq(int irq_bitmap, int *irqp)
307 1.7 soda {
308 1.23 fvdl int i, bit, count = 0, irq = X86_PCI_INTERRUPT_LINE_NO_CONNECTION;
309 1.7 soda
310 1.7 soda if (irq_bitmap != 0) {
311 1.7 soda for (i = 0, bit = 1; i < 16; i++, bit <<= 1) {
312 1.7 soda if (irq_bitmap & bit) {
313 1.7 soda irq = i;
314 1.7 soda count++;
315 1.7 soda }
316 1.7 soda }
317 1.7 soda }
318 1.7 soda *irqp = irq;
319 1.7 soda return (count);
320 1.7 soda }
321 1.7 soda
322 1.7 soda static int
323 1.24.2.1 skrll pciintr_bitmap_find_lowest_irq(int irq_bitmap, int *irqp)
324 1.7 soda {
325 1.7 soda int i, bit;
326 1.7 soda
327 1.7 soda if (irq_bitmap != 0) {
328 1.7 soda for (i = 0, bit = 1; i < 16; i++, bit <<= 1) {
329 1.7 soda if (irq_bitmap & bit) {
330 1.7 soda *irqp = i;
331 1.7 soda return (1); /* found */
332 1.7 soda }
333 1.7 soda }
334 1.7 soda }
335 1.7 soda return (0); /* not found */
336 1.7 soda }
337 1.7 soda
338 1.1 thorpej int
339 1.24.2.4 skrll pciintr_link_init(void)
340 1.1 thorpej {
341 1.10 soda int entry, pin, link;
342 1.1 thorpej struct pcibios_intr_routing *pir;
343 1.1 thorpej struct pciintr_link_map *l;
344 1.1 thorpej
345 1.1 thorpej if (pcibios_pir_table == NULL) {
346 1.1 thorpej /* No PIR table; can't do anything. */
347 1.1 thorpej printf("pciintr_link_init: no PIR table\n");
348 1.1 thorpej return (1);
349 1.1 thorpej }
350 1.1 thorpej
351 1.1 thorpej SIMPLEQ_INIT(&pciintr_link_map_list);
352 1.1 thorpej
353 1.1 thorpej for (entry = 0; entry < pcibios_pir_table_nentries; entry++) {
354 1.1 thorpej pir = &pcibios_pir_table[entry];
355 1.7 soda for (pin = 0; pin < PCI_INTERRUPT_PIN_MAX; pin++) {
356 1.1 thorpej link = pir->linkmap[pin].link;
357 1.1 thorpej if (link == 0) {
358 1.1 thorpej /* No connection for this pin. */
359 1.1 thorpej continue;
360 1.1 thorpej }
361 1.1 thorpej /*
362 1.1 thorpej * Multiple devices may be wired to the same
363 1.1 thorpej * interrupt; check to see if we've seen this
364 1.1 thorpej * one already. If not, allocate a new link
365 1.1 thorpej * map entry and stuff it in the map.
366 1.1 thorpej */
367 1.7 soda l = pciintr_link_lookup(link);
368 1.7 soda if (l == NULL) {
369 1.1 thorpej (void) pciintr_link_alloc(pir, pin);
370 1.7 soda } else if (pir->linkmap[pin].bitmap != l->bitmap) {
371 1.7 soda /*
372 1.7 soda * violates PCI IRQ Routing Table Specification
373 1.7 soda */
374 1.7 soda #ifdef DIAGNOSTIC
375 1.7 soda printf("pciintr_link_init: "
376 1.7 soda "bus %d device %d link 0x%02x: "
377 1.7 soda "bad irq bitmap 0x%04x, "
378 1.7 soda "should be 0x%04x\n",
379 1.7 soda pir->bus, PIR_DEVFUNC_DEVICE(pir->device),
380 1.7 soda link, pir->linkmap[pin].bitmap, l->bitmap);
381 1.7 soda #endif
382 1.7 soda /* safer value. */
383 1.7 soda l->bitmap &= pir->linkmap[pin].bitmap;
384 1.7 soda /* XXX - or, should ignore this entry? */
385 1.7 soda }
386 1.1 thorpej }
387 1.1 thorpej }
388 1.1 thorpej
389 1.10 soda return (0);
390 1.10 soda }
391 1.10 soda
392 1.10 soda #ifdef PCIBIOS_INTR_GUESS
393 1.10 soda /*
394 1.10 soda * No compatible PCI ICU found.
395 1.10 soda * Hopes the BIOS already setup the ICU.
396 1.10 soda */
397 1.10 soda int
398 1.24.2.4 skrll pciintr_guess_irq(void)
399 1.10 soda {
400 1.10 soda struct pciintr_link_map *l;
401 1.10 soda int irq, guessed = 0;
402 1.10 soda
403 1.10 soda /*
404 1.10 soda * Stage 1: If only one IRQ is available for the link, use it.
405 1.10 soda */
406 1.20 lukem SIMPLEQ_FOREACH(l, &pciintr_link_map_list, list) {
407 1.23 fvdl if (l->irq != X86_PCI_INTERRUPT_LINE_NO_CONNECTION)
408 1.10 soda continue;
409 1.10 soda if (pciintr_bitmap_count_irq(l->bitmap, &irq) == 1) {
410 1.10 soda l->irq = irq;
411 1.10 soda l->fixup_stage = 1;
412 1.10 soda #ifdef PCIINTR_DEBUG
413 1.10 soda printf("pciintr_guess_irq (stage 1): "
414 1.10 soda "guessing PIRQ 0x%02x to be IRQ %d\n",
415 1.10 soda l->clink, l->irq);
416 1.10 soda #endif
417 1.10 soda guessed = 1;
418 1.10 soda }
419 1.10 soda }
420 1.10 soda
421 1.10 soda return (guessed ? 0 : -1);
422 1.1 thorpej }
423 1.10 soda #endif /* PCIBIOS_INTR_GUESS */
424 1.1 thorpej
425 1.1 thorpej int
426 1.24.2.4 skrll pciintr_link_fixup(void)
427 1.1 thorpej {
428 1.1 thorpej struct pciintr_link_map *l;
429 1.7 soda int irq;
430 1.7 soda u_int16_t pciirq = 0;
431 1.1 thorpej
432 1.1 thorpej /*
433 1.1 thorpej * First stage: Attempt to connect PIRQs which aren't
434 1.1 thorpej * yet connected.
435 1.1 thorpej */
436 1.20 lukem SIMPLEQ_FOREACH(l, &pciintr_link_map_list, list) {
437 1.23 fvdl if (l->irq != X86_PCI_INTERRUPT_LINE_NO_CONNECTION) {
438 1.1 thorpej /*
439 1.7 soda * Interrupt is already connected. Don't do
440 1.7 soda * anything to it.
441 1.7 soda * In this case, l->fixup_stage == 0.
442 1.1 thorpej */
443 1.7 soda pciirq |= 1 << l->irq;
444 1.1 thorpej #ifdef PCIINTR_DEBUG
445 1.7 soda printf("pciintr_link_fixup: PIRQ 0x%02x already "
446 1.7 soda "connected to IRQ %d\n", l->clink, l->irq);
447 1.1 thorpej #endif
448 1.1 thorpej continue;
449 1.1 thorpej }
450 1.1 thorpej /*
451 1.7 soda * Interrupt isn't connected. Attempt to assign it to an IRQ.
452 1.1 thorpej */
453 1.1 thorpej #ifdef PCIINTR_DEBUG
454 1.7 soda printf("pciintr_link_fixup: PIRQ 0x%02x not connected",
455 1.7 soda l->clink);
456 1.1 thorpej #endif
457 1.7 soda /*
458 1.7 soda * Just do the easy case now; we'll defer the harder ones
459 1.7 soda * to Stage 2.
460 1.7 soda */
461 1.7 soda if (pciintr_bitmap_count_irq(l->bitmap, &irq) == 1) {
462 1.1 thorpej l->irq = irq;
463 1.7 soda l->fixup_stage = 1;
464 1.1 thorpej pciirq |= 1 << irq;
465 1.1 thorpej #ifdef PCIINTR_DEBUG
466 1.7 soda printf(", assigning IRQ %d", l->irq);
467 1.1 thorpej #endif
468 1.1 thorpej }
469 1.7 soda #ifdef PCIINTR_DEBUG
470 1.7 soda printf("\n");
471 1.7 soda #endif
472 1.1 thorpej }
473 1.4 augustss
474 1.1 thorpej /*
475 1.1 thorpej * Stage 2: Attempt to connect PIRQs which we didn't
476 1.1 thorpej * connect in Stage 1.
477 1.1 thorpej */
478 1.20 lukem SIMPLEQ_FOREACH(l, &pciintr_link_map_list, list) {
479 1.23 fvdl if (l->irq != X86_PCI_INTERRUPT_LINE_NO_CONNECTION)
480 1.5 uch continue;
481 1.7 soda if (pciintr_bitmap_find_lowest_irq(l->bitmap & pciirq,
482 1.7 soda &l->irq)) {
483 1.7 soda /*
484 1.7 soda * This IRQ is a valid PCI IRQ already
485 1.7 soda * connected to another PIRQ, and also an
486 1.7 soda * IRQ our PIRQ can use; connect it up!
487 1.7 soda */
488 1.7 soda l->fixup_stage = 2;
489 1.1 thorpej #ifdef PCIINTR_DEBUG
490 1.7 soda printf("pciintr_link_fixup (stage 2): "
491 1.7 soda "assigning IRQ %d to PIRQ 0x%02x\n",
492 1.7 soda l->irq, l->clink);
493 1.1 thorpej #endif
494 1.1 thorpej }
495 1.1 thorpej }
496 1.1 thorpej
497 1.5 uch #ifdef PCIBIOS_IRQS_HINT
498 1.1 thorpej /*
499 1.5 uch * Stage 3: The worst case. I need configuration hint that
500 1.5 uch * user supplied a mask for the PCI irqs
501 1.1 thorpej */
502 1.20 lukem SIMPLEQ_FOREACH(l, &pciintr_link_map_list, list) {
503 1.23 fvdl if (l->irq != X86_PCI_INTERRUPT_LINE_NO_CONNECTION)
504 1.5 uch continue;
505 1.7 soda if (pciintr_bitmap_find_lowest_irq(
506 1.8 soda l->bitmap & pcibios_irqs_hint, &l->irq)) {
507 1.7 soda l->fixup_stage = 3;
508 1.5 uch #ifdef PCIINTR_DEBUG
509 1.7 soda printf("pciintr_link_fixup (stage 3): "
510 1.7 soda "assigning IRQ %d to PIRQ 0x%02x\n",
511 1.7 soda l->irq, l->clink);
512 1.5 uch #endif
513 1.5 uch }
514 1.5 uch }
515 1.5 uch #endif /* PCIBIOS_IRQS_HINT */
516 1.1 thorpej
517 1.1 thorpej return (0);
518 1.1 thorpej }
519 1.1 thorpej
520 1.1 thorpej int
521 1.24.2.1 skrll pciintr_link_route(u_int16_t *pciirq)
522 1.1 thorpej {
523 1.1 thorpej struct pciintr_link_map *l;
524 1.1 thorpej int rv = 0;
525 1.1 thorpej
526 1.1 thorpej *pciirq = 0;
527 1.1 thorpej
528 1.20 lukem SIMPLEQ_FOREACH(l, &pciintr_link_map_list, list) {
529 1.7 soda if (l->fixup_stage == 0) {
530 1.23 fvdl if (l->irq == X86_PCI_INTERRUPT_LINE_NO_CONNECTION) {
531 1.7 soda /* Appropriate interrupt was not found. */
532 1.7 soda #ifdef DIAGNOSTIC
533 1.7 soda printf("pciintr_link_route: "
534 1.7 soda "PIRQ 0x%02x: no IRQ, try "
535 1.7 soda "\"options PCIBIOS_IRQS_HINT=0x%04x\"\n",
536 1.7 soda l->clink,
537 1.7 soda /* suggest irq 9/10/11, if possible */
538 1.7 soda (l->bitmap & 0x0e00) ? (l->bitmap & 0x0e00)
539 1.7 soda : l->bitmap);
540 1.7 soda #endif
541 1.7 soda } else {
542 1.7 soda /* BIOS setting has no problem */
543 1.7 soda #ifdef PCIINTR_DEBUG
544 1.7 soda printf("pciintr_link_route: "
545 1.7 soda "route of PIRQ 0x%02x -> "
546 1.7 soda "IRQ %d preserved BIOS setting\n",
547 1.7 soda l->clink, l->irq);
548 1.7 soda #endif
549 1.7 soda *pciirq |= (1 << l->irq);
550 1.7 soda }
551 1.7 soda continue; /* nothing to do. */
552 1.7 soda }
553 1.7 soda
554 1.1 thorpej if (pciintr_icu_set_intr(pciintr_icu_tag, pciintr_icu_handle,
555 1.1 thorpej l->clink, l->irq) != 0 ||
556 1.7 soda pciintr_icu_set_trigger(pciintr_icu_tag,
557 1.7 soda pciintr_icu_handle,
558 1.1 thorpej l->irq, IST_LEVEL) != 0) {
559 1.7 soda printf("pciintr_link_route: route of PIRQ 0x%02x -> "
560 1.7 soda "IRQ %d failed\n", l->clink, l->irq);
561 1.1 thorpej rv = 1;
562 1.1 thorpej } else {
563 1.1 thorpej /*
564 1.1 thorpej * Succssfully routed interrupt. Mark this as
565 1.1 thorpej * a PCI interrupt.
566 1.1 thorpej */
567 1.1 thorpej *pciirq |= (1 << l->irq);
568 1.1 thorpej }
569 1.1 thorpej }
570 1.1 thorpej
571 1.1 thorpej return (rv);
572 1.1 thorpej }
573 1.1 thorpej
574 1.1 thorpej int
575 1.24.2.1 skrll pciintr_irq_release(u_int16_t *pciirq)
576 1.1 thorpej {
577 1.7 soda int i, bit;
578 1.24.2.1 skrll u_int16_t bios_pciirq;
579 1.24.2.1 skrll int reg;
580 1.24.2.1 skrll
581 1.24.2.1 skrll #ifdef PCIINTR_DEBUG
582 1.24.2.1 skrll printf("pciintr_irq_release: fixup pciirq level/edge map 0x%04x\n",
583 1.24.2.1 skrll *pciirq);
584 1.24.2.1 skrll #endif
585 1.24.2.1 skrll
586 1.24.2.1 skrll /* Get bios level/edge setting. */
587 1.24.2.1 skrll bios_pciirq = 0;
588 1.24.2.1 skrll for (i = 0, bit = 1; i < 16; i++, bit <<= 1) {
589 1.24.2.1 skrll (void)pciintr_icu_get_trigger(pciintr_icu_tag,
590 1.24.2.1 skrll pciintr_icu_handle, i, ®);
591 1.24.2.1 skrll if (reg == IST_LEVEL)
592 1.24.2.1 skrll bios_pciirq |= bit;
593 1.24.2.1 skrll }
594 1.24.2.1 skrll
595 1.24.2.1 skrll #ifdef PCIINTR_DEBUG
596 1.24.2.1 skrll printf("pciintr_irq_release: bios pciirq level/edge map 0x%04x\n",
597 1.24.2.1 skrll bios_pciirq);
598 1.24.2.1 skrll #endif /* PCIINTR_DEBUG */
599 1.1 thorpej
600 1.24.2.1 skrll /* fixup final level/edge setting. */
601 1.24.2.1 skrll *pciirq |= bios_pciirq;
602 1.7 soda for (i = 0, bit = 1; i < 16; i++, bit <<= 1) {
603 1.7 soda if ((*pciirq & bit) == 0)
604 1.24.2.1 skrll reg = IST_EDGE;
605 1.24.2.1 skrll else
606 1.24.2.1 skrll reg = IST_LEVEL;
607 1.24.2.1 skrll (void) pciintr_icu_set_trigger(pciintr_icu_tag,
608 1.24.2.1 skrll pciintr_icu_handle, i, reg);
609 1.24.2.1 skrll
610 1.1 thorpej }
611 1.1 thorpej
612 1.24.2.1 skrll #ifdef PCIINTR_DEBUG
613 1.24.2.1 skrll printf("pciintr_irq_release: final pciirq level/edge map 0x%04x\n",
614 1.24.2.1 skrll *pciirq);
615 1.24.2.1 skrll #endif /* PCIINTR_DEBUG */
616 1.24.2.1 skrll
617 1.1 thorpej return (0);
618 1.1 thorpej }
619 1.1 thorpej
620 1.1 thorpej int
621 1.24.2.1 skrll pciintr_header_fixup(pci_chipset_tag_t pc)
622 1.1 thorpej {
623 1.7 soda PCIBIOS_PRINTV(("------------------------------------------\n"));
624 1.7 soda PCIBIOS_PRINTV((" device vendor product pin PIRQ IRQ stage\n"));
625 1.7 soda PCIBIOS_PRINTV(("------------------------------------------\n"));
626 1.14 mcr pci_device_foreach(pc, pcibios_max_bus, pciintr_do_header_fixup, NULL);
627 1.7 soda PCIBIOS_PRINTV(("------------------------------------------\n"));
628 1.1 thorpej
629 1.5 uch return (0);
630 1.5 uch }
631 1.1 thorpej
632 1.5 uch void
633 1.24.2.1 skrll pciintr_do_header_fixup(pci_chipset_tag_t pc, pcitag_t tag, void *context)
634 1.5 uch {
635 1.5 uch struct pcibios_intr_routing *pir;
636 1.5 uch struct pciintr_link_map *l;
637 1.5 uch int pin, irq, link;
638 1.5 uch int bus, device, function;
639 1.5 uch pcireg_t intr, id;
640 1.5 uch
641 1.5 uch pci_decompose_tag(pc, tag, &bus, &device, &function);
642 1.5 uch id = pci_conf_read(pc, tag, PCI_ID_REG);
643 1.5 uch
644 1.5 uch intr = pci_conf_read(pc, tag, PCI_INTERRUPT_REG);
645 1.5 uch pin = PCI_INTERRUPT_PIN(intr);
646 1.5 uch irq = PCI_INTERRUPT_LINE(intr);
647 1.1 thorpej
648 1.14 mcr #if 0
649 1.5 uch if (pin == 0) {
650 1.5 uch /*
651 1.5 uch * No interrupt used.
652 1.5 uch */
653 1.5 uch return;
654 1.5 uch }
655 1.14 mcr #endif
656 1.1 thorpej
657 1.5 uch pir = pciintr_pir_lookup(bus, device);
658 1.5 uch if (pir == NULL || (link = pir->linkmap[pin - 1].link) == 0) {
659 1.5 uch /*
660 1.5 uch * Interrupt not connected; no
661 1.5 uch * need to change.
662 1.5 uch */
663 1.5 uch return;
664 1.5 uch }
665 1.1 thorpej
666 1.7 soda l = pciintr_link_lookup(link);
667 1.5 uch if (l == NULL) {
668 1.7 soda #ifdef PCIINTR_DEBUG
669 1.5 uch /*
670 1.7 soda * No link map entry.
671 1.7 soda * Probably pciintr_icu_getclink() or pciintr_icu_get_intr()
672 1.7 soda * was failed.
673 1.5 uch */
674 1.5 uch printf("pciintr_header_fixup: no entry for link 0x%02x "
675 1.5 uch "(%d:%d:%d:%c)\n", link, bus, device, function,
676 1.5 uch '@' + pin);
677 1.7 soda #endif
678 1.5 uch return;
679 1.1 thorpej }
680 1.7 soda
681 1.7 soda #ifdef PCIBIOSVERBOSE
682 1.7 soda if (pcibiosverbose) {
683 1.7 soda printf("%03d:%02d:%d 0x%04x 0x%04x %c 0x%02x",
684 1.7 soda bus, device, function, PCI_VENDOR(id), PCI_PRODUCT(id),
685 1.7 soda '@' + pin, l->clink);
686 1.23 fvdl if (l->irq == X86_PCI_INTERRUPT_LINE_NO_CONNECTION)
687 1.7 soda printf(" -");
688 1.7 soda else
689 1.7 soda printf(" %3d", l->irq);
690 1.7 soda printf(" %d ", l->fixup_stage);
691 1.7 soda }
692 1.7 soda #endif
693 1.5 uch
694 1.5 uch /*
695 1.5 uch * IRQs 14 and 15 are reserved for PCI IDE interrupts; don't muck
696 1.5 uch * with them.
697 1.5 uch */
698 1.7 soda if (irq == 14 || irq == 15) {
699 1.7 soda PCIBIOS_PRINTV((" WARNING: ignored\n"));
700 1.7 soda return;
701 1.7 soda }
702 1.7 soda
703 1.23 fvdl if (l->irq == X86_PCI_INTERRUPT_LINE_NO_CONNECTION) {
704 1.7 soda /* Appropriate interrupt was not found. */
705 1.10 soda if (pciintr_icu_tag == NULL &&
706 1.23 fvdl irq != 0 && irq != X86_PCI_INTERRUPT_LINE_NO_CONNECTION) {
707 1.10 soda /*
708 1.10 soda * Do not print warning,
709 1.10 soda * if no compatible PCI ICU found,
710 1.10 soda * but the irq is already assigned by BIOS.
711 1.10 soda */
712 1.10 soda PCIBIOS_PRINTV(("\n"));
713 1.10 soda } else {
714 1.10 soda PCIBIOS_PRINTV((" WARNING: missing IRQ\n"));
715 1.10 soda }
716 1.5 uch return;
717 1.7 soda }
718 1.7 soda
719 1.7 soda if (l->irq == irq) {
720 1.7 soda /* don't have to reconfigure */
721 1.7 soda PCIBIOS_PRINTV((" already assigned\n"));
722 1.7 soda return;
723 1.7 soda }
724 1.1 thorpej
725 1.23 fvdl if (irq == 0 || irq == X86_PCI_INTERRUPT_LINE_NO_CONNECTION) {
726 1.7 soda PCIBIOS_PRINTV((" fixed up\n"));
727 1.7 soda } else {
728 1.7 soda /* routed by BIOS, but inconsistent */
729 1.7 soda #ifdef PCIBIOS_INTR_FIXUP_FORCE
730 1.7 soda /* believe PCI IRQ Routing table */
731 1.9 soda PCIBIOS_PRINTV((" WARNING: overriding irq %d\n", irq));
732 1.7 soda #else
733 1.10 soda /* believe PCI Interrupt Configuration Register (default) */
734 1.9 soda PCIBIOS_PRINTV((" WARNING: preserving irq %d\n", irq));
735 1.7 soda return;
736 1.1 thorpej #endif
737 1.7 soda }
738 1.1 thorpej
739 1.5 uch intr &= ~(PCI_INTERRUPT_LINE_MASK << PCI_INTERRUPT_LINE_SHIFT);
740 1.5 uch intr |= (l->irq << PCI_INTERRUPT_LINE_SHIFT);
741 1.5 uch pci_conf_write(pc, tag, PCI_INTERRUPT_REG, intr);
742 1.1 thorpej }
743 1.1 thorpej
744 1.1 thorpej int
745 1.24.2.1 skrll pci_intr_fixup(pci_chipset_tag_t pc, bus_space_tag_t iot, u_int16_t *pciirq)
746 1.1 thorpej {
747 1.1 thorpej const struct pciintr_icu_table *piit = NULL;
748 1.1 thorpej pcitag_t icutag;
749 1.1 thorpej pcireg_t icuid;
750 1.1 thorpej
751 1.1 thorpej /*
752 1.1 thorpej * Attempt to initialize our PCI interrupt router. If
753 1.1 thorpej * the PIR Table is present in ROM, use the location
754 1.1 thorpej * specified by the PIR Table, and use the compat ID,
755 1.1 thorpej * if present. Otherwise, we have to look for the router
756 1.1 thorpej * ourselves (the PCI-ISA bridge).
757 1.13 kanaoka *
758 1.13 kanaoka * A number of buggy BIOS implementations leave the router
759 1.13 kanaoka * entry as 000:00:0, which is typically not the correct
760 1.13 kanaoka * device/function. If the router device address is set to
761 1.13 kanaoka * this value, and the compatible router entry is undefined
762 1.13 kanaoka * (zero is the correct value to indicate undefined), then we
763 1.13 kanaoka * work on the basis it is most likely an error, and search
764 1.13 kanaoka * the entire device-space of bus 0 (but obviously starting
765 1.13 kanaoka * with 000:00:0, in case that really is the right one).
766 1.1 thorpej */
767 1.13 kanaoka if (pcibios_pir_header.signature != 0 &&
768 1.13 kanaoka (pcibios_pir_header.router_bus != 0 ||
769 1.13 kanaoka PIR_DEVFUNC_DEVICE(pcibios_pir_header.router_devfunc) != 0 ||
770 1.13 kanaoka PIR_DEVFUNC_FUNCTION(pcibios_pir_header.router_devfunc) != 0 ||
771 1.13 kanaoka pcibios_pir_header.compat_router != 0)) {
772 1.1 thorpej icutag = pci_make_tag(pc, pcibios_pir_header.router_bus,
773 1.7 soda PIR_DEVFUNC_DEVICE(pcibios_pir_header.router_devfunc),
774 1.7 soda PIR_DEVFUNC_FUNCTION(pcibios_pir_header.router_devfunc));
775 1.24.2.1 skrll icuid = pci_conf_read(pc, icutag, PCI_ID_REG);
776 1.24.2.1 skrll if ((piit = pciintr_icu_lookup(icuid)) == NULL) {
777 1.1 thorpej /*
778 1.24.2.1 skrll * if we fail to look up an ICU at given
779 1.24.2.1 skrll * PCI address, try compat ID next.
780 1.1 thorpej */
781 1.24.2.1 skrll icuid = pcibios_pir_header.compat_router;
782 1.1 thorpej piit = pciintr_icu_lookup(icuid);
783 1.24.2.1 skrll }
784 1.1 thorpej } else {
785 1.1 thorpej int device, maxdevs = pci_bus_maxdevs(pc, 0);
786 1.1 thorpej
787 1.1 thorpej /*
788 1.1 thorpej * Search configuration space for a known interrupt
789 1.1 thorpej * router.
790 1.1 thorpej */
791 1.1 thorpej for (device = 0; device < maxdevs; device++) {
792 1.13 kanaoka const struct pci_quirkdata *qd;
793 1.13 kanaoka int function, nfuncs;
794 1.13 kanaoka pcireg_t bhlcr;
795 1.13 kanaoka
796 1.1 thorpej icutag = pci_make_tag(pc, 0, device, 0);
797 1.1 thorpej icuid = pci_conf_read(pc, icutag, PCI_ID_REG);
798 1.1 thorpej
799 1.1 thorpej /* Invalid vendor ID value? */
800 1.1 thorpej if (PCI_VENDOR(icuid) == PCI_VENDOR_INVALID)
801 1.1 thorpej continue;
802 1.1 thorpej /* XXX Not invalid, but we've done this ~forever. */
803 1.1 thorpej if (PCI_VENDOR(icuid) == 0)
804 1.1 thorpej continue;
805 1.1 thorpej
806 1.13 kanaoka qd = pci_lookup_quirkdata(PCI_VENDOR(icuid),
807 1.13 kanaoka PCI_PRODUCT(icuid));
808 1.13 kanaoka
809 1.13 kanaoka bhlcr = pci_conf_read(pc, icutag, PCI_BHLC_REG);
810 1.13 kanaoka if (PCI_HDRTYPE_MULTIFN(bhlcr) ||
811 1.13 kanaoka (qd != NULL &&
812 1.13 kanaoka (qd->quirks & PCI_QUIRK_MULTIFUNCTION) != 0))
813 1.13 kanaoka nfuncs = 8;
814 1.13 kanaoka else
815 1.13 kanaoka nfuncs = 1;
816 1.13 kanaoka
817 1.13 kanaoka for (function = 0; function < nfuncs; function++) {
818 1.13 kanaoka icutag = pci_make_tag(pc, 0, device, function);
819 1.13 kanaoka icuid = pci_conf_read(pc, icutag, PCI_ID_REG);
820 1.13 kanaoka
821 1.13 kanaoka /* Invalid vendor ID value? */
822 1.13 kanaoka if (PCI_VENDOR(icuid) == PCI_VENDOR_INVALID)
823 1.13 kanaoka continue;
824 1.13 kanaoka /* Not invalid, but we've done this ~forever */
825 1.13 kanaoka if (PCI_VENDOR(icuid) == 0)
826 1.13 kanaoka continue;
827 1.13 kanaoka
828 1.13 kanaoka piit = pciintr_icu_lookup(icuid);
829 1.13 kanaoka if (piit != NULL)
830 1.13 kanaoka goto found;
831 1.13 kanaoka }
832 1.1 thorpej }
833 1.13 kanaoka
834 1.13 kanaoka /*
835 1.13 kanaoka * Invalidate the ICU ID. If we failed to find the
836 1.13 kanaoka * interrupt router (piit == NULL) we don't want to
837 1.13 kanaoka * display a spurious device address below containing
838 1.13 kanaoka * the product information of the last device we
839 1.13 kanaoka * looked at.
840 1.13 kanaoka */
841 1.13 kanaoka icuid = 0;
842 1.15 mrg found:;
843 1.1 thorpej }
844 1.1 thorpej
845 1.1 thorpej if (piit == NULL) {
846 1.10 soda printf("pci_intr_fixup: no compatible PCI ICU found");
847 1.10 soda if (pcibios_pir_header.signature != 0 && icuid != 0)
848 1.10 soda printf(": ICU vendor 0x%04x product 0x%04x",
849 1.10 soda PCI_VENDOR(icuid), PCI_PRODUCT(icuid));
850 1.10 soda printf("\n");
851 1.10 soda #ifdef PCIBIOS_INTR_GUESS
852 1.10 soda if (pciintr_link_init())
853 1.10 soda return (-1); /* non-fatal */
854 1.10 soda if (pciintr_guess_irq())
855 1.10 soda return (-1); /* non-fatal */
856 1.10 soda if (pciintr_header_fixup(pc))
857 1.10 soda return (1); /* fatal */
858 1.10 soda return (0); /* success! */
859 1.10 soda #else
860 1.1 thorpej return (-1); /* non-fatal */
861 1.10 soda #endif
862 1.1 thorpej }
863 1.1 thorpej
864 1.1 thorpej /*
865 1.1 thorpej * Initialize the PCI ICU.
866 1.1 thorpej */
867 1.1 thorpej if ((*piit->piit_init)(pc, iot, icutag, &pciintr_icu_tag,
868 1.1 thorpej &pciintr_icu_handle) != 0)
869 1.1 thorpej return (-1); /* non-fatal */
870 1.1 thorpej
871 1.1 thorpej /*
872 1.1 thorpej * Initialize the PCI interrupt link map.
873 1.1 thorpej */
874 1.1 thorpej if (pciintr_link_init())
875 1.1 thorpej return (-1); /* non-fatal */
876 1.1 thorpej
877 1.1 thorpej /*
878 1.1 thorpej * Fix up the link->IRQ mappings.
879 1.1 thorpej */
880 1.1 thorpej if (pciintr_link_fixup() != 0)
881 1.1 thorpej return (-1); /* non-fatal */
882 1.1 thorpej
883 1.1 thorpej /*
884 1.1 thorpej * Now actually program the PCI ICU with the new
885 1.1 thorpej * routing information.
886 1.1 thorpej */
887 1.1 thorpej if (pciintr_link_route(pciirq) != 0)
888 1.1 thorpej return (1); /* fatal */
889 1.1 thorpej
890 1.1 thorpej /*
891 1.1 thorpej * Now that we've routed all of the PIRQs, rewrite the PCI
892 1.1 thorpej * configuration headers to reflect the new mapping.
893 1.1 thorpej */
894 1.1 thorpej if (pciintr_header_fixup(pc) != 0)
895 1.1 thorpej return (1); /* fatal */
896 1.1 thorpej
897 1.1 thorpej /*
898 1.1 thorpej * Free any unused PCI IRQs for ISA devices.
899 1.1 thorpej */
900 1.1 thorpej if (pciintr_irq_release(pciirq) != 0)
901 1.1 thorpej return (-1); /* non-fatal */
902 1.1 thorpej
903 1.1 thorpej /*
904 1.1 thorpej * All done!
905 1.1 thorpej */
906 1.1 thorpej return (0); /* success! */
907 1.1 thorpej }
908