pci_intr_fixup.c revision 1.37.8.1 1 1.37.8.1 chap /* $NetBSD: pci_intr_fixup.c,v 1.37.8.1 2006/06/19 03:44:26 chap Exp $ */
2 1.1 thorpej
3 1.1 thorpej /*-
4 1.1 thorpej * Copyright (c) 1999 The NetBSD Foundation, Inc.
5 1.1 thorpej * All rights reserved.
6 1.1 thorpej *
7 1.1 thorpej * This code is derived from software contributed to The NetBSD Foundation
8 1.1 thorpej * by Jason R. Thorpe of the Numerical Aerospace Simulation Facility,
9 1.1 thorpej * NASA Ames Research Center.
10 1.1 thorpej *
11 1.1 thorpej * Redistribution and use in source and binary forms, with or without
12 1.1 thorpej * modification, are permitted provided that the following conditions
13 1.1 thorpej * are met:
14 1.1 thorpej * 1. Redistributions of source code must retain the above copyright
15 1.1 thorpej * notice, this list of conditions and the following disclaimer.
16 1.1 thorpej * 2. Redistributions in binary form must reproduce the above copyright
17 1.1 thorpej * notice, this list of conditions and the following disclaimer in the
18 1.1 thorpej * documentation and/or other materials provided with the distribution.
19 1.1 thorpej * 3. All advertising materials mentioning features or use of this software
20 1.1 thorpej * must display the following acknowledgement:
21 1.1 thorpej * This product includes software developed by the NetBSD
22 1.1 thorpej * Foundation, Inc. and its contributors.
23 1.1 thorpej * 4. Neither the name of The NetBSD Foundation nor the names of its
24 1.1 thorpej * contributors may be used to endorse or promote products derived
25 1.1 thorpej * from this software without specific prior written permission.
26 1.1 thorpej *
27 1.1 thorpej * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
28 1.1 thorpej * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
29 1.1 thorpej * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
30 1.1 thorpej * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
31 1.1 thorpej * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
32 1.1 thorpej * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
33 1.1 thorpej * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
34 1.1 thorpej * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
35 1.1 thorpej * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
36 1.1 thorpej * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
37 1.1 thorpej * POSSIBILITY OF SUCH DAMAGE.
38 1.1 thorpej */
39 1.1 thorpej
40 1.1 thorpej /*
41 1.1 thorpej * Copyright (c) 1999, by UCHIYAMA Yasushi
42 1.1 thorpej * All rights reserved.
43 1.1 thorpej *
44 1.1 thorpej * Redistribution and use in source and binary forms, with or without
45 1.1 thorpej * modification, are permitted provided that the following conditions
46 1.1 thorpej * are met:
47 1.1 thorpej * 1. Redistributions of source code must retain the above copyright
48 1.1 thorpej * notice, this list of conditions and the following disclaimer.
49 1.1 thorpej * 2. The name of the developer may NOT be used to endorse or promote products
50 1.1 thorpej * derived from this software without specific prior written permission.
51 1.1 thorpej *
52 1.1 thorpej * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
53 1.1 thorpej * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
54 1.1 thorpej * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
55 1.1 thorpej * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
56 1.1 thorpej * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
57 1.1 thorpej * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
58 1.1 thorpej * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
59 1.1 thorpej * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
60 1.1 thorpej * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
61 1.1 thorpej * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
62 1.1 thorpej * SUCH DAMAGE.
63 1.1 thorpej */
64 1.1 thorpej
65 1.1 thorpej /*
66 1.1 thorpej * PCI Interrupt Router support.
67 1.1 thorpej */
68 1.18 lukem
69 1.18 lukem #include <sys/cdefs.h>
70 1.37.8.1 chap __KERNEL_RCSID(0, "$NetBSD: pci_intr_fixup.c,v 1.37.8.1 2006/06/19 03:44:26 chap Exp $");
71 1.1 thorpej
72 1.1 thorpej #include "opt_pcibios.h"
73 1.32 sekiya #include "opt_pcifixup.h"
74 1.1 thorpej
75 1.1 thorpej #include <sys/param.h>
76 1.1 thorpej #include <sys/systm.h>
77 1.1 thorpej #include <sys/kernel.h>
78 1.1 thorpej #include <sys/malloc.h>
79 1.1 thorpej #include <sys/queue.h>
80 1.1 thorpej #include <sys/device.h>
81 1.1 thorpej
82 1.1 thorpej #include <machine/bus.h>
83 1.1 thorpej #include <machine/intr.h>
84 1.1 thorpej
85 1.1 thorpej #include <dev/pci/pcireg.h>
86 1.1 thorpej #include <dev/pci/pcivar.h>
87 1.1 thorpej #include <dev/pci/pcidevs.h>
88 1.1 thorpej
89 1.1 thorpej #include <i386/pci/pci_intr_fixup.h>
90 1.1 thorpej #include <i386/pci/pcibios.h>
91 1.1 thorpej
92 1.1 thorpej struct pciintr_link_map {
93 1.1 thorpej int link;
94 1.1 thorpej int clink;
95 1.1 thorpej int irq;
96 1.35 perry uint16_t bitmap;
97 1.1 thorpej int fixup_stage;
98 1.1 thorpej SIMPLEQ_ENTRY(pciintr_link_map) list;
99 1.1 thorpej };
100 1.1 thorpej
101 1.19 onoe pciintr_icu_tag_t pciintr_icu_tag;
102 1.1 thorpej pciintr_icu_handle_t pciintr_icu_handle;
103 1.1 thorpej
104 1.8 soda #ifdef PCIBIOS_IRQS_HINT
105 1.8 soda int pcibios_irqs_hint = PCIBIOS_IRQS_HINT;
106 1.8 soda #endif
107 1.8 soda
108 1.29 kochi struct pciintr_link_map *pciintr_link_lookup(int);
109 1.29 kochi struct pciintr_link_map *pciintr_link_alloc(struct pcibios_intr_routing *,
110 1.29 kochi int);
111 1.29 kochi struct pcibios_intr_routing *pciintr_pir_lookup(int, int);
112 1.29 kochi static int pciintr_bitmap_count_irq(int, int *);
113 1.29 kochi static int pciintr_bitmap_find_lowest_irq(int, int *);
114 1.29 kochi int pciintr_link_init (void);
115 1.10 soda #ifdef PCIBIOS_INTR_GUESS
116 1.29 kochi int pciintr_guess_irq(void);
117 1.10 soda #endif
118 1.29 kochi int pciintr_link_fixup(void);
119 1.35 perry int pciintr_link_route(uint16_t *);
120 1.35 perry int pciintr_irq_release(uint16_t *);
121 1.29 kochi int pciintr_header_fixup(pci_chipset_tag_t);
122 1.29 kochi void pciintr_do_header_fixup(pci_chipset_tag_t, pcitag_t, void*);
123 1.1 thorpej
124 1.1 thorpej SIMPLEQ_HEAD(, pciintr_link_map) pciintr_link_map_list;
125 1.1 thorpej
126 1.1 thorpej const struct pciintr_icu_table {
127 1.1 thorpej pci_vendor_id_t piit_vendor;
128 1.1 thorpej pci_product_id_t piit_product;
129 1.29 kochi int (*piit_init)(pci_chipset_tag_t,
130 1.29 kochi bus_space_tag_t, pcitag_t, pciintr_icu_tag_t *,
131 1.29 kochi pciintr_icu_handle_t *);
132 1.1 thorpej } pciintr_icu_table[] = {
133 1.1 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82371MX,
134 1.1 thorpej piix_init },
135 1.1 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82371AB_ISA,
136 1.1 thorpej piix_init },
137 1.1 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82371FB_ISA,
138 1.1 thorpej piix_init },
139 1.1 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82371SB_ISA,
140 1.16 haya piix_init },
141 1.37 kochi { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82440MX_ISA,
142 1.37 kochi piix_init },
143 1.28 kochi { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801AA_LPC,
144 1.28 kochi piix_init }, /* ICH */
145 1.28 kochi { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801AB_LPC,
146 1.28 kochi piix_init }, /* ICH0 */
147 1.16 haya { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801BA_LPC,
148 1.28 kochi ich_init }, /* ICH2 */
149 1.19 onoe { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801BAM_LPC,
150 1.28 kochi ich_init }, /* ICH2M */
151 1.28 kochi { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801CA_LPC,
152 1.28 kochi ich_init }, /* ICH3S */
153 1.28 kochi { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801CAM_LPC,
154 1.28 kochi ich_init }, /* ICH3M */
155 1.21 kanaoka { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801DB_LPC,
156 1.28 kochi ich_init }, /* ICH4 */
157 1.28 kochi { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801DB_ISA,
158 1.28 kochi ich_init }, /* ICH4M */
159 1.25 dyoung { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801EB_LPC,
160 1.28 kochi ich_init }, /* ICH5 */
161 1.37 kochi { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801FB_LPC,
162 1.37 kochi ich_init }, /* ICH6/ICH6R */
163 1.34 rpaulo { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801FBM_LPC,
164 1.34 rpaulo ich_init }, /* ICH6M */
165 1.37 kochi { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801G_LPC,
166 1.37 kochi ich_init }, /* ICH7/ICH7R */
167 1.37 kochi { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801GBM_LPC,
168 1.37 kochi ich_init }, /* ICH7-M */
169 1.37 kochi { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801GHM_LPC,
170 1.37 kochi ich_init }, /* ICH7DH/ICH7-M DH */
171 1.1 thorpej
172 1.1 thorpej { PCI_VENDOR_OPTI, PCI_PRODUCT_OPTI_82C558,
173 1.1 thorpej opti82c558_init },
174 1.1 thorpej { PCI_VENDOR_OPTI, PCI_PRODUCT_OPTI_82C700,
175 1.1 thorpej opti82c700_init },
176 1.1 thorpej
177 1.1 thorpej { PCI_VENDOR_VIATECH, PCI_PRODUCT_VIATECH_VT82C586_ISA,
178 1.24 perry via82c586_init },
179 1.24 perry { PCI_VENDOR_VIATECH, PCI_PRODUCT_VIATECH_VT82C596A,
180 1.11 aymeric via82c586_init },
181 1.11 aymeric { PCI_VENDOR_VIATECH, PCI_PRODUCT_VIATECH_VT82C686A_ISA,
182 1.11 aymeric via82c586_init },
183 1.1 thorpej
184 1.36 xtraeme { PCI_VENDOR_VIATECH, PCI_PRODUCT_VIATECH_VT8231,
185 1.36 xtraeme via8231_init },
186 1.37.8.1 chap { PCI_VENDOR_VIATECH, PCI_PRODUCT_VIATECH_VT8233,
187 1.37.8.1 chap via82c586_init },
188 1.36 xtraeme { PCI_VENDOR_VIATECH, PCI_PRODUCT_VIATECH_VT8233A,
189 1.36 xtraeme via8231_init },
190 1.36 xtraeme { PCI_VENDOR_VIATECH, PCI_PRODUCT_VIATECH_VT8235,
191 1.36 xtraeme via8231_init },
192 1.36 xtraeme { PCI_VENDOR_VIATECH, PCI_PRODUCT_VIATECH_VT8237,
193 1.36 xtraeme via8231_init },
194 1.36 xtraeme
195 1.37.8.1 chap
196 1.1 thorpej { PCI_VENDOR_SIS, PCI_PRODUCT_SIS_85C503,
197 1.1 thorpej sis85c503_init },
198 1.37.8.1 chap { PCI_VENDOR_SIS, PCI_PRODUCT_SIS_962,
199 1.37.8.1 chap sis85c503_init },
200 1.37.8.1 chap { PCI_VENDOR_SIS, PCI_PRODUCT_SIS_963,
201 1.37.8.1 chap sis85c503_init },
202 1.12 uch
203 1.12 uch { PCI_VENDOR_AMD, PCI_PRODUCT_AMD_PBC756_PMC,
204 1.12 uch amd756_init },
205 1.37.8.1 chap { PCI_VENDOR_AMD, PCI_PRODUCT_AMD_PBC766_PMC,
206 1.37.8.1 chap amd756_init },
207 1.37.8.1 chap { PCI_VENDOR_AMD, PCI_PRODUCT_AMD_PBC768_PMC,
208 1.37.8.1 chap amd756_init },
209 1.17 haya
210 1.37.8.1 chap { PCI_VENDOR_ALI, PCI_PRODUCT_ALI_M1533,
211 1.37.8.1 chap ali1543_init },
212 1.17 haya { PCI_VENDOR_ALI, PCI_PRODUCT_ALI_M1543,
213 1.17 haya ali1543_init },
214 1.1 thorpej
215 1.1 thorpej { 0, 0,
216 1.1 thorpej NULL },
217 1.1 thorpej };
218 1.1 thorpej
219 1.29 kochi const struct pciintr_icu_table *pciintr_icu_lookup(pcireg_t);
220 1.1 thorpej
221 1.1 thorpej const struct pciintr_icu_table *
222 1.29 kochi pciintr_icu_lookup(pcireg_t id)
223 1.1 thorpej {
224 1.1 thorpej const struct pciintr_icu_table *piit;
225 1.1 thorpej
226 1.1 thorpej for (piit = pciintr_icu_table;
227 1.1 thorpej piit->piit_init != NULL;
228 1.1 thorpej piit++) {
229 1.1 thorpej if (PCI_VENDOR(id) == piit->piit_vendor &&
230 1.1 thorpej PCI_PRODUCT(id) == piit->piit_product)
231 1.1 thorpej return (piit);
232 1.1 thorpej }
233 1.1 thorpej
234 1.1 thorpej return (NULL);
235 1.1 thorpej }
236 1.1 thorpej
237 1.1 thorpej struct pciintr_link_map *
238 1.29 kochi pciintr_link_lookup(int link)
239 1.1 thorpej {
240 1.1 thorpej struct pciintr_link_map *l;
241 1.1 thorpej
242 1.20 lukem SIMPLEQ_FOREACH(l, &pciintr_link_map_list, list) {
243 1.1 thorpej if (l->link == link)
244 1.1 thorpej return (l);
245 1.1 thorpej }
246 1.1 thorpej
247 1.1 thorpej return (NULL);
248 1.1 thorpej }
249 1.1 thorpej
250 1.1 thorpej struct pciintr_link_map *
251 1.29 kochi pciintr_link_alloc(struct pcibios_intr_routing *pir, int pin)
252 1.1 thorpej {
253 1.7 soda int link = pir->linkmap[pin].link, clink, irq;
254 1.1 thorpej struct pciintr_link_map *l, *lstart;
255 1.1 thorpej
256 1.10 soda if (pciintr_icu_tag != NULL) { /* compatible PCI ICU found */
257 1.7 soda /*
258 1.10 soda * Get the canonical link value for this entry.
259 1.7 soda */
260 1.10 soda if (pciintr_icu_getclink(pciintr_icu_tag, pciintr_icu_handle,
261 1.10 soda link, &clink) != 0) {
262 1.10 soda /*
263 1.10 soda * ICU doesn't understand the link value.
264 1.10 soda * Just ignore this PIR entry.
265 1.10 soda */
266 1.7 soda #ifdef DIAGNOSTIC
267 1.10 soda printf("pciintr_link_alloc: bus %d device %d: "
268 1.10 soda "link 0x%02x invalid\n",
269 1.10 soda pir->bus, PIR_DEVFUNC_DEVICE(pir->device), link);
270 1.7 soda #endif
271 1.10 soda return (NULL);
272 1.10 soda }
273 1.7 soda
274 1.7 soda /*
275 1.10 soda * Check the link value by asking the ICU for the
276 1.10 soda * canonical link value.
277 1.10 soda * Also, determine if this PIRQ is mapped to an IRQ.
278 1.7 soda */
279 1.10 soda if (pciintr_icu_get_intr(pciintr_icu_tag, pciintr_icu_handle,
280 1.10 soda clink, &irq) != 0) {
281 1.10 soda /*
282 1.10 soda * ICU doesn't understand the canonical link value.
283 1.10 soda * Just ignore this PIR entry.
284 1.10 soda */
285 1.7 soda #ifdef DIAGNOSTIC
286 1.10 soda printf("pciintr_link_alloc: "
287 1.10 soda "bus %d device %d link 0x%02x: "
288 1.10 soda "PIRQ 0x%02x invalid\n",
289 1.10 soda pir->bus, PIR_DEVFUNC_DEVICE(pir->device), link,
290 1.10 soda clink);
291 1.7 soda #endif
292 1.10 soda return (NULL);
293 1.10 soda }
294 1.7 soda }
295 1.7 soda
296 1.1 thorpej l = malloc(sizeof(*l), M_DEVBUF, M_NOWAIT);
297 1.1 thorpej if (l == NULL)
298 1.1 thorpej panic("pciintr_link_alloc");
299 1.1 thorpej
300 1.1 thorpej memset(l, 0, sizeof(*l));
301 1.1 thorpej
302 1.7 soda l->link = link;
303 1.1 thorpej l->bitmap = pir->linkmap[pin].bitmap;
304 1.10 soda if (pciintr_icu_tag != NULL) { /* compatible PCI ICU found */
305 1.10 soda l->clink = clink;
306 1.23 fvdl l->irq = irq; /* maybe X86_PCI_INTERRUPT_LINE_NO_CONNECTION */
307 1.10 soda } else {
308 1.10 soda l->clink = link; /* only for PCIBIOSVERBOSE diagnostic */
309 1.23 fvdl l->irq = X86_PCI_INTERRUPT_LINE_NO_CONNECTION;
310 1.10 soda }
311 1.1 thorpej
312 1.1 thorpej lstart = SIMPLEQ_FIRST(&pciintr_link_map_list);
313 1.1 thorpej if (lstart == NULL || lstart->link < l->link)
314 1.1 thorpej SIMPLEQ_INSERT_TAIL(&pciintr_link_map_list, l, list);
315 1.1 thorpej else
316 1.1 thorpej SIMPLEQ_INSERT_HEAD(&pciintr_link_map_list, l, list);
317 1.1 thorpej
318 1.1 thorpej return (l);
319 1.1 thorpej }
320 1.1 thorpej
321 1.1 thorpej struct pcibios_intr_routing *
322 1.29 kochi pciintr_pir_lookup(int bus, int device)
323 1.1 thorpej {
324 1.1 thorpej struct pcibios_intr_routing *pir;
325 1.1 thorpej int entry;
326 1.1 thorpej
327 1.1 thorpej if (pcibios_pir_table == NULL)
328 1.1 thorpej return (NULL);
329 1.1 thorpej
330 1.1 thorpej for (entry = 0; entry < pcibios_pir_table_nentries; entry++) {
331 1.1 thorpej pir = &pcibios_pir_table[entry];
332 1.7 soda if (pir->bus == bus &&
333 1.7 soda PIR_DEVFUNC_DEVICE(pir->device) == device)
334 1.1 thorpej return (pir);
335 1.1 thorpej }
336 1.1 thorpej
337 1.1 thorpej return (NULL);
338 1.1 thorpej }
339 1.1 thorpej
340 1.7 soda static int
341 1.29 kochi pciintr_bitmap_count_irq(int irq_bitmap, int *irqp)
342 1.7 soda {
343 1.23 fvdl int i, bit, count = 0, irq = X86_PCI_INTERRUPT_LINE_NO_CONNECTION;
344 1.7 soda
345 1.7 soda if (irq_bitmap != 0) {
346 1.7 soda for (i = 0, bit = 1; i < 16; i++, bit <<= 1) {
347 1.7 soda if (irq_bitmap & bit) {
348 1.7 soda irq = i;
349 1.7 soda count++;
350 1.7 soda }
351 1.7 soda }
352 1.7 soda }
353 1.7 soda *irqp = irq;
354 1.7 soda return (count);
355 1.7 soda }
356 1.7 soda
357 1.7 soda static int
358 1.29 kochi pciintr_bitmap_find_lowest_irq(int irq_bitmap, int *irqp)
359 1.7 soda {
360 1.7 soda int i, bit;
361 1.7 soda
362 1.7 soda if (irq_bitmap != 0) {
363 1.7 soda for (i = 0, bit = 1; i < 16; i++, bit <<= 1) {
364 1.7 soda if (irq_bitmap & bit) {
365 1.7 soda *irqp = i;
366 1.7 soda return (1); /* found */
367 1.7 soda }
368 1.7 soda }
369 1.7 soda }
370 1.7 soda return (0); /* not found */
371 1.7 soda }
372 1.7 soda
373 1.1 thorpej int
374 1.31 perry pciintr_link_init(void)
375 1.1 thorpej {
376 1.10 soda int entry, pin, link;
377 1.1 thorpej struct pcibios_intr_routing *pir;
378 1.1 thorpej struct pciintr_link_map *l;
379 1.1 thorpej
380 1.1 thorpej if (pcibios_pir_table == NULL) {
381 1.1 thorpej /* No PIR table; can't do anything. */
382 1.1 thorpej printf("pciintr_link_init: no PIR table\n");
383 1.1 thorpej return (1);
384 1.1 thorpej }
385 1.1 thorpej
386 1.1 thorpej SIMPLEQ_INIT(&pciintr_link_map_list);
387 1.1 thorpej
388 1.1 thorpej for (entry = 0; entry < pcibios_pir_table_nentries; entry++) {
389 1.1 thorpej pir = &pcibios_pir_table[entry];
390 1.7 soda for (pin = 0; pin < PCI_INTERRUPT_PIN_MAX; pin++) {
391 1.1 thorpej link = pir->linkmap[pin].link;
392 1.1 thorpej if (link == 0) {
393 1.1 thorpej /* No connection for this pin. */
394 1.1 thorpej continue;
395 1.1 thorpej }
396 1.1 thorpej /*
397 1.1 thorpej * Multiple devices may be wired to the same
398 1.1 thorpej * interrupt; check to see if we've seen this
399 1.1 thorpej * one already. If not, allocate a new link
400 1.1 thorpej * map entry and stuff it in the map.
401 1.1 thorpej */
402 1.7 soda l = pciintr_link_lookup(link);
403 1.7 soda if (l == NULL) {
404 1.1 thorpej (void) pciintr_link_alloc(pir, pin);
405 1.7 soda } else if (pir->linkmap[pin].bitmap != l->bitmap) {
406 1.7 soda /*
407 1.7 soda * violates PCI IRQ Routing Table Specification
408 1.7 soda */
409 1.7 soda #ifdef DIAGNOSTIC
410 1.7 soda printf("pciintr_link_init: "
411 1.7 soda "bus %d device %d link 0x%02x: "
412 1.7 soda "bad irq bitmap 0x%04x, "
413 1.7 soda "should be 0x%04x\n",
414 1.7 soda pir->bus, PIR_DEVFUNC_DEVICE(pir->device),
415 1.7 soda link, pir->linkmap[pin].bitmap, l->bitmap);
416 1.7 soda #endif
417 1.7 soda /* safer value. */
418 1.7 soda l->bitmap &= pir->linkmap[pin].bitmap;
419 1.7 soda /* XXX - or, should ignore this entry? */
420 1.7 soda }
421 1.1 thorpej }
422 1.1 thorpej }
423 1.1 thorpej
424 1.10 soda return (0);
425 1.10 soda }
426 1.10 soda
427 1.10 soda #ifdef PCIBIOS_INTR_GUESS
428 1.10 soda /*
429 1.10 soda * No compatible PCI ICU found.
430 1.10 soda * Hopes the BIOS already setup the ICU.
431 1.10 soda */
432 1.10 soda int
433 1.31 perry pciintr_guess_irq(void)
434 1.10 soda {
435 1.10 soda struct pciintr_link_map *l;
436 1.10 soda int irq, guessed = 0;
437 1.10 soda
438 1.10 soda /*
439 1.10 soda * Stage 1: If only one IRQ is available for the link, use it.
440 1.10 soda */
441 1.20 lukem SIMPLEQ_FOREACH(l, &pciintr_link_map_list, list) {
442 1.23 fvdl if (l->irq != X86_PCI_INTERRUPT_LINE_NO_CONNECTION)
443 1.10 soda continue;
444 1.10 soda if (pciintr_bitmap_count_irq(l->bitmap, &irq) == 1) {
445 1.10 soda l->irq = irq;
446 1.10 soda l->fixup_stage = 1;
447 1.10 soda #ifdef PCIINTR_DEBUG
448 1.10 soda printf("pciintr_guess_irq (stage 1): "
449 1.10 soda "guessing PIRQ 0x%02x to be IRQ %d\n",
450 1.10 soda l->clink, l->irq);
451 1.10 soda #endif
452 1.10 soda guessed = 1;
453 1.10 soda }
454 1.10 soda }
455 1.10 soda
456 1.10 soda return (guessed ? 0 : -1);
457 1.1 thorpej }
458 1.10 soda #endif /* PCIBIOS_INTR_GUESS */
459 1.1 thorpej
460 1.1 thorpej int
461 1.31 perry pciintr_link_fixup(void)
462 1.1 thorpej {
463 1.1 thorpej struct pciintr_link_map *l;
464 1.7 soda int irq;
465 1.35 perry uint16_t pciirq = 0;
466 1.1 thorpej
467 1.1 thorpej /*
468 1.1 thorpej * First stage: Attempt to connect PIRQs which aren't
469 1.1 thorpej * yet connected.
470 1.1 thorpej */
471 1.20 lukem SIMPLEQ_FOREACH(l, &pciintr_link_map_list, list) {
472 1.23 fvdl if (l->irq != X86_PCI_INTERRUPT_LINE_NO_CONNECTION) {
473 1.1 thorpej /*
474 1.7 soda * Interrupt is already connected. Don't do
475 1.7 soda * anything to it.
476 1.7 soda * In this case, l->fixup_stage == 0.
477 1.1 thorpej */
478 1.7 soda pciirq |= 1 << l->irq;
479 1.1 thorpej #ifdef PCIINTR_DEBUG
480 1.7 soda printf("pciintr_link_fixup: PIRQ 0x%02x already "
481 1.7 soda "connected to IRQ %d\n", l->clink, l->irq);
482 1.1 thorpej #endif
483 1.1 thorpej continue;
484 1.1 thorpej }
485 1.1 thorpej /*
486 1.7 soda * Interrupt isn't connected. Attempt to assign it to an IRQ.
487 1.1 thorpej */
488 1.1 thorpej #ifdef PCIINTR_DEBUG
489 1.7 soda printf("pciintr_link_fixup: PIRQ 0x%02x not connected",
490 1.7 soda l->clink);
491 1.1 thorpej #endif
492 1.7 soda /*
493 1.7 soda * Just do the easy case now; we'll defer the harder ones
494 1.7 soda * to Stage 2.
495 1.7 soda */
496 1.7 soda if (pciintr_bitmap_count_irq(l->bitmap, &irq) == 1) {
497 1.1 thorpej l->irq = irq;
498 1.7 soda l->fixup_stage = 1;
499 1.1 thorpej pciirq |= 1 << irq;
500 1.1 thorpej #ifdef PCIINTR_DEBUG
501 1.7 soda printf(", assigning IRQ %d", l->irq);
502 1.1 thorpej #endif
503 1.1 thorpej }
504 1.7 soda #ifdef PCIINTR_DEBUG
505 1.7 soda printf("\n");
506 1.7 soda #endif
507 1.1 thorpej }
508 1.4 augustss
509 1.1 thorpej /*
510 1.1 thorpej * Stage 2: Attempt to connect PIRQs which we didn't
511 1.1 thorpej * connect in Stage 1.
512 1.1 thorpej */
513 1.20 lukem SIMPLEQ_FOREACH(l, &pciintr_link_map_list, list) {
514 1.23 fvdl if (l->irq != X86_PCI_INTERRUPT_LINE_NO_CONNECTION)
515 1.5 uch continue;
516 1.7 soda if (pciintr_bitmap_find_lowest_irq(l->bitmap & pciirq,
517 1.7 soda &l->irq)) {
518 1.7 soda /*
519 1.7 soda * This IRQ is a valid PCI IRQ already
520 1.7 soda * connected to another PIRQ, and also an
521 1.7 soda * IRQ our PIRQ can use; connect it up!
522 1.7 soda */
523 1.7 soda l->fixup_stage = 2;
524 1.1 thorpej #ifdef PCIINTR_DEBUG
525 1.7 soda printf("pciintr_link_fixup (stage 2): "
526 1.7 soda "assigning IRQ %d to PIRQ 0x%02x\n",
527 1.7 soda l->irq, l->clink);
528 1.1 thorpej #endif
529 1.1 thorpej }
530 1.1 thorpej }
531 1.1 thorpej
532 1.5 uch #ifdef PCIBIOS_IRQS_HINT
533 1.1 thorpej /*
534 1.5 uch * Stage 3: The worst case. I need configuration hint that
535 1.5 uch * user supplied a mask for the PCI irqs
536 1.1 thorpej */
537 1.20 lukem SIMPLEQ_FOREACH(l, &pciintr_link_map_list, list) {
538 1.23 fvdl if (l->irq != X86_PCI_INTERRUPT_LINE_NO_CONNECTION)
539 1.5 uch continue;
540 1.7 soda if (pciintr_bitmap_find_lowest_irq(
541 1.8 soda l->bitmap & pcibios_irqs_hint, &l->irq)) {
542 1.7 soda l->fixup_stage = 3;
543 1.5 uch #ifdef PCIINTR_DEBUG
544 1.7 soda printf("pciintr_link_fixup (stage 3): "
545 1.7 soda "assigning IRQ %d to PIRQ 0x%02x\n",
546 1.7 soda l->irq, l->clink);
547 1.5 uch #endif
548 1.5 uch }
549 1.5 uch }
550 1.5 uch #endif /* PCIBIOS_IRQS_HINT */
551 1.1 thorpej
552 1.1 thorpej return (0);
553 1.1 thorpej }
554 1.1 thorpej
555 1.1 thorpej int
556 1.35 perry pciintr_link_route(uint16_t *pciirq)
557 1.1 thorpej {
558 1.1 thorpej struct pciintr_link_map *l;
559 1.1 thorpej int rv = 0;
560 1.1 thorpej
561 1.1 thorpej *pciirq = 0;
562 1.1 thorpej
563 1.20 lukem SIMPLEQ_FOREACH(l, &pciintr_link_map_list, list) {
564 1.7 soda if (l->fixup_stage == 0) {
565 1.23 fvdl if (l->irq == X86_PCI_INTERRUPT_LINE_NO_CONNECTION) {
566 1.7 soda /* Appropriate interrupt was not found. */
567 1.7 soda #ifdef DIAGNOSTIC
568 1.7 soda printf("pciintr_link_route: "
569 1.7 soda "PIRQ 0x%02x: no IRQ, try "
570 1.7 soda "\"options PCIBIOS_IRQS_HINT=0x%04x\"\n",
571 1.7 soda l->clink,
572 1.7 soda /* suggest irq 9/10/11, if possible */
573 1.7 soda (l->bitmap & 0x0e00) ? (l->bitmap & 0x0e00)
574 1.7 soda : l->bitmap);
575 1.7 soda #endif
576 1.7 soda } else {
577 1.7 soda /* BIOS setting has no problem */
578 1.7 soda #ifdef PCIINTR_DEBUG
579 1.7 soda printf("pciintr_link_route: "
580 1.7 soda "route of PIRQ 0x%02x -> "
581 1.7 soda "IRQ %d preserved BIOS setting\n",
582 1.7 soda l->clink, l->irq);
583 1.7 soda #endif
584 1.7 soda *pciirq |= (1 << l->irq);
585 1.7 soda }
586 1.7 soda continue; /* nothing to do. */
587 1.7 soda }
588 1.7 soda
589 1.1 thorpej if (pciintr_icu_set_intr(pciintr_icu_tag, pciintr_icu_handle,
590 1.1 thorpej l->clink, l->irq) != 0 ||
591 1.7 soda pciintr_icu_set_trigger(pciintr_icu_tag,
592 1.7 soda pciintr_icu_handle,
593 1.1 thorpej l->irq, IST_LEVEL) != 0) {
594 1.7 soda printf("pciintr_link_route: route of PIRQ 0x%02x -> "
595 1.7 soda "IRQ %d failed\n", l->clink, l->irq);
596 1.1 thorpej rv = 1;
597 1.1 thorpej } else {
598 1.1 thorpej /*
599 1.1 thorpej * Succssfully routed interrupt. Mark this as
600 1.1 thorpej * a PCI interrupt.
601 1.1 thorpej */
602 1.1 thorpej *pciirq |= (1 << l->irq);
603 1.1 thorpej }
604 1.1 thorpej }
605 1.1 thorpej
606 1.1 thorpej return (rv);
607 1.1 thorpej }
608 1.1 thorpej
609 1.1 thorpej int
610 1.35 perry pciintr_irq_release(uint16_t *pciirq)
611 1.1 thorpej {
612 1.7 soda int i, bit;
613 1.35 perry uint16_t bios_pciirq;
614 1.30 christos int reg;
615 1.1 thorpej
616 1.30 christos #ifdef PCIINTR_DEBUG
617 1.30 christos printf("pciintr_irq_release: fixup pciirq level/edge map 0x%04x\n",
618 1.30 christos *pciirq);
619 1.30 christos #endif
620 1.30 christos
621 1.30 christos /* Get bios level/edge setting. */
622 1.30 christos bios_pciirq = 0;
623 1.30 christos for (i = 0, bit = 1; i < 16; i++, bit <<= 1) {
624 1.30 christos (void)pciintr_icu_get_trigger(pciintr_icu_tag,
625 1.30 christos pciintr_icu_handle, i, ®);
626 1.30 christos if (reg == IST_LEVEL)
627 1.30 christos bios_pciirq |= bit;
628 1.30 christos }
629 1.30 christos
630 1.30 christos #ifdef PCIINTR_DEBUG
631 1.30 christos printf("pciintr_irq_release: bios pciirq level/edge map 0x%04x\n",
632 1.30 christos bios_pciirq);
633 1.30 christos #endif /* PCIINTR_DEBUG */
634 1.30 christos
635 1.30 christos /* fixup final level/edge setting. */
636 1.30 christos *pciirq |= bios_pciirq;
637 1.7 soda for (i = 0, bit = 1; i < 16; i++, bit <<= 1) {
638 1.7 soda if ((*pciirq & bit) == 0)
639 1.30 christos reg = IST_EDGE;
640 1.30 christos else
641 1.30 christos reg = IST_LEVEL;
642 1.30 christos (void) pciintr_icu_set_trigger(pciintr_icu_tag,
643 1.30 christos pciintr_icu_handle, i, reg);
644 1.30 christos
645 1.1 thorpej }
646 1.1 thorpej
647 1.30 christos #ifdef PCIINTR_DEBUG
648 1.30 christos printf("pciintr_irq_release: final pciirq level/edge map 0x%04x\n",
649 1.30 christos *pciirq);
650 1.30 christos #endif /* PCIINTR_DEBUG */
651 1.30 christos
652 1.1 thorpej return (0);
653 1.1 thorpej }
654 1.1 thorpej
655 1.1 thorpej int
656 1.29 kochi pciintr_header_fixup(pci_chipset_tag_t pc)
657 1.1 thorpej {
658 1.7 soda PCIBIOS_PRINTV(("------------------------------------------\n"));
659 1.7 soda PCIBIOS_PRINTV((" device vendor product pin PIRQ IRQ stage\n"));
660 1.7 soda PCIBIOS_PRINTV(("------------------------------------------\n"));
661 1.14 mcr pci_device_foreach(pc, pcibios_max_bus, pciintr_do_header_fixup, NULL);
662 1.7 soda PCIBIOS_PRINTV(("------------------------------------------\n"));
663 1.1 thorpej
664 1.5 uch return (0);
665 1.5 uch }
666 1.1 thorpej
667 1.5 uch void
668 1.29 kochi pciintr_do_header_fixup(pci_chipset_tag_t pc, pcitag_t tag, void *context)
669 1.5 uch {
670 1.5 uch struct pcibios_intr_routing *pir;
671 1.5 uch struct pciintr_link_map *l;
672 1.5 uch int pin, irq, link;
673 1.5 uch int bus, device, function;
674 1.5 uch pcireg_t intr, id;
675 1.5 uch
676 1.5 uch pci_decompose_tag(pc, tag, &bus, &device, &function);
677 1.5 uch id = pci_conf_read(pc, tag, PCI_ID_REG);
678 1.5 uch
679 1.5 uch intr = pci_conf_read(pc, tag, PCI_INTERRUPT_REG);
680 1.5 uch pin = PCI_INTERRUPT_PIN(intr);
681 1.5 uch irq = PCI_INTERRUPT_LINE(intr);
682 1.1 thorpej
683 1.14 mcr #if 0
684 1.5 uch if (pin == 0) {
685 1.5 uch /*
686 1.5 uch * No interrupt used.
687 1.5 uch */
688 1.5 uch return;
689 1.5 uch }
690 1.14 mcr #endif
691 1.1 thorpej
692 1.5 uch pir = pciintr_pir_lookup(bus, device);
693 1.5 uch if (pir == NULL || (link = pir->linkmap[pin - 1].link) == 0) {
694 1.5 uch /*
695 1.5 uch * Interrupt not connected; no
696 1.5 uch * need to change.
697 1.5 uch */
698 1.5 uch return;
699 1.5 uch }
700 1.1 thorpej
701 1.7 soda l = pciintr_link_lookup(link);
702 1.5 uch if (l == NULL) {
703 1.7 soda #ifdef PCIINTR_DEBUG
704 1.5 uch /*
705 1.7 soda * No link map entry.
706 1.7 soda * Probably pciintr_icu_getclink() or pciintr_icu_get_intr()
707 1.7 soda * was failed.
708 1.5 uch */
709 1.5 uch printf("pciintr_header_fixup: no entry for link 0x%02x "
710 1.5 uch "(%d:%d:%d:%c)\n", link, bus, device, function,
711 1.5 uch '@' + pin);
712 1.7 soda #endif
713 1.5 uch return;
714 1.1 thorpej }
715 1.7 soda
716 1.7 soda #ifdef PCIBIOSVERBOSE
717 1.7 soda if (pcibiosverbose) {
718 1.7 soda printf("%03d:%02d:%d 0x%04x 0x%04x %c 0x%02x",
719 1.7 soda bus, device, function, PCI_VENDOR(id), PCI_PRODUCT(id),
720 1.7 soda '@' + pin, l->clink);
721 1.23 fvdl if (l->irq == X86_PCI_INTERRUPT_LINE_NO_CONNECTION)
722 1.7 soda printf(" -");
723 1.7 soda else
724 1.7 soda printf(" %3d", l->irq);
725 1.7 soda printf(" %d ", l->fixup_stage);
726 1.7 soda }
727 1.7 soda #endif
728 1.5 uch
729 1.5 uch /*
730 1.5 uch * IRQs 14 and 15 are reserved for PCI IDE interrupts; don't muck
731 1.5 uch * with them.
732 1.5 uch */
733 1.7 soda if (irq == 14 || irq == 15) {
734 1.7 soda PCIBIOS_PRINTV((" WARNING: ignored\n"));
735 1.7 soda return;
736 1.7 soda }
737 1.7 soda
738 1.23 fvdl if (l->irq == X86_PCI_INTERRUPT_LINE_NO_CONNECTION) {
739 1.7 soda /* Appropriate interrupt was not found. */
740 1.10 soda if (pciintr_icu_tag == NULL &&
741 1.23 fvdl irq != 0 && irq != X86_PCI_INTERRUPT_LINE_NO_CONNECTION) {
742 1.10 soda /*
743 1.10 soda * Do not print warning,
744 1.10 soda * if no compatible PCI ICU found,
745 1.10 soda * but the irq is already assigned by BIOS.
746 1.10 soda */
747 1.10 soda PCIBIOS_PRINTV(("\n"));
748 1.10 soda } else {
749 1.10 soda PCIBIOS_PRINTV((" WARNING: missing IRQ\n"));
750 1.10 soda }
751 1.5 uch return;
752 1.7 soda }
753 1.7 soda
754 1.7 soda if (l->irq == irq) {
755 1.7 soda /* don't have to reconfigure */
756 1.7 soda PCIBIOS_PRINTV((" already assigned\n"));
757 1.7 soda return;
758 1.7 soda }
759 1.1 thorpej
760 1.23 fvdl if (irq == 0 || irq == X86_PCI_INTERRUPT_LINE_NO_CONNECTION) {
761 1.7 soda PCIBIOS_PRINTV((" fixed up\n"));
762 1.7 soda } else {
763 1.7 soda /* routed by BIOS, but inconsistent */
764 1.32 sekiya #ifdef PCI_INTR_FIXUP_FORCE
765 1.7 soda /* believe PCI IRQ Routing table */
766 1.9 soda PCIBIOS_PRINTV((" WARNING: overriding irq %d\n", irq));
767 1.7 soda #else
768 1.10 soda /* believe PCI Interrupt Configuration Register (default) */
769 1.9 soda PCIBIOS_PRINTV((" WARNING: preserving irq %d\n", irq));
770 1.7 soda return;
771 1.1 thorpej #endif
772 1.7 soda }
773 1.1 thorpej
774 1.5 uch intr &= ~(PCI_INTERRUPT_LINE_MASK << PCI_INTERRUPT_LINE_SHIFT);
775 1.5 uch intr |= (l->irq << PCI_INTERRUPT_LINE_SHIFT);
776 1.5 uch pci_conf_write(pc, tag, PCI_INTERRUPT_REG, intr);
777 1.1 thorpej }
778 1.1 thorpej
779 1.1 thorpej int
780 1.35 perry pci_intr_fixup(pci_chipset_tag_t pc, bus_space_tag_t iot, uint16_t *pciirq)
781 1.1 thorpej {
782 1.1 thorpej const struct pciintr_icu_table *piit = NULL;
783 1.1 thorpej pcitag_t icutag;
784 1.1 thorpej pcireg_t icuid;
785 1.1 thorpej
786 1.1 thorpej /*
787 1.1 thorpej * Attempt to initialize our PCI interrupt router. If
788 1.1 thorpej * the PIR Table is present in ROM, use the location
789 1.1 thorpej * specified by the PIR Table, and use the compat ID,
790 1.1 thorpej * if present. Otherwise, we have to look for the router
791 1.1 thorpej * ourselves (the PCI-ISA bridge).
792 1.13 kanaoka *
793 1.13 kanaoka * A number of buggy BIOS implementations leave the router
794 1.13 kanaoka * entry as 000:00:0, which is typically not the correct
795 1.13 kanaoka * device/function. If the router device address is set to
796 1.13 kanaoka * this value, and the compatible router entry is undefined
797 1.13 kanaoka * (zero is the correct value to indicate undefined), then we
798 1.13 kanaoka * work on the basis it is most likely an error, and search
799 1.13 kanaoka * the entire device-space of bus 0 (but obviously starting
800 1.13 kanaoka * with 000:00:0, in case that really is the right one).
801 1.1 thorpej */
802 1.13 kanaoka if (pcibios_pir_header.signature != 0 &&
803 1.13 kanaoka (pcibios_pir_header.router_bus != 0 ||
804 1.13 kanaoka PIR_DEVFUNC_DEVICE(pcibios_pir_header.router_devfunc) != 0 ||
805 1.13 kanaoka PIR_DEVFUNC_FUNCTION(pcibios_pir_header.router_devfunc) != 0 ||
806 1.13 kanaoka pcibios_pir_header.compat_router != 0)) {
807 1.1 thorpej icutag = pci_make_tag(pc, pcibios_pir_header.router_bus,
808 1.7 soda PIR_DEVFUNC_DEVICE(pcibios_pir_header.router_devfunc),
809 1.7 soda PIR_DEVFUNC_FUNCTION(pcibios_pir_header.router_devfunc));
810 1.28 kochi icuid = pci_conf_read(pc, icutag, PCI_ID_REG);
811 1.28 kochi if ((piit = pciintr_icu_lookup(icuid)) == NULL) {
812 1.1 thorpej /*
813 1.28 kochi * if we fail to look up an ICU at given
814 1.28 kochi * PCI address, try compat ID next.
815 1.1 thorpej */
816 1.28 kochi icuid = pcibios_pir_header.compat_router;
817 1.28 kochi piit = pciintr_icu_lookup(icuid);
818 1.1 thorpej }
819 1.1 thorpej } else {
820 1.1 thorpej int device, maxdevs = pci_bus_maxdevs(pc, 0);
821 1.1 thorpej
822 1.1 thorpej /*
823 1.1 thorpej * Search configuration space for a known interrupt
824 1.1 thorpej * router.
825 1.1 thorpej */
826 1.1 thorpej for (device = 0; device < maxdevs; device++) {
827 1.13 kanaoka const struct pci_quirkdata *qd;
828 1.13 kanaoka int function, nfuncs;
829 1.13 kanaoka pcireg_t bhlcr;
830 1.13 kanaoka
831 1.1 thorpej icutag = pci_make_tag(pc, 0, device, 0);
832 1.1 thorpej icuid = pci_conf_read(pc, icutag, PCI_ID_REG);
833 1.1 thorpej
834 1.1 thorpej /* Invalid vendor ID value? */
835 1.1 thorpej if (PCI_VENDOR(icuid) == PCI_VENDOR_INVALID)
836 1.1 thorpej continue;
837 1.1 thorpej /* XXX Not invalid, but we've done this ~forever. */
838 1.1 thorpej if (PCI_VENDOR(icuid) == 0)
839 1.1 thorpej continue;
840 1.1 thorpej
841 1.13 kanaoka qd = pci_lookup_quirkdata(PCI_VENDOR(icuid),
842 1.13 kanaoka PCI_PRODUCT(icuid));
843 1.13 kanaoka
844 1.13 kanaoka bhlcr = pci_conf_read(pc, icutag, PCI_BHLC_REG);
845 1.13 kanaoka if (PCI_HDRTYPE_MULTIFN(bhlcr) ||
846 1.13 kanaoka (qd != NULL &&
847 1.13 kanaoka (qd->quirks & PCI_QUIRK_MULTIFUNCTION) != 0))
848 1.13 kanaoka nfuncs = 8;
849 1.13 kanaoka else
850 1.13 kanaoka nfuncs = 1;
851 1.13 kanaoka
852 1.13 kanaoka for (function = 0; function < nfuncs; function++) {
853 1.13 kanaoka icutag = pci_make_tag(pc, 0, device, function);
854 1.13 kanaoka icuid = pci_conf_read(pc, icutag, PCI_ID_REG);
855 1.13 kanaoka
856 1.13 kanaoka /* Invalid vendor ID value? */
857 1.13 kanaoka if (PCI_VENDOR(icuid) == PCI_VENDOR_INVALID)
858 1.13 kanaoka continue;
859 1.13 kanaoka /* Not invalid, but we've done this ~forever */
860 1.13 kanaoka if (PCI_VENDOR(icuid) == 0)
861 1.13 kanaoka continue;
862 1.13 kanaoka
863 1.13 kanaoka piit = pciintr_icu_lookup(icuid);
864 1.13 kanaoka if (piit != NULL)
865 1.13 kanaoka goto found;
866 1.13 kanaoka }
867 1.1 thorpej }
868 1.13 kanaoka
869 1.13 kanaoka /*
870 1.13 kanaoka * Invalidate the ICU ID. If we failed to find the
871 1.13 kanaoka * interrupt router (piit == NULL) we don't want to
872 1.13 kanaoka * display a spurious device address below containing
873 1.13 kanaoka * the product information of the last device we
874 1.13 kanaoka * looked at.
875 1.13 kanaoka */
876 1.13 kanaoka icuid = 0;
877 1.15 mrg found:;
878 1.1 thorpej }
879 1.1 thorpej
880 1.1 thorpej if (piit == NULL) {
881 1.10 soda printf("pci_intr_fixup: no compatible PCI ICU found");
882 1.10 soda if (pcibios_pir_header.signature != 0 && icuid != 0)
883 1.10 soda printf(": ICU vendor 0x%04x product 0x%04x",
884 1.10 soda PCI_VENDOR(icuid), PCI_PRODUCT(icuid));
885 1.10 soda printf("\n");
886 1.10 soda #ifdef PCIBIOS_INTR_GUESS
887 1.10 soda if (pciintr_link_init())
888 1.10 soda return (-1); /* non-fatal */
889 1.10 soda if (pciintr_guess_irq())
890 1.10 soda return (-1); /* non-fatal */
891 1.10 soda if (pciintr_header_fixup(pc))
892 1.10 soda return (1); /* fatal */
893 1.10 soda return (0); /* success! */
894 1.10 soda #else
895 1.1 thorpej return (-1); /* non-fatal */
896 1.10 soda #endif
897 1.1 thorpej }
898 1.1 thorpej
899 1.1 thorpej /*
900 1.1 thorpej * Initialize the PCI ICU.
901 1.1 thorpej */
902 1.1 thorpej if ((*piit->piit_init)(pc, iot, icutag, &pciintr_icu_tag,
903 1.1 thorpej &pciintr_icu_handle) != 0)
904 1.1 thorpej return (-1); /* non-fatal */
905 1.1 thorpej
906 1.1 thorpej /*
907 1.1 thorpej * Initialize the PCI interrupt link map.
908 1.1 thorpej */
909 1.1 thorpej if (pciintr_link_init())
910 1.1 thorpej return (-1); /* non-fatal */
911 1.1 thorpej
912 1.1 thorpej /*
913 1.1 thorpej * Fix up the link->IRQ mappings.
914 1.1 thorpej */
915 1.1 thorpej if (pciintr_link_fixup() != 0)
916 1.1 thorpej return (-1); /* non-fatal */
917 1.1 thorpej
918 1.1 thorpej /*
919 1.1 thorpej * Now actually program the PCI ICU with the new
920 1.1 thorpej * routing information.
921 1.1 thorpej */
922 1.1 thorpej if (pciintr_link_route(pciirq) != 0)
923 1.1 thorpej return (1); /* fatal */
924 1.1 thorpej
925 1.1 thorpej /*
926 1.1 thorpej * Now that we've routed all of the PIRQs, rewrite the PCI
927 1.1 thorpej * configuration headers to reflect the new mapping.
928 1.1 thorpej */
929 1.1 thorpej if (pciintr_header_fixup(pc) != 0)
930 1.1 thorpej return (1); /* fatal */
931 1.1 thorpej
932 1.1 thorpej /*
933 1.1 thorpej * Free any unused PCI IRQs for ISA devices.
934 1.1 thorpej */
935 1.1 thorpej if (pciintr_irq_release(pciirq) != 0)
936 1.1 thorpej return (-1); /* non-fatal */
937 1.1 thorpej
938 1.1 thorpej /*
939 1.1 thorpej * All done!
940 1.1 thorpej */
941 1.1 thorpej return (0); /* success! */
942 1.1 thorpej }
943