Home | History | Annotate | Line # | Download | only in pnpbios
pciide_pnpbios.c revision 1.22
      1  1.22    bouyer /*	$NetBSD: pciide_pnpbios.c,v 1.22 2006/01/21 18:37:40 bouyer Exp $	*/
      2   1.2   thorpej 
      3   1.1     soren /*
      4   1.1     soren  * Copyright (c) 1999 Soren S. Jorvang.  All rights reserved.
      5   1.1     soren  *
      6   1.1     soren  * Redistribution and use in source and binary forms, with or without
      7   1.1     soren  * modification, are permitted provided that the following conditions
      8   1.1     soren  * are met:
      9   1.1     soren  * 1. Redistributions of source code must retain the above copyright
     10   1.1     soren  *    notice, this list of conditions, and the following disclaimer.
     11   1.1     soren  * 2. Redistributions in binary form must reproduce the above copyright
     12   1.1     soren  *    notice, this list of conditions and the following disclaimer in the
     13   1.1     soren  *    documentation and/or other materials provided with the distribution.
     14   1.1     soren  *
     15   1.1     soren  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
     16   1.1     soren  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     17   1.1     soren  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     18   1.1     soren  * ARE DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
     19   1.1     soren  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     20   1.1     soren  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     21   1.1     soren  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     22   1.1     soren  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     23   1.1     soren  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     24   1.1     soren  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     25   1.1     soren  * SUCH DAMAGE.
     26   1.1     soren  */
     27   1.1     soren 
     28   1.1     soren /*
     29   1.1     soren  * Handle the weird "almost PCI" IDE on Toshiba Porteges.
     30   1.1     soren  */
     31   1.4     lukem 
     32   1.4     lukem #include <sys/cdefs.h>
     33  1.22    bouyer __KERNEL_RCSID(0, "$NetBSD: pciide_pnpbios.c,v 1.22 2006/01/21 18:37:40 bouyer Exp $");
     34   1.1     soren 
     35   1.1     soren #include <sys/param.h>
     36   1.1     soren #include <sys/systm.h>
     37   1.1     soren #include <sys/device.h>
     38   1.1     soren #include <sys/malloc.h>
     39   1.1     soren 
     40   1.1     soren #include <machine/bus.h>
     41   1.1     soren 
     42  1.11  christos #include <dev/ic/wdcreg.h>
     43   1.1     soren #include <dev/isa/isavar.h>
     44   1.1     soren #include <dev/isa/isadmavar.h>
     45   1.1     soren 
     46   1.1     soren #include <i386/pnpbios/pnpbiosvar.h>
     47   1.1     soren 
     48   1.1     soren #include <dev/pci/pcireg.h>
     49   1.1     soren #include <dev/pci/pcivar.h>
     50   1.1     soren #include <dev/pci/pcidevs.h>
     51   1.1     soren 
     52   1.1     soren #include <dev/pci/pciidereg.h>
     53   1.1     soren #include <dev/pci/pciidevar.h>
     54   1.1     soren 
     55   1.1     soren static int	pciide_pnpbios_match(struct device *, struct cfdata *, void *);
     56   1.1     soren static void	pciide_pnpbios_attach(struct device *, struct device *, void *);
     57   1.1     soren 
     58   1.1     soren extern void	pciide_channel_dma_setup(struct pciide_channel *);
     59   1.1     soren extern int	pciide_dma_init(void *, int, int, void *, size_t, int);
     60   1.3     soren extern void	pciide_dma_start(void *, int, int);
     61   1.1     soren extern int	pciide_dma_finish(void *, int, int, int);
     62   1.1     soren extern int	pciide_compat_intr (void *);
     63   1.1     soren 
     64   1.7   thorpej CFATTACH_DECL(pciide_pnpbios, sizeof(struct pciide_softc),
     65   1.7   thorpej     pciide_pnpbios_match, pciide_pnpbios_attach, NULL, NULL);
     66   1.1     soren 
     67   1.1     soren int
     68   1.1     soren pciide_pnpbios_match(parent, match, aux)
     69   1.1     soren 	struct device *parent;
     70   1.1     soren 	struct cfdata *match;
     71   1.1     soren 	void *aux;
     72   1.1     soren {
     73   1.1     soren 	struct pnpbiosdev_attach_args *aa = aux;
     74   1.1     soren 
     75   1.1     soren 	if (strcmp(aa->idstr, "TOS7300") == 0)
     76   1.1     soren 		return 1;
     77   1.1     soren 
     78   1.1     soren 	return 0;
     79   1.1     soren }
     80   1.1     soren 
     81   1.1     soren void
     82   1.1     soren pciide_pnpbios_attach(parent, self, aux)
     83   1.1     soren 	struct device *parent, *self;
     84   1.1     soren 	void *aux;
     85   1.1     soren {
     86   1.1     soren 	struct pciide_softc *sc = (void *)self;
     87   1.1     soren 	struct pnpbiosdev_attach_args *aa = aux;
     88   1.1     soren 	struct pciide_channel *cp;
     89  1.17   thorpej 	struct ata_channel *wdc_cp;
     90  1.17   thorpej 	struct wdc_regs *wdr;
     91   1.1     soren 	bus_space_tag_t compat_iot;
     92  1.11  christos 	bus_space_handle_t cmd_baseioh, ctl_ioh;
     93  1.22    bouyer 	int i, drive, size;
     94  1.22    bouyer 	u_int8_t idedma_ctl;
     95   1.1     soren 
     96  1.22    bouyer 	aprint_naive(": disk controller\n");
     97  1.22    bouyer 	aprint_normal("\n");
     98   1.2   thorpej 	pnpbios_print_devres(self, aa);
     99   1.2   thorpej 
    100  1.22    bouyer 	aprint_normal("%s: Toshiba Extended IDE Controller\n", self->dv_xname);
    101   1.1     soren 
    102   1.1     soren 	if (pnpbios_io_map(aa->pbt, aa->resc, 2, &sc->sc_dma_iot,
    103   1.1     soren 	    &sc->sc_dma_ioh) != 0) {
    104  1.22    bouyer 		aprint_error("%s: unable to map DMA registers\n",
    105  1.22    bouyer 		    self->dv_xname);
    106   1.1     soren 		return;
    107   1.1     soren 	}
    108   1.1     soren 	if (pnpbios_io_map(aa->pbt, aa->resc, 0, &compat_iot,
    109  1.11  christos 	    &cmd_baseioh) != 0) {
    110  1.22    bouyer 		aprint_error("%s: unable to map command registers\n",
    111  1.22    bouyer 		    self->dv_xname);
    112   1.1     soren 		return;
    113   1.1     soren 	}
    114   1.1     soren 	if (pnpbios_io_map(aa->pbt, aa->resc, 1, &compat_iot,
    115   1.1     soren 	    &ctl_ioh) != 0) {
    116  1.22    bouyer 		aprint_error("%s: unable to map control register\n",
    117  1.22    bouyer 		    self->dv_xname);
    118   1.1     soren 		return;
    119   1.1     soren 	}
    120   1.1     soren 
    121   1.1     soren 	sc->sc_dmat = &pci_bus_dma_tag;
    122   1.1     soren 
    123  1.22    bouyer 	cp = &sc->pciide_channels[0];
    124  1.22    bouyer 	sc->wdc_chanarray[0] = &cp->ata_channel;
    125  1.22    bouyer 	cp->ata_channel.ch_channel = 0;
    126  1.22    bouyer 	cp->ata_channel.ch_atac = &sc->sc_wdcdev.sc_atac;
    127  1.22    bouyer 	cp->ata_channel.ch_queue = malloc(sizeof(struct ata_queue),
    128  1.22    bouyer 					  M_DEVBUF, M_NOWAIT);
    129  1.22    bouyer 	cp->ata_channel.ch_ndrive = 2;
    130  1.22    bouyer 	if (cp->ata_channel.ch_queue == NULL) {
    131  1.22    bouyer 		aprint_error("%s: unable to allocate memory for command "
    132  1.22    bouyer 		    "queue\n", self->dv_xname);
    133  1.22    bouyer 		return;
    134  1.22    bouyer 	}
    135  1.22    bouyer 
    136   1.1     soren 	sc->sc_dma_ok = 1;
    137  1.22    bouyer 	for (i = 0; i < IDEDMA_NREGS; i++) {
    138  1.22    bouyer 		size = 4;
    139  1.22    bouyer 		if (size > (IDEDMA_SCH_OFFSET - i))
    140  1.22    bouyer 			size = IDEDMA_SCH_OFFSET - i;
    141  1.22    bouyer 		if (bus_space_subregion(sc->sc_dma_iot, sc->sc_dma_ioh,
    142  1.22    bouyer 		    i, size, &cp->dma_iohs[i]) != 0) {
    143  1.22    bouyer 			aprint_error("%s: can't subregion offset %d "
    144  1.22    bouyer 			    "size %lu", self->dv_xname, i, (u_long)size);
    145  1.22    bouyer 			return;
    146  1.22    bouyer 		}
    147  1.22    bouyer 	}
    148  1.22    bouyer 	sc->sc_dma_maxsegsz = IDEDMA_BYTE_COUNT_MAX;
    149  1.22    bouyer 	sc->sc_dma_boundary = IDEDMA_BYTE_COUNT_ALIGN;
    150   1.1     soren 	sc->sc_wdcdev.dma_arg = sc;
    151   1.1     soren 	sc->sc_wdcdev.dma_init = pciide_dma_init;
    152   1.1     soren 	sc->sc_wdcdev.dma_start = pciide_dma_start;
    153   1.1     soren 	sc->sc_wdcdev.dma_finish = pciide_dma_finish;
    154  1.22    bouyer 	sc->sc_wdcdev.irqack = pciide_irqack;
    155  1.22    bouyer 	sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DMA;
    156  1.19   thorpej 	sc->sc_wdcdev.sc_atac.atac_channels = sc->wdc_chanarray;
    157  1.19   thorpej 	sc->sc_wdcdev.sc_atac.atac_nchannels = 1;
    158  1.19   thorpej 	sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DATA16 | ATAC_CAP_DATA32;
    159  1.22    bouyer 	sc->sc_wdcdev.sc_atac.atac_pio_cap = 0;
    160  1.22    bouyer 	sc->sc_wdcdev.sc_atac.atac_dma_cap = 0;		/* XXX */
    161  1.22    bouyer 	sc->sc_wdcdev.sc_atac.atac_udma_cap = 0;	/* XXX */
    162   1.1     soren 
    163  1.17   thorpej 	wdc_allocate_regs(&sc->sc_wdcdev);
    164  1.17   thorpej 
    165  1.17   thorpej 	wdc_cp = &cp->ata_channel;
    166  1.18   thorpej 	wdr = CHAN_TO_WDC_REGS(wdc_cp);
    167  1.17   thorpej 	wdr->cmd_iot = compat_iot;
    168  1.17   thorpej 	wdr->cmd_baseioh = cmd_baseioh;
    169  1.11  christos 
    170  1.11  christos 	for (i = 0; i < WDC_NREG; i++) {
    171  1.17   thorpej 		if (bus_space_subregion(wdr->cmd_iot, wdr->cmd_baseioh, i,
    172  1.17   thorpej 		    i == 0 ? 4 : 1, &wdr->cmd_iohs[i]) != 0) {
    173  1.22    bouyer 			    aprint_error("%s: unable to subregion control "
    174  1.22    bouyer 				"register\n", self->dv_xname);
    175  1.11  christos 			    return;
    176  1.11  christos 		}
    177  1.11  christos 	}
    178  1.15   thorpej 	wdc_init_shadow_regs(wdc_cp);
    179  1.11  christos 
    180  1.17   thorpej 	wdr->ctl_iot = wdr->data32iot = compat_iot;
    181  1.17   thorpej 	wdr->ctl_ioh = wdr->data32ioh = ctl_ioh;
    182   1.1     soren 
    183   1.1     soren 	cp->compat = 1;
    184   1.1     soren 
    185   1.1     soren 	cp->ih = pnpbios_intr_establish(aa->pbt, aa->resc, 0, IPL_BIO,
    186   1.1     soren 					pciide_compat_intr, cp);
    187   1.1     soren 
    188  1.10    bouyer 	wdcattach(wdc_cp);
    189   1.8   mycroft 
    190  1.22    bouyer 	idedma_ctl = 0;
    191  1.22    bouyer 	for (drive = 0; drive < cp->ata_channel.ch_ndrive; drive++) {
    192  1.22    bouyer 		/*
    193  1.22    bouyer 		 * we have not probed the drives yet,
    194  1.22    bouyer 		 * allocate ressources for all of them.
    195  1.22    bouyer 		 */
    196  1.22    bouyer 		if (pciide_dma_table_setup(sc, 0, drive) != 0) {
    197  1.22    bouyer 			/* Abort DMA setup */
    198  1.22    bouyer 			aprint_error(
    199  1.22    bouyer 			    "%s:%d:%d: can't allocate DMA maps, "
    200  1.22    bouyer 			    "using PIO transfers\n",
    201  1.22    bouyer 			    sc->sc_wdcdev.sc_atac.atac_dev.dv_xname,
    202  1.22    bouyer 			    0, drive);
    203  1.22    bouyer 			sc->sc_dma_ok = 0;
    204  1.22    bouyer 			sc->sc_wdcdev.sc_atac.atac_cap &= ~ATAC_CAP_DMA;
    205  1.22    bouyer 			sc->sc_wdcdev.irqack = NULL;
    206  1.22    bouyer 			idedma_ctl = 0;
    207  1.22    bouyer 			break;
    208  1.22    bouyer 		}
    209  1.22    bouyer 		idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
    210  1.22    bouyer 	}
    211  1.22    bouyer 	if (idedma_ctl != 0) {
    212  1.22    bouyer 		/* Add software bits in status register */
    213  1.22    bouyer 		bus_space_write_1(sc->sc_dma_iot,
    214  1.22    bouyer 		    cp->dma_iohs[IDEDMA_CTL], 0, idedma_ctl);
    215  1.22    bouyer 	}
    216   1.1     soren }
    217