Home | History | Annotate | Line # | Download | only in pnpbios
pciide_pnpbios.c revision 1.30.2.2
      1  1.30.2.2       tls /*	$NetBSD: pciide_pnpbios.c,v 1.30.2.2 2014/08/20 00:03:06 tls Exp $	*/
      2       1.2   thorpej 
      3       1.1     soren /*
      4       1.1     soren  * Copyright (c) 1999 Soren S. Jorvang.  All rights reserved.
      5       1.1     soren  *
      6       1.1     soren  * Redistribution and use in source and binary forms, with or without
      7       1.1     soren  * modification, are permitted provided that the following conditions
      8       1.1     soren  * are met:
      9       1.1     soren  * 1. Redistributions of source code must retain the above copyright
     10       1.1     soren  *    notice, this list of conditions, and the following disclaimer.
     11       1.1     soren  * 2. Redistributions in binary form must reproduce the above copyright
     12       1.1     soren  *    notice, this list of conditions and the following disclaimer in the
     13       1.1     soren  *    documentation and/or other materials provided with the distribution.
     14       1.1     soren  *
     15       1.1     soren  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
     16       1.1     soren  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     17       1.1     soren  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     18       1.1     soren  * ARE DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
     19       1.1     soren  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     20       1.1     soren  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     21       1.1     soren  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     22       1.1     soren  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     23       1.1     soren  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     24       1.1     soren  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     25       1.1     soren  * SUCH DAMAGE.
     26       1.1     soren  */
     27       1.1     soren 
     28       1.1     soren /*
     29       1.1     soren  * Handle the weird "almost PCI" IDE on Toshiba Porteges.
     30       1.1     soren  */
     31       1.4     lukem 
     32       1.4     lukem #include <sys/cdefs.h>
     33  1.30.2.2       tls __KERNEL_RCSID(0, "$NetBSD: pciide_pnpbios.c,v 1.30.2.2 2014/08/20 00:03:06 tls Exp $");
     34       1.1     soren 
     35       1.1     soren #include <sys/param.h>
     36       1.1     soren #include <sys/systm.h>
     37       1.1     soren #include <sys/device.h>
     38       1.1     soren #include <sys/malloc.h>
     39       1.1     soren 
     40      1.27    dyoung #include <sys/bus.h>
     41       1.1     soren 
     42      1.11  christos #include <dev/ic/wdcreg.h>
     43       1.1     soren #include <dev/isa/isavar.h>
     44       1.1     soren #include <dev/isa/isadmavar.h>
     45       1.1     soren 
     46       1.1     soren #include <i386/pnpbios/pnpbiosvar.h>
     47       1.1     soren 
     48       1.1     soren #include <dev/pci/pcireg.h>
     49       1.1     soren #include <dev/pci/pcivar.h>
     50       1.1     soren #include <dev/pci/pcidevs.h>
     51       1.1     soren 
     52       1.1     soren #include <dev/pci/pciidereg.h>
     53       1.1     soren #include <dev/pci/pciidevar.h>
     54       1.1     soren 
     55      1.25      cube static int	pciide_pnpbios_match(device_t, cfdata_t, void *);
     56      1.25      cube static void	pciide_pnpbios_attach(device_t, device_t, void *);
     57       1.1     soren 
     58       1.1     soren extern void	pciide_channel_dma_setup(struct pciide_channel *);
     59       1.1     soren extern int	pciide_dma_init(void *, int, int, void *, size_t, int);
     60       1.3     soren extern void	pciide_dma_start(void *, int, int);
     61       1.1     soren extern int	pciide_dma_finish(void *, int, int, int);
     62       1.1     soren extern int	pciide_compat_intr (void *);
     63       1.1     soren 
     64      1.25      cube CFATTACH_DECL_NEW(pciide_pnpbios, sizeof(struct pciide_softc),
     65       1.7   thorpej     pciide_pnpbios_match, pciide_pnpbios_attach, NULL, NULL);
     66       1.1     soren 
     67       1.1     soren int
     68      1.25      cube pciide_pnpbios_match(device_t parent, cfdata_t match, void *aux)
     69       1.1     soren {
     70       1.1     soren 	struct pnpbiosdev_attach_args *aa = aux;
     71       1.1     soren 
     72       1.1     soren 	if (strcmp(aa->idstr, "TOS7300") == 0)
     73       1.1     soren 		return 1;
     74       1.1     soren 
     75       1.1     soren 	return 0;
     76       1.1     soren }
     77       1.1     soren 
     78       1.1     soren void
     79      1.25      cube pciide_pnpbios_attach(device_t parent, device_t self, void *aux)
     80       1.1     soren {
     81      1.25      cube 	struct pciide_softc *sc = device_private(self);
     82       1.1     soren 	struct pnpbiosdev_attach_args *aa = aux;
     83       1.1     soren 	struct pciide_channel *cp;
     84      1.17   thorpej 	struct ata_channel *wdc_cp;
     85      1.17   thorpej 	struct wdc_regs *wdr;
     86       1.1     soren 	bus_space_tag_t compat_iot;
     87      1.11  christos 	bus_space_handle_t cmd_baseioh, ctl_ioh;
     88      1.22    bouyer 	int i, drive, size;
     89      1.26    cegger 	uint8_t idedma_ctl;
     90       1.1     soren 
     91  1.30.2.1       tls 	/* Clamp max transfer size - XXX how to do 128K on pciide? */
     92  1.30.2.1       tls 	self->dv_maxphys = MIN(parent->dv_maxphys, IDEDMA_BYTE_COUNT_MAX);
     93  1.30.2.1       tls 
     94      1.25      cube 	sc->sc_wdcdev.sc_atac.atac_dev = self;
     95      1.25      cube 
     96      1.22    bouyer 	aprint_naive(": disk controller\n");
     97      1.22    bouyer 	aprint_normal("\n");
     98       1.2   thorpej 	pnpbios_print_devres(self, aa);
     99       1.2   thorpej 
    100      1.25      cube 	aprint_normal_dev(self, "Toshiba Extended IDE Controller\n");
    101       1.1     soren 
    102       1.1     soren 	if (pnpbios_io_map(aa->pbt, aa->resc, 2, &sc->sc_dma_iot,
    103       1.1     soren 	    &sc->sc_dma_ioh) != 0) {
    104      1.25      cube 		aprint_error_dev(self, "unable to map DMA registers\n");
    105       1.1     soren 		return;
    106       1.1     soren 	}
    107       1.1     soren 	if (pnpbios_io_map(aa->pbt, aa->resc, 0, &compat_iot,
    108      1.11  christos 	    &cmd_baseioh) != 0) {
    109      1.25      cube 		aprint_error_dev(self, "unable to map command registers\n");
    110       1.1     soren 		return;
    111       1.1     soren 	}
    112       1.1     soren 	if (pnpbios_io_map(aa->pbt, aa->resc, 1, &compat_iot,
    113       1.1     soren 	    &ctl_ioh) != 0) {
    114      1.25      cube 		aprint_error_dev(self, "unable to map control register\n");
    115       1.1     soren 		return;
    116       1.1     soren 	}
    117       1.1     soren 
    118       1.1     soren 	sc->sc_dmat = &pci_bus_dma_tag;
    119       1.1     soren 
    120      1.22    bouyer 	cp = &sc->pciide_channels[0];
    121      1.22    bouyer 	sc->wdc_chanarray[0] = &cp->ata_channel;
    122      1.22    bouyer 	cp->ata_channel.ch_channel = 0;
    123      1.22    bouyer 	cp->ata_channel.ch_atac = &sc->sc_wdcdev.sc_atac;
    124      1.22    bouyer 	cp->ata_channel.ch_queue = malloc(sizeof(struct ata_queue),
    125  1.30.2.2       tls 					  M_DEVBUF, M_NOWAIT|M_ZERO);
    126      1.22    bouyer 	if (cp->ata_channel.ch_queue == NULL) {
    127      1.25      cube 		aprint_error_dev(self, "unable to allocate memory for command "
    128      1.25      cube 		    "queue\n");
    129      1.22    bouyer 		return;
    130      1.22    bouyer 	}
    131      1.22    bouyer 
    132       1.1     soren 	sc->sc_dma_ok = 1;
    133      1.22    bouyer 	for (i = 0; i < IDEDMA_NREGS; i++) {
    134      1.22    bouyer 		size = 4;
    135      1.22    bouyer 		if (size > (IDEDMA_SCH_OFFSET - i))
    136      1.22    bouyer 			size = IDEDMA_SCH_OFFSET - i;
    137      1.22    bouyer 		if (bus_space_subregion(sc->sc_dma_iot, sc->sc_dma_ioh,
    138      1.22    bouyer 		    i, size, &cp->dma_iohs[i]) != 0) {
    139      1.25      cube 			aprint_error_dev(self, "can't subregion offset %d "
    140      1.25      cube 			    "size %lu", i, (u_long)size);
    141      1.22    bouyer 			return;
    142      1.22    bouyer 		}
    143      1.22    bouyer 	}
    144      1.22    bouyer 	sc->sc_dma_maxsegsz = IDEDMA_BYTE_COUNT_MAX;
    145      1.22    bouyer 	sc->sc_dma_boundary = IDEDMA_BYTE_COUNT_ALIGN;
    146       1.1     soren 	sc->sc_wdcdev.dma_arg = sc;
    147       1.1     soren 	sc->sc_wdcdev.dma_init = pciide_dma_init;
    148       1.1     soren 	sc->sc_wdcdev.dma_start = pciide_dma_start;
    149       1.1     soren 	sc->sc_wdcdev.dma_finish = pciide_dma_finish;
    150      1.22    bouyer 	sc->sc_wdcdev.irqack = pciide_irqack;
    151      1.22    bouyer 	sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DMA;
    152      1.19   thorpej 	sc->sc_wdcdev.sc_atac.atac_channels = sc->wdc_chanarray;
    153      1.19   thorpej 	sc->sc_wdcdev.sc_atac.atac_nchannels = 1;
    154      1.30    bouyer 	sc->sc_wdcdev.wdc_maxdrives = 2;
    155      1.19   thorpej 	sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DATA16 | ATAC_CAP_DATA32;
    156      1.22    bouyer 	sc->sc_wdcdev.sc_atac.atac_pio_cap = 0;
    157      1.22    bouyer 	sc->sc_wdcdev.sc_atac.atac_dma_cap = 0;		/* XXX */
    158      1.22    bouyer 	sc->sc_wdcdev.sc_atac.atac_udma_cap = 0;	/* XXX */
    159       1.1     soren 
    160      1.17   thorpej 	wdc_allocate_regs(&sc->sc_wdcdev);
    161      1.17   thorpej 
    162      1.17   thorpej 	wdc_cp = &cp->ata_channel;
    163      1.18   thorpej 	wdr = CHAN_TO_WDC_REGS(wdc_cp);
    164      1.17   thorpej 	wdr->cmd_iot = compat_iot;
    165      1.17   thorpej 	wdr->cmd_baseioh = cmd_baseioh;
    166      1.11  christos 
    167      1.11  christos 	for (i = 0; i < WDC_NREG; i++) {
    168      1.17   thorpej 		if (bus_space_subregion(wdr->cmd_iot, wdr->cmd_baseioh, i,
    169      1.17   thorpej 		    i == 0 ? 4 : 1, &wdr->cmd_iohs[i]) != 0) {
    170      1.25      cube 			    aprint_error_dev(self, "unable to subregion "
    171      1.25      cube 				"control register\n");
    172      1.11  christos 			    return;
    173      1.11  christos 		}
    174      1.11  christos 	}
    175      1.15   thorpej 	wdc_init_shadow_regs(wdc_cp);
    176      1.11  christos 
    177      1.17   thorpej 	wdr->ctl_iot = wdr->data32iot = compat_iot;
    178      1.17   thorpej 	wdr->ctl_ioh = wdr->data32ioh = ctl_ioh;
    179       1.1     soren 
    180       1.1     soren 	cp->compat = 1;
    181       1.1     soren 
    182       1.1     soren 	cp->ih = pnpbios_intr_establish(aa->pbt, aa->resc, 0, IPL_BIO,
    183       1.1     soren 					pciide_compat_intr, cp);
    184       1.1     soren 
    185      1.10    bouyer 	wdcattach(wdc_cp);
    186       1.8   mycroft 
    187      1.22    bouyer 	idedma_ctl = 0;
    188      1.30    bouyer 	for (drive = 0; drive < cp->ata_channel.ch_ndrives; drive++) {
    189      1.22    bouyer 		/*
    190      1.22    bouyer 		 * we have not probed the drives yet,
    191      1.22    bouyer 		 * allocate ressources for all of them.
    192      1.22    bouyer 		 */
    193      1.22    bouyer 		if (pciide_dma_table_setup(sc, 0, drive) != 0) {
    194      1.22    bouyer 			/* Abort DMA setup */
    195      1.22    bouyer 			aprint_error(
    196      1.22    bouyer 			    "%s:%d:%d: can't allocate DMA maps, "
    197      1.22    bouyer 			    "using PIO transfers\n",
    198      1.25      cube 			    device_xname(self), 0, drive);
    199      1.22    bouyer 			sc->sc_dma_ok = 0;
    200      1.22    bouyer 			sc->sc_wdcdev.sc_atac.atac_cap &= ~ATAC_CAP_DMA;
    201      1.22    bouyer 			sc->sc_wdcdev.irqack = NULL;
    202      1.22    bouyer 			idedma_ctl = 0;
    203      1.22    bouyer 			break;
    204      1.22    bouyer 		}
    205      1.22    bouyer 		idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
    206      1.22    bouyer 	}
    207      1.22    bouyer 	if (idedma_ctl != 0) {
    208      1.22    bouyer 		/* Add software bits in status register */
    209      1.22    bouyer 		bus_space_write_1(sc->sc_dma_iot,
    210      1.22    bouyer 		    cp->dma_iohs[IDEDMA_CTL], 0, idedma_ctl);
    211      1.22    bouyer 	}
    212       1.1     soren }
    213