1 1.49 tsutsui /* $NetBSD: lunafb.c,v 1.49 2022/10/03 17:42:35 tsutsui Exp $ */ 2 1.1 nisimura 3 1.1 nisimura /*- 4 1.1 nisimura * Copyright (c) 2000 The NetBSD Foundation, Inc. 5 1.1 nisimura * All rights reserved. 6 1.1 nisimura * 7 1.1 nisimura * This code is derived from software contributed to The NetBSD Foundation 8 1.1 nisimura * by Tohru Nishimura. 9 1.1 nisimura * 10 1.1 nisimura * Redistribution and use in source and binary forms, with or without 11 1.1 nisimura * modification, are permitted provided that the following conditions 12 1.1 nisimura * are met: 13 1.1 nisimura * 1. Redistributions of source code must retain the above copyright 14 1.1 nisimura * notice, this list of conditions and the following disclaimer. 15 1.1 nisimura * 2. Redistributions in binary form must reproduce the above copyright 16 1.1 nisimura * notice, this list of conditions and the following disclaimer in the 17 1.1 nisimura * documentation and/or other materials provided with the distribution. 18 1.1 nisimura * 19 1.1 nisimura * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS 20 1.1 nisimura * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED 21 1.1 nisimura * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR 22 1.1 nisimura * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS 23 1.1 nisimura * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 24 1.1 nisimura * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 25 1.1 nisimura * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 26 1.1 nisimura * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 27 1.1 nisimura * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 28 1.1 nisimura * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE 29 1.1 nisimura * POSSIBILITY OF SUCH DAMAGE. 30 1.1 nisimura */ 31 1.1 nisimura 32 1.1 nisimura #include <sys/cdefs.h> /* RCS ID & Copyright macro defns */ 33 1.1 nisimura 34 1.49 tsutsui __KERNEL_RCSID(0, "$NetBSD: lunafb.c,v 1.49 2022/10/03 17:42:35 tsutsui Exp $"); 35 1.1 nisimura 36 1.1 nisimura #include <sys/param.h> 37 1.1 nisimura #include <sys/systm.h> 38 1.1 nisimura #include <sys/conf.h> 39 1.1 nisimura #include <sys/device.h> 40 1.1 nisimura #include <sys/ioctl.h> 41 1.33 tsutsui #include <sys/kmem.h> 42 1.1 nisimura #include <sys/mman.h> 43 1.1 nisimura #include <sys/proc.h> 44 1.1 nisimura #include <sys/tty.h> 45 1.1 nisimura #include <sys/errno.h> 46 1.1 nisimura #include <sys/buf.h> 47 1.6 mrg 48 1.1 nisimura #include <uvm/uvm_extern.h> 49 1.1 nisimura 50 1.1 nisimura #include <dev/wscons/wsconsio.h> 51 1.1 nisimura #include <dev/wscons/wsdisplayvar.h> 52 1.26 tsutsui #include <dev/rasops/rasops.h> 53 1.1 nisimura 54 1.1 nisimura #include <machine/cpu.h> 55 1.1 nisimura #include <machine/autoconf.h> 56 1.1 nisimura 57 1.26 tsutsui #include <arch/luna68k/dev/omrasopsvar.h> 58 1.26 tsutsui 59 1.24 tsutsui #include "ioconf.h" 60 1.24 tsutsui 61 1.1 nisimura struct bt454 { 62 1.25 tsutsui volatile uint8_t bt_addr; /* map address register */ 63 1.25 tsutsui volatile uint8_t bt_cmap; /* colormap data register */ 64 1.1 nisimura }; 65 1.1 nisimura 66 1.1 nisimura struct bt458 { 67 1.25 tsutsui volatile uint8_t bt_addr; /* map address register */ 68 1.25 tsutsui uint8_t pad0[3]; 69 1.25 tsutsui volatile uint8_t bt_cmap; /* colormap data register */ 70 1.25 tsutsui uint8_t pad1[3]; 71 1.25 tsutsui volatile uint8_t bt_ctrl; /* control register */ 72 1.25 tsutsui uint8_t pad2[3]; 73 1.25 tsutsui volatile uint8_t bt_omap; /* overlay (cursor) map register */ 74 1.25 tsutsui uint8_t pad3[3]; 75 1.1 nisimura }; 76 1.1 nisimura 77 1.39 tsutsui #define OMFB_RFCNT BMAP_RFCNT /* video h-origin/v-origin */ 78 1.39 tsutsui #define OMFB_RAMDAC BMAP_PALLET2 /* Bt454/Bt458 RAMDAC */ 79 1.47 isaki #define OMFB_FB_WADDR (BMAP_BMP + 8) /* common bitmap plane */ 80 1.47 isaki #define OMFB_FB_RADDR (BMAP_BMAP0 + 8)/* bitmap plane #0 */ 81 1.36 tsutsui 82 1.39 tsutsui #define OMFB_SIZE (BMAP_FN0 - BMAP_BMP + PAGE_SIZE) 83 1.1 nisimura 84 1.29 tsutsui struct hwcmap { 85 1.29 tsutsui #define CMAP_SIZE 256 86 1.29 tsutsui uint8_t r[CMAP_SIZE]; 87 1.29 tsutsui uint8_t g[CMAP_SIZE]; 88 1.29 tsutsui uint8_t b[CMAP_SIZE]; 89 1.29 tsutsui }; 90 1.29 tsutsui 91 1.29 tsutsui static const struct { 92 1.29 tsutsui uint8_t r; 93 1.29 tsutsui uint8_t g; 94 1.29 tsutsui uint8_t b; 95 1.29 tsutsui } ansicmap[16] = { 96 1.29 tsutsui { 0, 0, 0}, 97 1.29 tsutsui { 0x80, 0, 0}, 98 1.29 tsutsui { 0, 0x80, 0}, 99 1.29 tsutsui { 0x80, 0x80, 0}, 100 1.29 tsutsui { 0, 0, 0x80}, 101 1.29 tsutsui { 0x80, 0, 0x80}, 102 1.29 tsutsui { 0, 0x80, 0x80}, 103 1.29 tsutsui { 0xc0, 0xc0, 0xc0}, 104 1.29 tsutsui { 0x80, 0x80, 0x80}, 105 1.29 tsutsui { 0xff, 0, 0}, 106 1.29 tsutsui { 0, 0xff, 0}, 107 1.29 tsutsui { 0xff, 0xff, 0}, 108 1.29 tsutsui { 0, 0, 0xff}, 109 1.29 tsutsui { 0xff, 0, 0xff}, 110 1.29 tsutsui { 0, 0xff, 0xff}, 111 1.29 tsutsui { 0xff, 0xff, 0xff}, 112 1.29 tsutsui }; 113 1.29 tsutsui 114 1.1 nisimura struct om_hwdevconfig { 115 1.1 nisimura int dc_wid; /* width of frame buffer */ 116 1.1 nisimura int dc_ht; /* height of frame buffer */ 117 1.1 nisimura int dc_depth; /* depth, bits per pixel */ 118 1.1 nisimura int dc_rowbytes; /* bytes in a FB scan line */ 119 1.1 nisimura int dc_cmsize; /* colormap size */ 120 1.29 tsutsui struct hwcmap dc_cmap; /* software copy of colormap */ 121 1.1 nisimura vaddr_t dc_videobase; /* base of flat frame buffer */ 122 1.26 tsutsui struct rasops_info dc_ri; /* raster blitter variables */ 123 1.1 nisimura }; 124 1.1 nisimura 125 1.1 nisimura struct omfb_softc { 126 1.24 tsutsui device_t sc_dev; /* base device */ 127 1.1 nisimura struct om_hwdevconfig *sc_dc; /* device configuration */ 128 1.34 tsutsui int sc_nscreens; 129 1.35 tsutsui int sc_mode; 130 1.1 nisimura }; 131 1.1 nisimura 132 1.17 dsl static int omgetcmap(struct omfb_softc *, struct wsdisplay_cmap *); 133 1.17 dsl static int omsetcmap(struct omfb_softc *, struct wsdisplay_cmap *); 134 1.1 nisimura 135 1.1 nisimura static struct om_hwdevconfig omfb_console_dc; 136 1.35 tsutsui static void omfb_resetcmap(struct om_hwdevconfig *); 137 1.17 dsl static void omfb_getdevconfig(paddr_t, struct om_hwdevconfig *); 138 1.1 nisimura 139 1.1 nisimura static struct wsscreen_descr omfb_stdscreen = { 140 1.26 tsutsui .name = "std" 141 1.1 nisimura }; 142 1.1 nisimura 143 1.1 nisimura static const struct wsscreen_descr *_omfb_scrlist[] = { 144 1.1 nisimura &omfb_stdscreen, 145 1.1 nisimura }; 146 1.1 nisimura 147 1.1 nisimura static const struct wsscreen_list omfb_screenlist = { 148 1.1 nisimura sizeof(_omfb_scrlist) / sizeof(struct wsscreen_descr *), _omfb_scrlist 149 1.1 nisimura }; 150 1.1 nisimura 151 1.25 tsutsui static int omfbioctl(void *, void *, u_long, void *, int, struct lwp *); 152 1.17 dsl static paddr_t omfbmmap(void *, void *, off_t, int); 153 1.17 dsl static int omfb_alloc_screen(void *, const struct wsscreen_descr *, 154 1.25 tsutsui void **, int *, int *, long *); 155 1.17 dsl static void omfb_free_screen(void *, void *); 156 1.17 dsl static int omfb_show_screen(void *, void *, int, 157 1.25 tsutsui void (*) (void *, int, int), void *); 158 1.1 nisimura 159 1.1 nisimura static const struct wsdisplay_accessops omfb_accessops = { 160 1.32 tsutsui .ioctl = omfbioctl, 161 1.32 tsutsui .mmap = omfbmmap, 162 1.32 tsutsui .alloc_screen = omfb_alloc_screen, 163 1.32 tsutsui .free_screen = omfb_free_screen, 164 1.32 tsutsui .show_screen = omfb_show_screen, 165 1.32 tsutsui .load_font = NULL, 166 1.32 tsutsui .pollc = NULL, 167 1.32 tsutsui .scroll = NULL 168 1.1 nisimura }; 169 1.1 nisimura 170 1.24 tsutsui static int omfbmatch(device_t, cfdata_t, void *); 171 1.24 tsutsui static void omfbattach(device_t, device_t, void *); 172 1.1 nisimura 173 1.24 tsutsui CFATTACH_DECL_NEW(fb, sizeof(struct omfb_softc), 174 1.10 thorpej omfbmatch, omfbattach, NULL, NULL); 175 1.1 nisimura 176 1.1 nisimura extern int hwplanemask; /* hardware planemask; retrieved at boot */ 177 1.1 nisimura 178 1.1 nisimura static int omfb_console; 179 1.17 dsl int omfb_cnattach(void); 180 1.1 nisimura 181 1.1 nisimura static int 182 1.24 tsutsui omfbmatch(device_t parent, cfdata_t cf, void *aux) 183 1.1 nisimura { 184 1.1 nisimura struct mainbus_attach_args *ma = aux; 185 1.1 nisimura 186 1.1 nisimura if (strcmp(ma->ma_name, fb_cd.cd_name)) 187 1.25 tsutsui return 0; 188 1.4 nisimura #if 0 /* XXX badaddr() bombs if no framebuffer is installed */ 189 1.15 christos if (badaddr((void *)ma->ma_addr, 4)) 190 1.25 tsutsui return 0; 191 1.3 nisimura #else 192 1.3 nisimura if (hwplanemask == 0) 193 1.25 tsutsui return 0; 194 1.3 nisimura #endif 195 1.25 tsutsui return 1; 196 1.1 nisimura } 197 1.1 nisimura 198 1.1 nisimura static void 199 1.24 tsutsui omfbattach(device_t parent, device_t self, void *args) 200 1.1 nisimura { 201 1.24 tsutsui struct omfb_softc *sc = device_private(self); 202 1.1 nisimura struct wsemuldisplaydev_attach_args waa; 203 1.1 nisimura 204 1.24 tsutsui sc->sc_dev = self; 205 1.24 tsutsui 206 1.1 nisimura if (omfb_console) { 207 1.1 nisimura sc->sc_dc = &omfb_console_dc; 208 1.34 tsutsui sc->sc_nscreens = 1; 209 1.25 tsutsui } else { 210 1.33 tsutsui sc->sc_dc = kmem_zalloc(sizeof(struct om_hwdevconfig), 211 1.33 tsutsui KM_SLEEP); 212 1.1 nisimura omfb_getdevconfig(OMFB_FB_WADDR, sc->sc_dc); 213 1.1 nisimura } 214 1.24 tsutsui aprint_normal(": %d x %d, %dbpp\n", sc->sc_dc->dc_wid, sc->sc_dc->dc_ht, 215 1.1 nisimura sc->sc_dc->dc_depth); 216 1.1 nisimura 217 1.35 tsutsui sc->sc_mode = WSDISPLAYIO_MODE_EMUL; 218 1.1 nisimura waa.console = omfb_console; 219 1.1 nisimura waa.scrdata = &omfb_screenlist; 220 1.1 nisimura waa.accessops = &omfb_accessops; 221 1.1 nisimura waa.accesscookie = sc; 222 1.1 nisimura 223 1.43 thorpej config_found(self, &waa, wsemuldisplaydevprint, CFARGS_NONE); 224 1.1 nisimura } 225 1.1 nisimura 226 1.1 nisimura /* EXPORT */ int 227 1.21 cegger omfb_cnattach(void) 228 1.1 nisimura { 229 1.1 nisimura struct om_hwdevconfig *dc = &omfb_console_dc; 230 1.26 tsutsui struct rasops_info *ri = &dc->dc_ri; 231 1.1 nisimura long defattr; 232 1.1 nisimura 233 1.1 nisimura omfb_getdevconfig(OMFB_FB_WADDR, dc); 234 1.26 tsutsui (*ri->ri_ops.allocattr)(ri, 0, 0, 0, &defattr); 235 1.26 tsutsui wsdisplay_cnattach(&omfb_stdscreen, ri, 0, 0, defattr); 236 1.1 nisimura omfb_console = 1; 237 1.25 tsutsui return 0; 238 1.1 nisimura } 239 1.1 nisimura 240 1.1 nisimura static int 241 1.18 dsl omfbioctl(void *v, void *vs, u_long cmd, void *data, int flag, struct lwp *l) 242 1.1 nisimura { 243 1.1 nisimura struct omfb_softc *sc = v; 244 1.1 nisimura struct om_hwdevconfig *dc = sc->sc_dc; 245 1.35 tsutsui int new_mode; 246 1.1 nisimura 247 1.1 nisimura switch (cmd) { 248 1.1 nisimura case WSDISPLAYIO_GTYPE: 249 1.23 tsutsui *(u_int *)data = WSDISPLAY_TYPE_LUNA; 250 1.25 tsutsui return 0; 251 1.1 nisimura 252 1.1 nisimura case WSDISPLAYIO_GINFO: 253 1.1 nisimura #define wsd_fbip ((struct wsdisplay_fbinfo *)data) 254 1.1 nisimura wsd_fbip->height = dc->dc_ht; 255 1.1 nisimura wsd_fbip->width = dc->dc_wid; 256 1.1 nisimura wsd_fbip->depth = dc->dc_depth; 257 1.1 nisimura wsd_fbip->cmsize = dc->dc_cmsize; 258 1.45 tsutsui #undef wsd_fbip 259 1.25 tsutsui return 0; 260 1.1 nisimura 261 1.22 tsutsui case WSDISPLAYIO_LINEBYTES: 262 1.22 tsutsui *(u_int *)data = dc->dc_rowbytes; 263 1.22 tsutsui return 0; 264 1.22 tsutsui 265 1.1 nisimura case WSDISPLAYIO_GETCMAP: 266 1.1 nisimura return omgetcmap(sc, (struct wsdisplay_cmap *)data); 267 1.1 nisimura 268 1.1 nisimura case WSDISPLAYIO_PUTCMAP: 269 1.1 nisimura return omsetcmap(sc, (struct wsdisplay_cmap *)data); 270 1.1 nisimura 271 1.35 tsutsui case WSDISPLAYIO_SMODE: 272 1.35 tsutsui new_mode = *(int *)data; 273 1.35 tsutsui if (new_mode != sc->sc_mode) { 274 1.35 tsutsui sc->sc_mode = new_mode; 275 1.35 tsutsui if (new_mode == WSDISPLAYIO_MODE_EMUL) 276 1.35 tsutsui omfb_resetcmap(dc); 277 1.35 tsutsui } 278 1.35 tsutsui return 0; 279 1.35 tsutsui 280 1.1 nisimura case WSDISPLAYIO_SVIDEO: 281 1.1 nisimura case WSDISPLAYIO_GVIDEO: 282 1.1 nisimura case WSDISPLAYIO_GCURPOS: 283 1.1 nisimura case WSDISPLAYIO_SCURPOS: 284 1.1 nisimura case WSDISPLAYIO_GCURMAX: 285 1.1 nisimura case WSDISPLAYIO_GCURSOR: 286 1.1 nisimura case WSDISPLAYIO_SCURSOR: 287 1.1 nisimura break; 288 1.1 nisimura } 289 1.25 tsutsui return EPASSTHROUGH; 290 1.1 nisimura } 291 1.1 nisimura 292 1.1 nisimura /* 293 1.1 nisimura * Return the address that would map the given device at the given 294 1.1 nisimura * offset, allowing for the given protection, or return -1 for error. 295 1.1 nisimura */ 296 1.5 simonb static paddr_t 297 1.18 dsl omfbmmap(void *v, void *vs, off_t offset, int prot) 298 1.1 nisimura { 299 1.1 nisimura struct omfb_softc *sc = v; 300 1.22 tsutsui struct om_hwdevconfig *dc = sc->sc_dc; 301 1.22 tsutsui paddr_t cookie = -1; 302 1.1 nisimura 303 1.35 tsutsui switch (sc->sc_mode) { 304 1.35 tsutsui #if 0 305 1.35 tsutsui case WSDISPLAYIO_MODE_MAPPED: 306 1.35 tsutsui if (offset >= 0 && offset < OMFB_SIZE) 307 1.35 tsutsui cookie = m68k_btop(m68k_trunc_page(dc->dc_videobase) + 308 1.35 tsutsui offset); 309 1.35 tsutsui break; 310 1.22 tsutsui #endif 311 1.35 tsutsui case WSDISPLAYIO_MODE_DUMBFB: 312 1.35 tsutsui if (offset >= 0 && 313 1.41 rin offset < m68k_page_offset(OMFB_FB_RADDR) + 314 1.41 rin dc->dc_rowbytes * dc->dc_ht * dc->dc_depth) 315 1.35 tsutsui cookie = m68k_btop(m68k_trunc_page(OMFB_FB_RADDR) + 316 1.35 tsutsui offset); 317 1.35 tsutsui break; 318 1.35 tsutsui } 319 1.22 tsutsui 320 1.22 tsutsui return cookie; 321 1.1 nisimura } 322 1.1 nisimura 323 1.1 nisimura static int 324 1.18 dsl omgetcmap(struct omfb_softc *sc, struct wsdisplay_cmap *p) 325 1.1 nisimura { 326 1.1 nisimura u_int index = p->index, count = p->count; 327 1.46 tsutsui u_int cmsize; 328 1.46 tsutsui int error; 329 1.1 nisimura 330 1.1 nisimura cmsize = sc->sc_dc->dc_cmsize; 331 1.9 itojun if (index >= cmsize || count > cmsize - index) 332 1.25 tsutsui return EINVAL; 333 1.1 nisimura 334 1.29 tsutsui error = copyout(&sc->sc_dc->dc_cmap.r[index], p->red, count); 335 1.46 tsutsui if (error != 0) 336 1.12 chs return error; 337 1.29 tsutsui error = copyout(&sc->sc_dc->dc_cmap.g[index], p->green, count); 338 1.46 tsutsui if (error != 0) 339 1.12 chs return error; 340 1.29 tsutsui error = copyout(&sc->sc_dc->dc_cmap.b[index], p->blue, count); 341 1.46 tsutsui if (error != 0) 342 1.46 tsutsui return error; 343 1.46 tsutsui 344 1.46 tsutsui return 0; 345 1.1 nisimura } 346 1.1 nisimura 347 1.1 nisimura static int 348 1.18 dsl omsetcmap(struct omfb_softc *sc, struct wsdisplay_cmap *p) 349 1.1 nisimura { 350 1.12 chs struct hwcmap cmap; 351 1.1 nisimura u_int index = p->index, count = p->count; 352 1.46 tsutsui u_int cmsize; 353 1.46 tsutsui int i, error; 354 1.1 nisimura 355 1.1 nisimura cmsize = sc->sc_dc->dc_cmsize; 356 1.46 tsutsui 357 1.37 riastrad if (index >= cmsize || count > cmsize - index) 358 1.38 tsutsui return EINVAL; 359 1.1 nisimura 360 1.12 chs error = copyin(p->red, &cmap.r[index], count); 361 1.46 tsutsui if (error != 0) 362 1.12 chs return error; 363 1.12 chs error = copyin(p->green, &cmap.g[index], count); 364 1.46 tsutsui if (error != 0) 365 1.12 chs return error; 366 1.12 chs error = copyin(p->blue, &cmap.b[index], count); 367 1.46 tsutsui if (error != 0) 368 1.12 chs return error; 369 1.12 chs 370 1.29 tsutsui memcpy(&sc->sc_dc->dc_cmap.r[index], &cmap.r[index], count); 371 1.29 tsutsui memcpy(&sc->sc_dc->dc_cmap.g[index], &cmap.g[index], count); 372 1.29 tsutsui memcpy(&sc->sc_dc->dc_cmap.b[index], &cmap.b[index], count); 373 1.1 nisimura if (hwplanemask == 0x0f) { 374 1.1 nisimura struct bt454 *odac = (struct bt454 *)OMFB_RAMDAC; 375 1.1 nisimura odac->bt_addr = index; 376 1.22 tsutsui for (i = index; i < index + count; i++) { 377 1.29 tsutsui odac->bt_cmap = sc->sc_dc->dc_cmap.r[i]; 378 1.29 tsutsui odac->bt_cmap = sc->sc_dc->dc_cmap.g[i]; 379 1.29 tsutsui odac->bt_cmap = sc->sc_dc->dc_cmap.b[i]; 380 1.1 nisimura } 381 1.25 tsutsui } else if (hwplanemask == 0xff) { 382 1.1 nisimura struct bt458 *ndac = (struct bt458 *)OMFB_RAMDAC; 383 1.1 nisimura ndac->bt_addr = index; 384 1.22 tsutsui for (i = index; i < index + count; i++) { 385 1.29 tsutsui ndac->bt_cmap = sc->sc_dc->dc_cmap.r[i]; 386 1.29 tsutsui ndac->bt_cmap = sc->sc_dc->dc_cmap.g[i]; 387 1.29 tsutsui ndac->bt_cmap = sc->sc_dc->dc_cmap.b[i]; 388 1.1 nisimura } 389 1.1 nisimura } 390 1.25 tsutsui return 0; 391 1.1 nisimura } 392 1.1 nisimura 393 1.1 nisimura static void 394 1.35 tsutsui omfb_resetcmap(struct om_hwdevconfig *dc) 395 1.1 nisimura { 396 1.35 tsutsui int i; 397 1.1 nisimura 398 1.27 tsutsui if (hwplanemask == 0x01) { 399 1.27 tsutsui struct bt454 *odac = (struct bt454 *)OMFB_RAMDAC; 400 1.27 tsutsui 401 1.27 tsutsui /* 402 1.27 tsutsui * On 1bpp framebuffer, only plane P0 has framebuffer memory 403 1.27 tsutsui * and other planes seems pulled up, i.e. always 1. 404 1.27 tsutsui * Set white only for a palette (P0,P1,P2,P3) = (1,1,1,1). 405 1.27 tsutsui */ 406 1.27 tsutsui odac->bt_addr = 0; 407 1.27 tsutsui for (i = 0; i < 15; i++) { 408 1.29 tsutsui odac->bt_cmap = dc->dc_cmap.r[i] = 0; 409 1.29 tsutsui odac->bt_cmap = dc->dc_cmap.g[i] = 0; 410 1.29 tsutsui odac->bt_cmap = dc->dc_cmap.b[i] = 0; 411 1.27 tsutsui } 412 1.27 tsutsui /* 413 1.27 tsutsui * The B/W video connector is connected to IOG of Bt454, 414 1.27 tsutsui * and IOR and IOB are unused. 415 1.27 tsutsui */ 416 1.29 tsutsui odac->bt_cmap = dc->dc_cmap.r[15] = 0; 417 1.29 tsutsui odac->bt_cmap = dc->dc_cmap.g[15] = 255; 418 1.29 tsutsui odac->bt_cmap = dc->dc_cmap.b[15] = 0; 419 1.27 tsutsui } else if (hwplanemask == 0x0f) { 420 1.1 nisimura struct bt454 *odac = (struct bt454 *)OMFB_RAMDAC; 421 1.27 tsutsui 422 1.1 nisimura odac->bt_addr = 0; 423 1.29 tsutsui for (i = 0; i < 16; i++) { 424 1.29 tsutsui odac->bt_cmap = dc->dc_cmap.r[i] = ansicmap[i].r; 425 1.29 tsutsui odac->bt_cmap = dc->dc_cmap.g[i] = ansicmap[i].g; 426 1.29 tsutsui odac->bt_cmap = dc->dc_cmap.b[i] = ansicmap[i].b; 427 1.1 nisimura } 428 1.25 tsutsui } else if (hwplanemask == 0xff) { 429 1.1 nisimura struct bt458 *ndac = (struct bt458 *)OMFB_RAMDAC; 430 1.1 nisimura 431 1.31 tsutsui /* 432 1.31 tsutsui * Initialize the Bt458. When we write to control registers, 433 1.31 tsutsui * the address is not incremented automatically. So we specify 434 1.31 tsutsui * it ourselves for each control register. 435 1.31 tsutsui */ 436 1.1 nisimura ndac->bt_addr = 0x04; 437 1.1 nisimura ndac->bt_ctrl = 0xff; /* all planes will be read */ 438 1.30 tsutsui ndac->bt_addr = 0x05; 439 1.1 nisimura ndac->bt_ctrl = 0x00; /* all planes have non-blink */ 440 1.30 tsutsui ndac->bt_addr = 0x06; 441 1.44 andvar ndac->bt_ctrl = 0x40; /* palette enabled, ovly plane disabled */ 442 1.30 tsutsui ndac->bt_addr = 0x07; 443 1.1 nisimura ndac->bt_ctrl = 0x00; /* no test mode */ 444 1.30 tsutsui 445 1.31 tsutsui /* 446 1.31 tsutsui * Set ANSI 16 colors. We only supports 4bpp console right 447 1.31 tsutsui * now, repeat 16 colors in 256 colormap. 448 1.31 tsutsui */ 449 1.1 nisimura ndac->bt_addr = 0; 450 1.31 tsutsui for (i = 0; i < 256; i++) { 451 1.31 tsutsui ndac->bt_cmap = dc->dc_cmap.r[i] = ansicmap[i % 16].r; 452 1.31 tsutsui ndac->bt_cmap = dc->dc_cmap.g[i] = ansicmap[i % 16].g; 453 1.31 tsutsui ndac->bt_cmap = dc->dc_cmap.b[i] = ansicmap[i % 16].b; 454 1.1 nisimura } 455 1.1 nisimura } 456 1.35 tsutsui } 457 1.35 tsutsui 458 1.35 tsutsui static void 459 1.35 tsutsui omfb_getdevconfig(paddr_t paddr, struct om_hwdevconfig *dc) 460 1.35 tsutsui { 461 1.49 tsutsui int bpp, i; 462 1.35 tsutsui struct rasops_info *ri; 463 1.35 tsutsui union { 464 1.35 tsutsui struct { short h, v; } p; 465 1.35 tsutsui uint32_t u; 466 1.35 tsutsui } rfcnt; 467 1.35 tsutsui 468 1.35 tsutsui switch (hwplanemask) { 469 1.35 tsutsui case 0xff: 470 1.49 tsutsui bpp = 8; /* XXX check monochrome bit in DIPSW */ 471 1.35 tsutsui break; 472 1.35 tsutsui default: 473 1.35 tsutsui case 0x0f: 474 1.49 tsutsui bpp = 4; /* XXX check monochrome bit in DIPSW */ 475 1.35 tsutsui break; 476 1.35 tsutsui case 1: 477 1.49 tsutsui bpp = 1; 478 1.35 tsutsui break; 479 1.35 tsutsui } 480 1.35 tsutsui dc->dc_wid = 1280; 481 1.35 tsutsui dc->dc_ht = 1024; 482 1.49 tsutsui dc->dc_depth = bpp; 483 1.35 tsutsui dc->dc_rowbytes = 2048 / 8; 484 1.49 tsutsui dc->dc_cmsize = (bpp == 1) ? 0 : 1 << bpp; 485 1.35 tsutsui dc->dc_videobase = paddr; 486 1.35 tsutsui 487 1.35 tsutsui omfb_resetcmap(dc); 488 1.1 nisimura 489 1.26 tsutsui /* adjust h/v origin on screen */ 490 1.4 nisimura rfcnt.p.h = 7; 491 1.4 nisimura rfcnt.p.v = -27; 492 1.22 tsutsui /* single write of 0x007ffe6 */ 493 1.25 tsutsui *(volatile uint32_t *)OMFB_RFCNT = rfcnt.u; 494 1.1 nisimura 495 1.1 nisimura /* clear the screen */ 496 1.25 tsutsui *(volatile uint32_t *)OMFB_PLANEMASK = 0xff; 497 1.25 tsutsui ((volatile uint32_t *)OMFB_ROPFUNC)[5] = ~0; /* ROP copy */ 498 1.26 tsutsui for (i = 0; i < dc->dc_ht * dc->dc_rowbytes / sizeof(uint32_t); i++) 499 1.25 tsutsui *((volatile uint32_t *)dc->dc_videobase + i) = 0; 500 1.25 tsutsui *(volatile uint32_t *)OMFB_PLANEMASK = 0x01; 501 1.1 nisimura 502 1.1 nisimura /* initialize the raster */ 503 1.26 tsutsui ri = &dc->dc_ri; 504 1.26 tsutsui ri->ri_width = dc->dc_wid; 505 1.26 tsutsui ri->ri_height = dc->dc_ht; 506 1.48 tsutsui ri->ri_depth = dc->dc_depth; 507 1.26 tsutsui ri->ri_stride = dc->dc_rowbytes; 508 1.26 tsutsui ri->ri_bits = (void *)dc->dc_videobase; 509 1.26 tsutsui ri->ri_flg = RI_CENTER; 510 1.26 tsutsui if (dc == &omfb_console_dc) 511 1.26 tsutsui ri->ri_flg |= RI_NO_AUTO; 512 1.26 tsutsui ri->ri_hw = dc; 513 1.26 tsutsui 514 1.49 tsutsui if (bpp == 4 || bpp == 8) 515 1.29 tsutsui omrasops4_init(ri, 34, 80); 516 1.29 tsutsui else 517 1.29 tsutsui omrasops1_init(ri, 34, 80); 518 1.26 tsutsui 519 1.26 tsutsui omfb_stdscreen.nrows = ri->ri_rows; 520 1.26 tsutsui omfb_stdscreen.ncols = ri->ri_cols; 521 1.26 tsutsui omfb_stdscreen.textops = &ri->ri_ops; 522 1.28 tsutsui omfb_stdscreen.capabilities = ri->ri_caps; 523 1.26 tsutsui omfb_stdscreen.fontwidth = ri->ri_font->fontwidth; 524 1.26 tsutsui omfb_stdscreen.fontheight = ri->ri_font->fontheight; 525 1.1 nisimura } 526 1.1 nisimura 527 1.1 nisimura static int 528 1.25 tsutsui omfb_alloc_screen(void *v, const struct wsscreen_descr *type, void **cookiep, 529 1.25 tsutsui int *curxp, int *curyp, long *attrp) 530 1.1 nisimura { 531 1.1 nisimura struct omfb_softc *sc = v; 532 1.26 tsutsui struct rasops_info *ri = &sc->sc_dc->dc_ri; 533 1.1 nisimura 534 1.34 tsutsui if (sc->sc_nscreens > 0) 535 1.25 tsutsui return ENOMEM; 536 1.1 nisimura 537 1.26 tsutsui *cookiep = ri; 538 1.1 nisimura *curxp = 0; 539 1.1 nisimura *curyp = 0; 540 1.26 tsutsui (*ri->ri_ops.allocattr)(ri, 0, 0, 0, attrp); 541 1.34 tsutsui sc->sc_nscreens++; 542 1.25 tsutsui return 0; 543 1.1 nisimura } 544 1.1 nisimura 545 1.1 nisimura static void 546 1.18 dsl omfb_free_screen(void *v, void *cookie) 547 1.1 nisimura { 548 1.1 nisimura struct omfb_softc *sc = v; 549 1.1 nisimura 550 1.1 nisimura if (sc->sc_dc == &omfb_console_dc) 551 1.1 nisimura panic("omfb_free_screen: console"); 552 1.1 nisimura 553 1.34 tsutsui sc->sc_nscreens--; 554 1.1 nisimura } 555 1.1 nisimura 556 1.1 nisimura static int 557 1.25 tsutsui omfb_show_screen(void *v, void *cookie, int waitok, 558 1.25 tsutsui void (*cb)(void *, int, int), void *cbarg) 559 1.1 nisimura { 560 1.25 tsutsui 561 1.1 nisimura return 0; 562 1.1 nisimura } 563