lunafb.c revision 1.35 1 1.35 tsutsui /* $NetBSD: lunafb.c,v 1.35 2014/07/25 16:40:12 tsutsui Exp $ */
2 1.1 nisimura
3 1.1 nisimura /*-
4 1.1 nisimura * Copyright (c) 2000 The NetBSD Foundation, Inc.
5 1.1 nisimura * All rights reserved.
6 1.1 nisimura *
7 1.1 nisimura * This code is derived from software contributed to The NetBSD Foundation
8 1.1 nisimura * by Tohru Nishimura.
9 1.1 nisimura *
10 1.1 nisimura * Redistribution and use in source and binary forms, with or without
11 1.1 nisimura * modification, are permitted provided that the following conditions
12 1.1 nisimura * are met:
13 1.1 nisimura * 1. Redistributions of source code must retain the above copyright
14 1.1 nisimura * notice, this list of conditions and the following disclaimer.
15 1.1 nisimura * 2. Redistributions in binary form must reproduce the above copyright
16 1.1 nisimura * notice, this list of conditions and the following disclaimer in the
17 1.1 nisimura * documentation and/or other materials provided with the distribution.
18 1.1 nisimura *
19 1.1 nisimura * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
20 1.1 nisimura * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
21 1.1 nisimura * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
22 1.1 nisimura * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
23 1.1 nisimura * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
24 1.1 nisimura * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
25 1.1 nisimura * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
26 1.1 nisimura * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
27 1.1 nisimura * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
28 1.1 nisimura * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
29 1.1 nisimura * POSSIBILITY OF SUCH DAMAGE.
30 1.1 nisimura */
31 1.1 nisimura
32 1.1 nisimura #include <sys/cdefs.h> /* RCS ID & Copyright macro defns */
33 1.1 nisimura
34 1.35 tsutsui __KERNEL_RCSID(0, "$NetBSD: lunafb.c,v 1.35 2014/07/25 16:40:12 tsutsui Exp $");
35 1.1 nisimura
36 1.1 nisimura #include <sys/param.h>
37 1.1 nisimura #include <sys/systm.h>
38 1.1 nisimura #include <sys/conf.h>
39 1.1 nisimura #include <sys/device.h>
40 1.1 nisimura #include <sys/ioctl.h>
41 1.33 tsutsui #include <sys/kmem.h>
42 1.1 nisimura #include <sys/mman.h>
43 1.1 nisimura #include <sys/proc.h>
44 1.1 nisimura #include <sys/tty.h>
45 1.1 nisimura #include <sys/errno.h>
46 1.1 nisimura #include <sys/buf.h>
47 1.6 mrg
48 1.1 nisimura #include <uvm/uvm_extern.h>
49 1.1 nisimura
50 1.1 nisimura #include <dev/wscons/wsconsio.h>
51 1.1 nisimura #include <dev/wscons/wsdisplayvar.h>
52 1.26 tsutsui #include <dev/rasops/rasops.h>
53 1.1 nisimura
54 1.1 nisimura #include <machine/cpu.h>
55 1.1 nisimura #include <machine/autoconf.h>
56 1.1 nisimura
57 1.26 tsutsui #include <arch/luna68k/dev/omrasopsvar.h>
58 1.26 tsutsui
59 1.24 tsutsui #include "ioconf.h"
60 1.24 tsutsui
61 1.1 nisimura struct bt454 {
62 1.25 tsutsui volatile uint8_t bt_addr; /* map address register */
63 1.25 tsutsui volatile uint8_t bt_cmap; /* colormap data register */
64 1.1 nisimura };
65 1.1 nisimura
66 1.1 nisimura struct bt458 {
67 1.25 tsutsui volatile uint8_t bt_addr; /* map address register */
68 1.25 tsutsui uint8_t pad0[3];
69 1.25 tsutsui volatile uint8_t bt_cmap; /* colormap data register */
70 1.25 tsutsui uint8_t pad1[3];
71 1.25 tsutsui volatile uint8_t bt_ctrl; /* control register */
72 1.25 tsutsui uint8_t pad2[3];
73 1.25 tsutsui volatile uint8_t bt_omap; /* overlay (cursor) map register */
74 1.25 tsutsui uint8_t pad3[3];
75 1.1 nisimura };
76 1.1 nisimura
77 1.1 nisimura #define OMFB_RFCNT 0xB1000000 /* video h-origin/v-origin */
78 1.1 nisimura #define OMFB_PLANEMASK 0xB1040000 /* planemask register */
79 1.1 nisimura #define OMFB_FB_WADDR 0xB1080008 /* common plane */
80 1.1 nisimura #define OMFB_FB_RADDR 0xB10C0008 /* plane #0 */
81 1.1 nisimura #define OMFB_ROPFUNC 0xB12C0000 /* ROP function code */
82 1.1 nisimura #define OMFB_RAMDAC 0xC1100000 /* Bt454/Bt458 RAMDAC */
83 1.11 thorpej #define OMFB_SIZE (0xB1300000 - 0xB1080000 + PAGE_SIZE)
84 1.1 nisimura
85 1.29 tsutsui struct hwcmap {
86 1.29 tsutsui #define CMAP_SIZE 256
87 1.29 tsutsui uint8_t r[CMAP_SIZE];
88 1.29 tsutsui uint8_t g[CMAP_SIZE];
89 1.29 tsutsui uint8_t b[CMAP_SIZE];
90 1.29 tsutsui };
91 1.29 tsutsui
92 1.29 tsutsui static const struct {
93 1.29 tsutsui uint8_t r;
94 1.29 tsutsui uint8_t g;
95 1.29 tsutsui uint8_t b;
96 1.29 tsutsui } ansicmap[16] = {
97 1.29 tsutsui { 0, 0, 0},
98 1.29 tsutsui { 0x80, 0, 0},
99 1.29 tsutsui { 0, 0x80, 0},
100 1.29 tsutsui { 0x80, 0x80, 0},
101 1.29 tsutsui { 0, 0, 0x80},
102 1.29 tsutsui { 0x80, 0, 0x80},
103 1.29 tsutsui { 0, 0x80, 0x80},
104 1.29 tsutsui { 0xc0, 0xc0, 0xc0},
105 1.29 tsutsui { 0x80, 0x80, 0x80},
106 1.29 tsutsui { 0xff, 0, 0},
107 1.29 tsutsui { 0, 0xff, 0},
108 1.29 tsutsui { 0xff, 0xff, 0},
109 1.29 tsutsui { 0, 0, 0xff},
110 1.29 tsutsui { 0xff, 0, 0xff},
111 1.29 tsutsui { 0, 0xff, 0xff},
112 1.29 tsutsui { 0xff, 0xff, 0xff},
113 1.29 tsutsui };
114 1.29 tsutsui
115 1.1 nisimura struct om_hwdevconfig {
116 1.1 nisimura int dc_wid; /* width of frame buffer */
117 1.1 nisimura int dc_ht; /* height of frame buffer */
118 1.1 nisimura int dc_depth; /* depth, bits per pixel */
119 1.1 nisimura int dc_rowbytes; /* bytes in a FB scan line */
120 1.1 nisimura int dc_cmsize; /* colormap size */
121 1.29 tsutsui struct hwcmap dc_cmap; /* software copy of colormap */
122 1.1 nisimura vaddr_t dc_videobase; /* base of flat frame buffer */
123 1.26 tsutsui struct rasops_info dc_ri; /* raster blitter variables */
124 1.1 nisimura };
125 1.1 nisimura
126 1.1 nisimura struct omfb_softc {
127 1.24 tsutsui device_t sc_dev; /* base device */
128 1.1 nisimura struct om_hwdevconfig *sc_dc; /* device configuration */
129 1.34 tsutsui int sc_nscreens;
130 1.35 tsutsui int sc_mode;
131 1.1 nisimura };
132 1.1 nisimura
133 1.17 dsl static int omgetcmap(struct omfb_softc *, struct wsdisplay_cmap *);
134 1.17 dsl static int omsetcmap(struct omfb_softc *, struct wsdisplay_cmap *);
135 1.1 nisimura
136 1.1 nisimura static struct om_hwdevconfig omfb_console_dc;
137 1.35 tsutsui static void omfb_resetcmap(struct om_hwdevconfig *);
138 1.17 dsl static void omfb_getdevconfig(paddr_t, struct om_hwdevconfig *);
139 1.1 nisimura
140 1.1 nisimura static struct wsscreen_descr omfb_stdscreen = {
141 1.26 tsutsui .name = "std"
142 1.1 nisimura };
143 1.1 nisimura
144 1.1 nisimura static const struct wsscreen_descr *_omfb_scrlist[] = {
145 1.1 nisimura &omfb_stdscreen,
146 1.1 nisimura };
147 1.1 nisimura
148 1.1 nisimura static const struct wsscreen_list omfb_screenlist = {
149 1.1 nisimura sizeof(_omfb_scrlist) / sizeof(struct wsscreen_descr *), _omfb_scrlist
150 1.1 nisimura };
151 1.1 nisimura
152 1.25 tsutsui static int omfbioctl(void *, void *, u_long, void *, int, struct lwp *);
153 1.17 dsl static paddr_t omfbmmap(void *, void *, off_t, int);
154 1.17 dsl static int omfb_alloc_screen(void *, const struct wsscreen_descr *,
155 1.25 tsutsui void **, int *, int *, long *);
156 1.17 dsl static void omfb_free_screen(void *, void *);
157 1.17 dsl static int omfb_show_screen(void *, void *, int,
158 1.25 tsutsui void (*) (void *, int, int), void *);
159 1.1 nisimura
160 1.1 nisimura static const struct wsdisplay_accessops omfb_accessops = {
161 1.32 tsutsui .ioctl = omfbioctl,
162 1.32 tsutsui .mmap = omfbmmap,
163 1.32 tsutsui .alloc_screen = omfb_alloc_screen,
164 1.32 tsutsui .free_screen = omfb_free_screen,
165 1.32 tsutsui .show_screen = omfb_show_screen,
166 1.32 tsutsui .load_font = NULL,
167 1.32 tsutsui .pollc = NULL,
168 1.32 tsutsui .scroll = NULL
169 1.1 nisimura };
170 1.1 nisimura
171 1.24 tsutsui static int omfbmatch(device_t, cfdata_t, void *);
172 1.24 tsutsui static void omfbattach(device_t, device_t, void *);
173 1.1 nisimura
174 1.24 tsutsui CFATTACH_DECL_NEW(fb, sizeof(struct omfb_softc),
175 1.10 thorpej omfbmatch, omfbattach, NULL, NULL);
176 1.1 nisimura
177 1.1 nisimura extern int hwplanemask; /* hardware planemask; retrieved at boot */
178 1.1 nisimura
179 1.1 nisimura static int omfb_console;
180 1.17 dsl int omfb_cnattach(void);
181 1.1 nisimura
182 1.1 nisimura static int
183 1.24 tsutsui omfbmatch(device_t parent, cfdata_t cf, void *aux)
184 1.1 nisimura {
185 1.1 nisimura struct mainbus_attach_args *ma = aux;
186 1.1 nisimura
187 1.1 nisimura if (strcmp(ma->ma_name, fb_cd.cd_name))
188 1.25 tsutsui return 0;
189 1.4 nisimura #if 0 /* XXX badaddr() bombs if no framebuffer is installed */
190 1.15 christos if (badaddr((void *)ma->ma_addr, 4))
191 1.25 tsutsui return 0;
192 1.3 nisimura #else
193 1.3 nisimura if (hwplanemask == 0)
194 1.25 tsutsui return 0;
195 1.3 nisimura #endif
196 1.25 tsutsui return 1;
197 1.1 nisimura }
198 1.1 nisimura
199 1.1 nisimura static void
200 1.24 tsutsui omfbattach(device_t parent, device_t self, void *args)
201 1.1 nisimura {
202 1.24 tsutsui struct omfb_softc *sc = device_private(self);
203 1.1 nisimura struct wsemuldisplaydev_attach_args waa;
204 1.1 nisimura
205 1.24 tsutsui sc->sc_dev = self;
206 1.24 tsutsui
207 1.1 nisimura if (omfb_console) {
208 1.1 nisimura sc->sc_dc = &omfb_console_dc;
209 1.34 tsutsui sc->sc_nscreens = 1;
210 1.25 tsutsui } else {
211 1.33 tsutsui sc->sc_dc = kmem_zalloc(sizeof(struct om_hwdevconfig),
212 1.33 tsutsui KM_SLEEP);
213 1.1 nisimura omfb_getdevconfig(OMFB_FB_WADDR, sc->sc_dc);
214 1.1 nisimura }
215 1.24 tsutsui aprint_normal(": %d x %d, %dbpp\n", sc->sc_dc->dc_wid, sc->sc_dc->dc_ht,
216 1.1 nisimura sc->sc_dc->dc_depth);
217 1.1 nisimura
218 1.35 tsutsui sc->sc_mode = WSDISPLAYIO_MODE_EMUL;
219 1.1 nisimura waa.console = omfb_console;
220 1.1 nisimura waa.scrdata = &omfb_screenlist;
221 1.1 nisimura waa.accessops = &omfb_accessops;
222 1.1 nisimura waa.accesscookie = sc;
223 1.1 nisimura
224 1.1 nisimura config_found(self, &waa, wsemuldisplaydevprint);
225 1.1 nisimura }
226 1.1 nisimura
227 1.1 nisimura /* EXPORT */ int
228 1.21 cegger omfb_cnattach(void)
229 1.1 nisimura {
230 1.1 nisimura struct om_hwdevconfig *dc = &omfb_console_dc;
231 1.26 tsutsui struct rasops_info *ri = &dc->dc_ri;
232 1.1 nisimura long defattr;
233 1.1 nisimura
234 1.1 nisimura omfb_getdevconfig(OMFB_FB_WADDR, dc);
235 1.26 tsutsui (*ri->ri_ops.allocattr)(ri, 0, 0, 0, &defattr);
236 1.26 tsutsui wsdisplay_cnattach(&omfb_stdscreen, ri, 0, 0, defattr);
237 1.1 nisimura omfb_console = 1;
238 1.25 tsutsui return 0;
239 1.1 nisimura }
240 1.1 nisimura
241 1.1 nisimura static int
242 1.18 dsl omfbioctl(void *v, void *vs, u_long cmd, void *data, int flag, struct lwp *l)
243 1.1 nisimura {
244 1.1 nisimura struct omfb_softc *sc = v;
245 1.1 nisimura struct om_hwdevconfig *dc = sc->sc_dc;
246 1.35 tsutsui int new_mode;
247 1.1 nisimura
248 1.1 nisimura switch (cmd) {
249 1.1 nisimura case WSDISPLAYIO_GTYPE:
250 1.23 tsutsui *(u_int *)data = WSDISPLAY_TYPE_LUNA;
251 1.25 tsutsui return 0;
252 1.1 nisimura
253 1.1 nisimura case WSDISPLAYIO_GINFO:
254 1.1 nisimura #define wsd_fbip ((struct wsdisplay_fbinfo *)data)
255 1.1 nisimura wsd_fbip->height = dc->dc_ht;
256 1.1 nisimura wsd_fbip->width = dc->dc_wid;
257 1.1 nisimura wsd_fbip->depth = dc->dc_depth;
258 1.1 nisimura wsd_fbip->cmsize = dc->dc_cmsize;
259 1.1 nisimura #undef fbt
260 1.25 tsutsui return 0;
261 1.1 nisimura
262 1.22 tsutsui case WSDISPLAYIO_LINEBYTES:
263 1.22 tsutsui *(u_int *)data = dc->dc_rowbytes;
264 1.22 tsutsui return 0;
265 1.22 tsutsui
266 1.1 nisimura case WSDISPLAYIO_GETCMAP:
267 1.1 nisimura return omgetcmap(sc, (struct wsdisplay_cmap *)data);
268 1.1 nisimura
269 1.1 nisimura case WSDISPLAYIO_PUTCMAP:
270 1.1 nisimura return omsetcmap(sc, (struct wsdisplay_cmap *)data);
271 1.1 nisimura
272 1.35 tsutsui case WSDISPLAYIO_SMODE:
273 1.35 tsutsui new_mode = *(int *)data;
274 1.35 tsutsui if (new_mode != sc->sc_mode) {
275 1.35 tsutsui sc->sc_mode = new_mode;
276 1.35 tsutsui if (new_mode == WSDISPLAYIO_MODE_EMUL)
277 1.35 tsutsui omfb_resetcmap(dc);
278 1.35 tsutsui }
279 1.35 tsutsui return 0;
280 1.35 tsutsui
281 1.1 nisimura case WSDISPLAYIO_SVIDEO:
282 1.1 nisimura case WSDISPLAYIO_GVIDEO:
283 1.1 nisimura case WSDISPLAYIO_GCURPOS:
284 1.1 nisimura case WSDISPLAYIO_SCURPOS:
285 1.1 nisimura case WSDISPLAYIO_GCURMAX:
286 1.1 nisimura case WSDISPLAYIO_GCURSOR:
287 1.1 nisimura case WSDISPLAYIO_SCURSOR:
288 1.1 nisimura break;
289 1.1 nisimura }
290 1.25 tsutsui return EPASSTHROUGH;
291 1.1 nisimura }
292 1.1 nisimura
293 1.1 nisimura /*
294 1.1 nisimura * Return the address that would map the given device at the given
295 1.1 nisimura * offset, allowing for the given protection, or return -1 for error.
296 1.1 nisimura */
297 1.5 simonb static paddr_t
298 1.18 dsl omfbmmap(void *v, void *vs, off_t offset, int prot)
299 1.1 nisimura {
300 1.1 nisimura struct omfb_softc *sc = v;
301 1.22 tsutsui struct om_hwdevconfig *dc = sc->sc_dc;
302 1.22 tsutsui paddr_t cookie = -1;
303 1.1 nisimura
304 1.35 tsutsui switch (sc->sc_mode) {
305 1.35 tsutsui #if 0
306 1.35 tsutsui case WSDISPLAYIO_MODE_MAPPED:
307 1.35 tsutsui if (offset >= 0 && offset < OMFB_SIZE)
308 1.35 tsutsui cookie = m68k_btop(m68k_trunc_page(dc->dc_videobase) +
309 1.35 tsutsui offset);
310 1.35 tsutsui break;
311 1.22 tsutsui #endif
312 1.35 tsutsui case WSDISPLAYIO_MODE_DUMBFB:
313 1.35 tsutsui if (offset >= 0 &&
314 1.35 tsutsui offset < dc->dc_rowbytes * dc->dc_ht * dc->dc_depth)
315 1.35 tsutsui cookie = m68k_btop(m68k_trunc_page(OMFB_FB_RADDR) +
316 1.35 tsutsui offset);
317 1.35 tsutsui break;
318 1.35 tsutsui }
319 1.22 tsutsui
320 1.22 tsutsui return cookie;
321 1.1 nisimura }
322 1.1 nisimura
323 1.1 nisimura static int
324 1.18 dsl omgetcmap(struct omfb_softc *sc, struct wsdisplay_cmap *p)
325 1.1 nisimura {
326 1.1 nisimura u_int index = p->index, count = p->count;
327 1.12 chs int cmsize, error;
328 1.1 nisimura
329 1.1 nisimura cmsize = sc->sc_dc->dc_cmsize;
330 1.9 itojun if (index >= cmsize || count > cmsize - index)
331 1.25 tsutsui return EINVAL;
332 1.1 nisimura
333 1.29 tsutsui error = copyout(&sc->sc_dc->dc_cmap.r[index], p->red, count);
334 1.12 chs if (error)
335 1.12 chs return error;
336 1.29 tsutsui error = copyout(&sc->sc_dc->dc_cmap.g[index], p->green, count);
337 1.12 chs if (error)
338 1.12 chs return error;
339 1.29 tsutsui error = copyout(&sc->sc_dc->dc_cmap.b[index], p->blue, count);
340 1.12 chs return error;
341 1.1 nisimura }
342 1.1 nisimura
343 1.1 nisimura static int
344 1.18 dsl omsetcmap(struct omfb_softc *sc, struct wsdisplay_cmap *p)
345 1.1 nisimura {
346 1.12 chs struct hwcmap cmap;
347 1.1 nisimura u_int index = p->index, count = p->count;
348 1.12 chs int cmsize, i, error;
349 1.1 nisimura
350 1.1 nisimura cmsize = sc->sc_dc->dc_cmsize;
351 1.1 nisimura if (index >= cmsize || (index + count) > cmsize)
352 1.1 nisimura return (EINVAL);
353 1.1 nisimura
354 1.12 chs error = copyin(p->red, &cmap.r[index], count);
355 1.12 chs if (error)
356 1.12 chs return error;
357 1.12 chs error = copyin(p->green, &cmap.g[index], count);
358 1.12 chs if (error)
359 1.12 chs return error;
360 1.12 chs error = copyin(p->blue, &cmap.b[index], count);
361 1.12 chs if (error)
362 1.12 chs return error;
363 1.12 chs
364 1.29 tsutsui memcpy(&sc->sc_dc->dc_cmap.r[index], &cmap.r[index], count);
365 1.29 tsutsui memcpy(&sc->sc_dc->dc_cmap.g[index], &cmap.g[index], count);
366 1.29 tsutsui memcpy(&sc->sc_dc->dc_cmap.b[index], &cmap.b[index], count);
367 1.1 nisimura if (hwplanemask == 0x0f) {
368 1.1 nisimura struct bt454 *odac = (struct bt454 *)OMFB_RAMDAC;
369 1.1 nisimura odac->bt_addr = index;
370 1.22 tsutsui for (i = index; i < index + count; i++) {
371 1.29 tsutsui odac->bt_cmap = sc->sc_dc->dc_cmap.r[i];
372 1.29 tsutsui odac->bt_cmap = sc->sc_dc->dc_cmap.g[i];
373 1.29 tsutsui odac->bt_cmap = sc->sc_dc->dc_cmap.b[i];
374 1.1 nisimura }
375 1.25 tsutsui } else if (hwplanemask == 0xff) {
376 1.1 nisimura struct bt458 *ndac = (struct bt458 *)OMFB_RAMDAC;
377 1.1 nisimura ndac->bt_addr = index;
378 1.22 tsutsui for (i = index; i < index + count; i++) {
379 1.29 tsutsui ndac->bt_cmap = sc->sc_dc->dc_cmap.r[i];
380 1.29 tsutsui ndac->bt_cmap = sc->sc_dc->dc_cmap.g[i];
381 1.29 tsutsui ndac->bt_cmap = sc->sc_dc->dc_cmap.b[i];
382 1.1 nisimura }
383 1.1 nisimura }
384 1.25 tsutsui return 0;
385 1.1 nisimura }
386 1.1 nisimura
387 1.1 nisimura static void
388 1.35 tsutsui omfb_resetcmap(struct om_hwdevconfig *dc)
389 1.1 nisimura {
390 1.35 tsutsui int i;
391 1.1 nisimura
392 1.27 tsutsui if (hwplanemask == 0x01) {
393 1.27 tsutsui struct bt454 *odac = (struct bt454 *)OMFB_RAMDAC;
394 1.27 tsutsui
395 1.27 tsutsui /*
396 1.27 tsutsui * On 1bpp framebuffer, only plane P0 has framebuffer memory
397 1.27 tsutsui * and other planes seems pulled up, i.e. always 1.
398 1.27 tsutsui * Set white only for a palette (P0,P1,P2,P3) = (1,1,1,1).
399 1.27 tsutsui */
400 1.27 tsutsui odac->bt_addr = 0;
401 1.27 tsutsui for (i = 0; i < 15; i++) {
402 1.29 tsutsui odac->bt_cmap = dc->dc_cmap.r[i] = 0;
403 1.29 tsutsui odac->bt_cmap = dc->dc_cmap.g[i] = 0;
404 1.29 tsutsui odac->bt_cmap = dc->dc_cmap.b[i] = 0;
405 1.27 tsutsui }
406 1.27 tsutsui /*
407 1.27 tsutsui * The B/W video connector is connected to IOG of Bt454,
408 1.27 tsutsui * and IOR and IOB are unused.
409 1.27 tsutsui */
410 1.29 tsutsui odac->bt_cmap = dc->dc_cmap.r[15] = 0;
411 1.29 tsutsui odac->bt_cmap = dc->dc_cmap.g[15] = 255;
412 1.29 tsutsui odac->bt_cmap = dc->dc_cmap.b[15] = 0;
413 1.27 tsutsui } else if (hwplanemask == 0x0f) {
414 1.1 nisimura struct bt454 *odac = (struct bt454 *)OMFB_RAMDAC;
415 1.27 tsutsui
416 1.1 nisimura odac->bt_addr = 0;
417 1.29 tsutsui for (i = 0; i < 16; i++) {
418 1.29 tsutsui odac->bt_cmap = dc->dc_cmap.r[i] = ansicmap[i].r;
419 1.29 tsutsui odac->bt_cmap = dc->dc_cmap.g[i] = ansicmap[i].g;
420 1.29 tsutsui odac->bt_cmap = dc->dc_cmap.b[i] = ansicmap[i].b;
421 1.1 nisimura }
422 1.25 tsutsui } else if (hwplanemask == 0xff) {
423 1.1 nisimura struct bt458 *ndac = (struct bt458 *)OMFB_RAMDAC;
424 1.1 nisimura
425 1.31 tsutsui /*
426 1.31 tsutsui * Initialize the Bt458. When we write to control registers,
427 1.31 tsutsui * the address is not incremented automatically. So we specify
428 1.31 tsutsui * it ourselves for each control register.
429 1.31 tsutsui */
430 1.1 nisimura ndac->bt_addr = 0x04;
431 1.1 nisimura ndac->bt_ctrl = 0xff; /* all planes will be read */
432 1.30 tsutsui ndac->bt_addr = 0x05;
433 1.1 nisimura ndac->bt_ctrl = 0x00; /* all planes have non-blink */
434 1.30 tsutsui ndac->bt_addr = 0x06;
435 1.30 tsutsui ndac->bt_ctrl = 0x40; /* pallete enabled, ovly plane disabled */
436 1.30 tsutsui ndac->bt_addr = 0x07;
437 1.1 nisimura ndac->bt_ctrl = 0x00; /* no test mode */
438 1.30 tsutsui
439 1.31 tsutsui /*
440 1.31 tsutsui * Set ANSI 16 colors. We only supports 4bpp console right
441 1.31 tsutsui * now, repeat 16 colors in 256 colormap.
442 1.31 tsutsui */
443 1.1 nisimura ndac->bt_addr = 0;
444 1.31 tsutsui for (i = 0; i < 256; i++) {
445 1.31 tsutsui ndac->bt_cmap = dc->dc_cmap.r[i] = ansicmap[i % 16].r;
446 1.31 tsutsui ndac->bt_cmap = dc->dc_cmap.g[i] = ansicmap[i % 16].g;
447 1.31 tsutsui ndac->bt_cmap = dc->dc_cmap.b[i] = ansicmap[i % 16].b;
448 1.1 nisimura }
449 1.1 nisimura }
450 1.35 tsutsui }
451 1.35 tsutsui
452 1.35 tsutsui static void
453 1.35 tsutsui omfb_getdevconfig(paddr_t paddr, struct om_hwdevconfig *dc)
454 1.35 tsutsui {
455 1.35 tsutsui int bpp, i;
456 1.35 tsutsui struct rasops_info *ri;
457 1.35 tsutsui union {
458 1.35 tsutsui struct { short h, v; } p;
459 1.35 tsutsui uint32_t u;
460 1.35 tsutsui } rfcnt;
461 1.35 tsutsui
462 1.35 tsutsui switch (hwplanemask) {
463 1.35 tsutsui case 0xff:
464 1.35 tsutsui bpp = 8; /* XXX check monochrome bit in DIPSW */
465 1.35 tsutsui break;
466 1.35 tsutsui default:
467 1.35 tsutsui case 0x0f:
468 1.35 tsutsui bpp = 4; /* XXX check monochrome bit in DIPSW */
469 1.35 tsutsui break;
470 1.35 tsutsui case 1:
471 1.35 tsutsui bpp = 1;
472 1.35 tsutsui break;
473 1.35 tsutsui }
474 1.35 tsutsui dc->dc_wid = 1280;
475 1.35 tsutsui dc->dc_ht = 1024;
476 1.35 tsutsui dc->dc_depth = bpp;
477 1.35 tsutsui dc->dc_rowbytes = 2048 / 8;
478 1.35 tsutsui dc->dc_cmsize = (bpp == 1) ? 0 : 1 << bpp;
479 1.35 tsutsui dc->dc_videobase = paddr;
480 1.35 tsutsui
481 1.35 tsutsui omfb_resetcmap(dc);
482 1.1 nisimura
483 1.26 tsutsui /* adjust h/v origin on screen */
484 1.4 nisimura rfcnt.p.h = 7;
485 1.4 nisimura rfcnt.p.v = -27;
486 1.22 tsutsui /* single write of 0x007ffe6 */
487 1.25 tsutsui *(volatile uint32_t *)OMFB_RFCNT = rfcnt.u;
488 1.1 nisimura
489 1.1 nisimura /* clear the screen */
490 1.25 tsutsui *(volatile uint32_t *)OMFB_PLANEMASK = 0xff;
491 1.25 tsutsui ((volatile uint32_t *)OMFB_ROPFUNC)[5] = ~0; /* ROP copy */
492 1.26 tsutsui for (i = 0; i < dc->dc_ht * dc->dc_rowbytes / sizeof(uint32_t); i++)
493 1.25 tsutsui *((volatile uint32_t *)dc->dc_videobase + i) = 0;
494 1.25 tsutsui *(volatile uint32_t *)OMFB_PLANEMASK = 0x01;
495 1.1 nisimura
496 1.1 nisimura /* initialize the raster */
497 1.26 tsutsui ri = &dc->dc_ri;
498 1.26 tsutsui ri->ri_width = dc->dc_wid;
499 1.26 tsutsui ri->ri_height = dc->dc_ht;
500 1.26 tsutsui ri->ri_depth = 1; /* since planes are independently addressed */
501 1.26 tsutsui ri->ri_stride = dc->dc_rowbytes;
502 1.26 tsutsui ri->ri_bits = (void *)dc->dc_videobase;
503 1.26 tsutsui ri->ri_flg = RI_CENTER;
504 1.26 tsutsui if (dc == &omfb_console_dc)
505 1.26 tsutsui ri->ri_flg |= RI_NO_AUTO;
506 1.26 tsutsui ri->ri_hw = dc;
507 1.26 tsutsui
508 1.31 tsutsui if (bpp == 4 || bpp == 8)
509 1.29 tsutsui omrasops4_init(ri, 34, 80);
510 1.29 tsutsui else
511 1.29 tsutsui omrasops1_init(ri, 34, 80);
512 1.26 tsutsui
513 1.26 tsutsui omfb_stdscreen.nrows = ri->ri_rows;
514 1.26 tsutsui omfb_stdscreen.ncols = ri->ri_cols;
515 1.26 tsutsui omfb_stdscreen.textops = &ri->ri_ops;
516 1.28 tsutsui omfb_stdscreen.capabilities = ri->ri_caps;
517 1.26 tsutsui omfb_stdscreen.fontwidth = ri->ri_font->fontwidth;
518 1.26 tsutsui omfb_stdscreen.fontheight = ri->ri_font->fontheight;
519 1.1 nisimura }
520 1.1 nisimura
521 1.1 nisimura static int
522 1.25 tsutsui omfb_alloc_screen(void *v, const struct wsscreen_descr *type, void **cookiep,
523 1.25 tsutsui int *curxp, int *curyp, long *attrp)
524 1.1 nisimura {
525 1.1 nisimura struct omfb_softc *sc = v;
526 1.26 tsutsui struct rasops_info *ri = &sc->sc_dc->dc_ri;
527 1.1 nisimura
528 1.34 tsutsui if (sc->sc_nscreens > 0)
529 1.25 tsutsui return ENOMEM;
530 1.1 nisimura
531 1.26 tsutsui *cookiep = ri;
532 1.1 nisimura *curxp = 0;
533 1.1 nisimura *curyp = 0;
534 1.26 tsutsui (*ri->ri_ops.allocattr)(ri, 0, 0, 0, attrp);
535 1.34 tsutsui sc->sc_nscreens++;
536 1.25 tsutsui return 0;
537 1.1 nisimura }
538 1.1 nisimura
539 1.1 nisimura static void
540 1.18 dsl omfb_free_screen(void *v, void *cookie)
541 1.1 nisimura {
542 1.1 nisimura struct omfb_softc *sc = v;
543 1.1 nisimura
544 1.1 nisimura if (sc->sc_dc == &omfb_console_dc)
545 1.1 nisimura panic("omfb_free_screen: console");
546 1.1 nisimura
547 1.34 tsutsui sc->sc_nscreens--;
548 1.1 nisimura }
549 1.1 nisimura
550 1.1 nisimura static int
551 1.25 tsutsui omfb_show_screen(void *v, void *cookie, int waitok,
552 1.25 tsutsui void (*cb)(void *, int, int), void *cbarg)
553 1.1 nisimura {
554 1.25 tsutsui
555 1.1 nisimura return 0;
556 1.1 nisimura }
557