lunafb.c revision 1.41 1 1.41 rin /* $NetBSD: lunafb.c,v 1.41 2019/09/22 06:06:01 rin Exp $ */
2 1.1 nisimura
3 1.1 nisimura /*-
4 1.1 nisimura * Copyright (c) 2000 The NetBSD Foundation, Inc.
5 1.1 nisimura * All rights reserved.
6 1.1 nisimura *
7 1.1 nisimura * This code is derived from software contributed to The NetBSD Foundation
8 1.1 nisimura * by Tohru Nishimura.
9 1.1 nisimura *
10 1.1 nisimura * Redistribution and use in source and binary forms, with or without
11 1.1 nisimura * modification, are permitted provided that the following conditions
12 1.1 nisimura * are met:
13 1.1 nisimura * 1. Redistributions of source code must retain the above copyright
14 1.1 nisimura * notice, this list of conditions and the following disclaimer.
15 1.1 nisimura * 2. Redistributions in binary form must reproduce the above copyright
16 1.1 nisimura * notice, this list of conditions and the following disclaimer in the
17 1.1 nisimura * documentation and/or other materials provided with the distribution.
18 1.1 nisimura *
19 1.1 nisimura * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
20 1.1 nisimura * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
21 1.1 nisimura * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
22 1.1 nisimura * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
23 1.1 nisimura * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
24 1.1 nisimura * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
25 1.1 nisimura * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
26 1.1 nisimura * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
27 1.1 nisimura * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
28 1.1 nisimura * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
29 1.1 nisimura * POSSIBILITY OF SUCH DAMAGE.
30 1.1 nisimura */
31 1.1 nisimura
32 1.1 nisimura #include <sys/cdefs.h> /* RCS ID & Copyright macro defns */
33 1.1 nisimura
34 1.41 rin __KERNEL_RCSID(0, "$NetBSD: lunafb.c,v 1.41 2019/09/22 06:06:01 rin Exp $");
35 1.1 nisimura
36 1.1 nisimura #include <sys/param.h>
37 1.1 nisimura #include <sys/systm.h>
38 1.1 nisimura #include <sys/conf.h>
39 1.1 nisimura #include <sys/device.h>
40 1.1 nisimura #include <sys/ioctl.h>
41 1.33 tsutsui #include <sys/kmem.h>
42 1.1 nisimura #include <sys/mman.h>
43 1.1 nisimura #include <sys/proc.h>
44 1.1 nisimura #include <sys/tty.h>
45 1.1 nisimura #include <sys/errno.h>
46 1.1 nisimura #include <sys/buf.h>
47 1.6 mrg
48 1.1 nisimura #include <uvm/uvm_extern.h>
49 1.1 nisimura
50 1.1 nisimura #include <dev/wscons/wsconsio.h>
51 1.1 nisimura #include <dev/wscons/wsdisplayvar.h>
52 1.26 tsutsui #include <dev/rasops/rasops.h>
53 1.1 nisimura
54 1.1 nisimura #include <machine/cpu.h>
55 1.1 nisimura #include <machine/autoconf.h>
56 1.1 nisimura
57 1.26 tsutsui #include <arch/luna68k/dev/omrasopsvar.h>
58 1.26 tsutsui
59 1.24 tsutsui #include "ioconf.h"
60 1.24 tsutsui
61 1.1 nisimura struct bt454 {
62 1.25 tsutsui volatile uint8_t bt_addr; /* map address register */
63 1.25 tsutsui volatile uint8_t bt_cmap; /* colormap data register */
64 1.1 nisimura };
65 1.1 nisimura
66 1.1 nisimura struct bt458 {
67 1.25 tsutsui volatile uint8_t bt_addr; /* map address register */
68 1.25 tsutsui uint8_t pad0[3];
69 1.25 tsutsui volatile uint8_t bt_cmap; /* colormap data register */
70 1.25 tsutsui uint8_t pad1[3];
71 1.25 tsutsui volatile uint8_t bt_ctrl; /* control register */
72 1.25 tsutsui uint8_t pad2[3];
73 1.25 tsutsui volatile uint8_t bt_omap; /* overlay (cursor) map register */
74 1.25 tsutsui uint8_t pad3[3];
75 1.1 nisimura };
76 1.1 nisimura
77 1.39 tsutsui #define OMFB_RFCNT BMAP_RFCNT /* video h-origin/v-origin */
78 1.39 tsutsui #define OMFB_RAMDAC BMAP_PALLET2 /* Bt454/Bt458 RAMDAC */
79 1.36 tsutsui
80 1.39 tsutsui #define OMFB_SIZE (BMAP_FN0 - BMAP_BMP + PAGE_SIZE)
81 1.1 nisimura
82 1.29 tsutsui struct hwcmap {
83 1.29 tsutsui #define CMAP_SIZE 256
84 1.29 tsutsui uint8_t r[CMAP_SIZE];
85 1.29 tsutsui uint8_t g[CMAP_SIZE];
86 1.29 tsutsui uint8_t b[CMAP_SIZE];
87 1.29 tsutsui };
88 1.29 tsutsui
89 1.29 tsutsui static const struct {
90 1.29 tsutsui uint8_t r;
91 1.29 tsutsui uint8_t g;
92 1.29 tsutsui uint8_t b;
93 1.29 tsutsui } ansicmap[16] = {
94 1.29 tsutsui { 0, 0, 0},
95 1.29 tsutsui { 0x80, 0, 0},
96 1.29 tsutsui { 0, 0x80, 0},
97 1.29 tsutsui { 0x80, 0x80, 0},
98 1.29 tsutsui { 0, 0, 0x80},
99 1.29 tsutsui { 0x80, 0, 0x80},
100 1.29 tsutsui { 0, 0x80, 0x80},
101 1.29 tsutsui { 0xc0, 0xc0, 0xc0},
102 1.29 tsutsui { 0x80, 0x80, 0x80},
103 1.29 tsutsui { 0xff, 0, 0},
104 1.29 tsutsui { 0, 0xff, 0},
105 1.29 tsutsui { 0xff, 0xff, 0},
106 1.29 tsutsui { 0, 0, 0xff},
107 1.29 tsutsui { 0xff, 0, 0xff},
108 1.29 tsutsui { 0, 0xff, 0xff},
109 1.29 tsutsui { 0xff, 0xff, 0xff},
110 1.29 tsutsui };
111 1.29 tsutsui
112 1.1 nisimura struct om_hwdevconfig {
113 1.1 nisimura int dc_wid; /* width of frame buffer */
114 1.1 nisimura int dc_ht; /* height of frame buffer */
115 1.1 nisimura int dc_depth; /* depth, bits per pixel */
116 1.1 nisimura int dc_rowbytes; /* bytes in a FB scan line */
117 1.1 nisimura int dc_cmsize; /* colormap size */
118 1.29 tsutsui struct hwcmap dc_cmap; /* software copy of colormap */
119 1.1 nisimura vaddr_t dc_videobase; /* base of flat frame buffer */
120 1.26 tsutsui struct rasops_info dc_ri; /* raster blitter variables */
121 1.1 nisimura };
122 1.1 nisimura
123 1.1 nisimura struct omfb_softc {
124 1.24 tsutsui device_t sc_dev; /* base device */
125 1.1 nisimura struct om_hwdevconfig *sc_dc; /* device configuration */
126 1.34 tsutsui int sc_nscreens;
127 1.35 tsutsui int sc_mode;
128 1.1 nisimura };
129 1.1 nisimura
130 1.17 dsl static int omgetcmap(struct omfb_softc *, struct wsdisplay_cmap *);
131 1.17 dsl static int omsetcmap(struct omfb_softc *, struct wsdisplay_cmap *);
132 1.1 nisimura
133 1.1 nisimura static struct om_hwdevconfig omfb_console_dc;
134 1.35 tsutsui static void omfb_resetcmap(struct om_hwdevconfig *);
135 1.17 dsl static void omfb_getdevconfig(paddr_t, struct om_hwdevconfig *);
136 1.1 nisimura
137 1.1 nisimura static struct wsscreen_descr omfb_stdscreen = {
138 1.26 tsutsui .name = "std"
139 1.1 nisimura };
140 1.1 nisimura
141 1.1 nisimura static const struct wsscreen_descr *_omfb_scrlist[] = {
142 1.1 nisimura &omfb_stdscreen,
143 1.1 nisimura };
144 1.1 nisimura
145 1.1 nisimura static const struct wsscreen_list omfb_screenlist = {
146 1.1 nisimura sizeof(_omfb_scrlist) / sizeof(struct wsscreen_descr *), _omfb_scrlist
147 1.1 nisimura };
148 1.1 nisimura
149 1.25 tsutsui static int omfbioctl(void *, void *, u_long, void *, int, struct lwp *);
150 1.17 dsl static paddr_t omfbmmap(void *, void *, off_t, int);
151 1.17 dsl static int omfb_alloc_screen(void *, const struct wsscreen_descr *,
152 1.25 tsutsui void **, int *, int *, long *);
153 1.17 dsl static void omfb_free_screen(void *, void *);
154 1.17 dsl static int omfb_show_screen(void *, void *, int,
155 1.25 tsutsui void (*) (void *, int, int), void *);
156 1.1 nisimura
157 1.1 nisimura static const struct wsdisplay_accessops omfb_accessops = {
158 1.32 tsutsui .ioctl = omfbioctl,
159 1.32 tsutsui .mmap = omfbmmap,
160 1.32 tsutsui .alloc_screen = omfb_alloc_screen,
161 1.32 tsutsui .free_screen = omfb_free_screen,
162 1.32 tsutsui .show_screen = omfb_show_screen,
163 1.32 tsutsui .load_font = NULL,
164 1.32 tsutsui .pollc = NULL,
165 1.32 tsutsui .scroll = NULL
166 1.1 nisimura };
167 1.1 nisimura
168 1.24 tsutsui static int omfbmatch(device_t, cfdata_t, void *);
169 1.24 tsutsui static void omfbattach(device_t, device_t, void *);
170 1.1 nisimura
171 1.24 tsutsui CFATTACH_DECL_NEW(fb, sizeof(struct omfb_softc),
172 1.10 thorpej omfbmatch, omfbattach, NULL, NULL);
173 1.1 nisimura
174 1.1 nisimura extern int hwplanemask; /* hardware planemask; retrieved at boot */
175 1.1 nisimura
176 1.1 nisimura static int omfb_console;
177 1.17 dsl int omfb_cnattach(void);
178 1.1 nisimura
179 1.1 nisimura static int
180 1.24 tsutsui omfbmatch(device_t parent, cfdata_t cf, void *aux)
181 1.1 nisimura {
182 1.1 nisimura struct mainbus_attach_args *ma = aux;
183 1.1 nisimura
184 1.1 nisimura if (strcmp(ma->ma_name, fb_cd.cd_name))
185 1.25 tsutsui return 0;
186 1.4 nisimura #if 0 /* XXX badaddr() bombs if no framebuffer is installed */
187 1.15 christos if (badaddr((void *)ma->ma_addr, 4))
188 1.25 tsutsui return 0;
189 1.3 nisimura #else
190 1.3 nisimura if (hwplanemask == 0)
191 1.25 tsutsui return 0;
192 1.3 nisimura #endif
193 1.25 tsutsui return 1;
194 1.1 nisimura }
195 1.1 nisimura
196 1.1 nisimura static void
197 1.24 tsutsui omfbattach(device_t parent, device_t self, void *args)
198 1.1 nisimura {
199 1.24 tsutsui struct omfb_softc *sc = device_private(self);
200 1.1 nisimura struct wsemuldisplaydev_attach_args waa;
201 1.1 nisimura
202 1.24 tsutsui sc->sc_dev = self;
203 1.24 tsutsui
204 1.1 nisimura if (omfb_console) {
205 1.1 nisimura sc->sc_dc = &omfb_console_dc;
206 1.34 tsutsui sc->sc_nscreens = 1;
207 1.25 tsutsui } else {
208 1.33 tsutsui sc->sc_dc = kmem_zalloc(sizeof(struct om_hwdevconfig),
209 1.33 tsutsui KM_SLEEP);
210 1.1 nisimura omfb_getdevconfig(OMFB_FB_WADDR, sc->sc_dc);
211 1.1 nisimura }
212 1.24 tsutsui aprint_normal(": %d x %d, %dbpp\n", sc->sc_dc->dc_wid, sc->sc_dc->dc_ht,
213 1.1 nisimura sc->sc_dc->dc_depth);
214 1.1 nisimura
215 1.35 tsutsui sc->sc_mode = WSDISPLAYIO_MODE_EMUL;
216 1.1 nisimura waa.console = omfb_console;
217 1.1 nisimura waa.scrdata = &omfb_screenlist;
218 1.1 nisimura waa.accessops = &omfb_accessops;
219 1.1 nisimura waa.accesscookie = sc;
220 1.1 nisimura
221 1.1 nisimura config_found(self, &waa, wsemuldisplaydevprint);
222 1.1 nisimura }
223 1.1 nisimura
224 1.1 nisimura /* EXPORT */ int
225 1.21 cegger omfb_cnattach(void)
226 1.1 nisimura {
227 1.1 nisimura struct om_hwdevconfig *dc = &omfb_console_dc;
228 1.26 tsutsui struct rasops_info *ri = &dc->dc_ri;
229 1.1 nisimura long defattr;
230 1.1 nisimura
231 1.1 nisimura omfb_getdevconfig(OMFB_FB_WADDR, dc);
232 1.26 tsutsui (*ri->ri_ops.allocattr)(ri, 0, 0, 0, &defattr);
233 1.26 tsutsui wsdisplay_cnattach(&omfb_stdscreen, ri, 0, 0, defattr);
234 1.1 nisimura omfb_console = 1;
235 1.25 tsutsui return 0;
236 1.1 nisimura }
237 1.1 nisimura
238 1.1 nisimura static int
239 1.18 dsl omfbioctl(void *v, void *vs, u_long cmd, void *data, int flag, struct lwp *l)
240 1.1 nisimura {
241 1.1 nisimura struct omfb_softc *sc = v;
242 1.1 nisimura struct om_hwdevconfig *dc = sc->sc_dc;
243 1.35 tsutsui int new_mode;
244 1.1 nisimura
245 1.1 nisimura switch (cmd) {
246 1.1 nisimura case WSDISPLAYIO_GTYPE:
247 1.23 tsutsui *(u_int *)data = WSDISPLAY_TYPE_LUNA;
248 1.25 tsutsui return 0;
249 1.1 nisimura
250 1.1 nisimura case WSDISPLAYIO_GINFO:
251 1.1 nisimura #define wsd_fbip ((struct wsdisplay_fbinfo *)data)
252 1.1 nisimura wsd_fbip->height = dc->dc_ht;
253 1.1 nisimura wsd_fbip->width = dc->dc_wid;
254 1.1 nisimura wsd_fbip->depth = dc->dc_depth;
255 1.1 nisimura wsd_fbip->cmsize = dc->dc_cmsize;
256 1.1 nisimura #undef fbt
257 1.25 tsutsui return 0;
258 1.1 nisimura
259 1.22 tsutsui case WSDISPLAYIO_LINEBYTES:
260 1.22 tsutsui *(u_int *)data = dc->dc_rowbytes;
261 1.22 tsutsui return 0;
262 1.22 tsutsui
263 1.1 nisimura case WSDISPLAYIO_GETCMAP:
264 1.1 nisimura return omgetcmap(sc, (struct wsdisplay_cmap *)data);
265 1.1 nisimura
266 1.1 nisimura case WSDISPLAYIO_PUTCMAP:
267 1.1 nisimura return omsetcmap(sc, (struct wsdisplay_cmap *)data);
268 1.1 nisimura
269 1.35 tsutsui case WSDISPLAYIO_SMODE:
270 1.35 tsutsui new_mode = *(int *)data;
271 1.35 tsutsui if (new_mode != sc->sc_mode) {
272 1.35 tsutsui sc->sc_mode = new_mode;
273 1.35 tsutsui if (new_mode == WSDISPLAYIO_MODE_EMUL)
274 1.35 tsutsui omfb_resetcmap(dc);
275 1.35 tsutsui }
276 1.35 tsutsui return 0;
277 1.35 tsutsui
278 1.1 nisimura case WSDISPLAYIO_SVIDEO:
279 1.1 nisimura case WSDISPLAYIO_GVIDEO:
280 1.1 nisimura case WSDISPLAYIO_GCURPOS:
281 1.1 nisimura case WSDISPLAYIO_SCURPOS:
282 1.1 nisimura case WSDISPLAYIO_GCURMAX:
283 1.1 nisimura case WSDISPLAYIO_GCURSOR:
284 1.1 nisimura case WSDISPLAYIO_SCURSOR:
285 1.1 nisimura break;
286 1.1 nisimura }
287 1.25 tsutsui return EPASSTHROUGH;
288 1.1 nisimura }
289 1.1 nisimura
290 1.1 nisimura /*
291 1.1 nisimura * Return the address that would map the given device at the given
292 1.1 nisimura * offset, allowing for the given protection, or return -1 for error.
293 1.1 nisimura */
294 1.5 simonb static paddr_t
295 1.18 dsl omfbmmap(void *v, void *vs, off_t offset, int prot)
296 1.1 nisimura {
297 1.1 nisimura struct omfb_softc *sc = v;
298 1.22 tsutsui struct om_hwdevconfig *dc = sc->sc_dc;
299 1.22 tsutsui paddr_t cookie = -1;
300 1.1 nisimura
301 1.35 tsutsui switch (sc->sc_mode) {
302 1.35 tsutsui #if 0
303 1.35 tsutsui case WSDISPLAYIO_MODE_MAPPED:
304 1.35 tsutsui if (offset >= 0 && offset < OMFB_SIZE)
305 1.35 tsutsui cookie = m68k_btop(m68k_trunc_page(dc->dc_videobase) +
306 1.35 tsutsui offset);
307 1.35 tsutsui break;
308 1.22 tsutsui #endif
309 1.35 tsutsui case WSDISPLAYIO_MODE_DUMBFB:
310 1.35 tsutsui if (offset >= 0 &&
311 1.41 rin offset < m68k_page_offset(OMFB_FB_RADDR) +
312 1.41 rin dc->dc_rowbytes * dc->dc_ht * dc->dc_depth)
313 1.35 tsutsui cookie = m68k_btop(m68k_trunc_page(OMFB_FB_RADDR) +
314 1.35 tsutsui offset);
315 1.35 tsutsui break;
316 1.35 tsutsui }
317 1.22 tsutsui
318 1.22 tsutsui return cookie;
319 1.1 nisimura }
320 1.1 nisimura
321 1.1 nisimura static int
322 1.18 dsl omgetcmap(struct omfb_softc *sc, struct wsdisplay_cmap *p)
323 1.1 nisimura {
324 1.1 nisimura u_int index = p->index, count = p->count;
325 1.12 chs int cmsize, error;
326 1.1 nisimura
327 1.1 nisimura cmsize = sc->sc_dc->dc_cmsize;
328 1.9 itojun if (index >= cmsize || count > cmsize - index)
329 1.25 tsutsui return EINVAL;
330 1.1 nisimura
331 1.29 tsutsui error = copyout(&sc->sc_dc->dc_cmap.r[index], p->red, count);
332 1.12 chs if (error)
333 1.12 chs return error;
334 1.29 tsutsui error = copyout(&sc->sc_dc->dc_cmap.g[index], p->green, count);
335 1.12 chs if (error)
336 1.12 chs return error;
337 1.29 tsutsui error = copyout(&sc->sc_dc->dc_cmap.b[index], p->blue, count);
338 1.12 chs return error;
339 1.1 nisimura }
340 1.1 nisimura
341 1.1 nisimura static int
342 1.18 dsl omsetcmap(struct omfb_softc *sc, struct wsdisplay_cmap *p)
343 1.1 nisimura {
344 1.12 chs struct hwcmap cmap;
345 1.1 nisimura u_int index = p->index, count = p->count;
346 1.12 chs int cmsize, i, error;
347 1.1 nisimura
348 1.1 nisimura cmsize = sc->sc_dc->dc_cmsize;
349 1.37 riastrad if (index >= cmsize || count > cmsize - index)
350 1.38 tsutsui return EINVAL;
351 1.1 nisimura
352 1.12 chs error = copyin(p->red, &cmap.r[index], count);
353 1.12 chs if (error)
354 1.12 chs return error;
355 1.12 chs error = copyin(p->green, &cmap.g[index], count);
356 1.12 chs if (error)
357 1.12 chs return error;
358 1.12 chs error = copyin(p->blue, &cmap.b[index], count);
359 1.12 chs if (error)
360 1.12 chs return error;
361 1.12 chs
362 1.29 tsutsui memcpy(&sc->sc_dc->dc_cmap.r[index], &cmap.r[index], count);
363 1.29 tsutsui memcpy(&sc->sc_dc->dc_cmap.g[index], &cmap.g[index], count);
364 1.29 tsutsui memcpy(&sc->sc_dc->dc_cmap.b[index], &cmap.b[index], count);
365 1.1 nisimura if (hwplanemask == 0x0f) {
366 1.1 nisimura struct bt454 *odac = (struct bt454 *)OMFB_RAMDAC;
367 1.1 nisimura odac->bt_addr = index;
368 1.22 tsutsui for (i = index; i < index + count; i++) {
369 1.29 tsutsui odac->bt_cmap = sc->sc_dc->dc_cmap.r[i];
370 1.29 tsutsui odac->bt_cmap = sc->sc_dc->dc_cmap.g[i];
371 1.29 tsutsui odac->bt_cmap = sc->sc_dc->dc_cmap.b[i];
372 1.1 nisimura }
373 1.25 tsutsui } else if (hwplanemask == 0xff) {
374 1.1 nisimura struct bt458 *ndac = (struct bt458 *)OMFB_RAMDAC;
375 1.1 nisimura ndac->bt_addr = index;
376 1.22 tsutsui for (i = index; i < index + count; i++) {
377 1.29 tsutsui ndac->bt_cmap = sc->sc_dc->dc_cmap.r[i];
378 1.29 tsutsui ndac->bt_cmap = sc->sc_dc->dc_cmap.g[i];
379 1.29 tsutsui ndac->bt_cmap = sc->sc_dc->dc_cmap.b[i];
380 1.1 nisimura }
381 1.1 nisimura }
382 1.25 tsutsui return 0;
383 1.1 nisimura }
384 1.1 nisimura
385 1.1 nisimura static void
386 1.35 tsutsui omfb_resetcmap(struct om_hwdevconfig *dc)
387 1.1 nisimura {
388 1.35 tsutsui int i;
389 1.1 nisimura
390 1.27 tsutsui if (hwplanemask == 0x01) {
391 1.27 tsutsui struct bt454 *odac = (struct bt454 *)OMFB_RAMDAC;
392 1.27 tsutsui
393 1.27 tsutsui /*
394 1.27 tsutsui * On 1bpp framebuffer, only plane P0 has framebuffer memory
395 1.27 tsutsui * and other planes seems pulled up, i.e. always 1.
396 1.27 tsutsui * Set white only for a palette (P0,P1,P2,P3) = (1,1,1,1).
397 1.27 tsutsui */
398 1.27 tsutsui odac->bt_addr = 0;
399 1.27 tsutsui for (i = 0; i < 15; i++) {
400 1.29 tsutsui odac->bt_cmap = dc->dc_cmap.r[i] = 0;
401 1.29 tsutsui odac->bt_cmap = dc->dc_cmap.g[i] = 0;
402 1.29 tsutsui odac->bt_cmap = dc->dc_cmap.b[i] = 0;
403 1.27 tsutsui }
404 1.27 tsutsui /*
405 1.27 tsutsui * The B/W video connector is connected to IOG of Bt454,
406 1.27 tsutsui * and IOR and IOB are unused.
407 1.27 tsutsui */
408 1.29 tsutsui odac->bt_cmap = dc->dc_cmap.r[15] = 0;
409 1.29 tsutsui odac->bt_cmap = dc->dc_cmap.g[15] = 255;
410 1.29 tsutsui odac->bt_cmap = dc->dc_cmap.b[15] = 0;
411 1.27 tsutsui } else if (hwplanemask == 0x0f) {
412 1.1 nisimura struct bt454 *odac = (struct bt454 *)OMFB_RAMDAC;
413 1.27 tsutsui
414 1.1 nisimura odac->bt_addr = 0;
415 1.29 tsutsui for (i = 0; i < 16; i++) {
416 1.29 tsutsui odac->bt_cmap = dc->dc_cmap.r[i] = ansicmap[i].r;
417 1.29 tsutsui odac->bt_cmap = dc->dc_cmap.g[i] = ansicmap[i].g;
418 1.29 tsutsui odac->bt_cmap = dc->dc_cmap.b[i] = ansicmap[i].b;
419 1.1 nisimura }
420 1.25 tsutsui } else if (hwplanemask == 0xff) {
421 1.1 nisimura struct bt458 *ndac = (struct bt458 *)OMFB_RAMDAC;
422 1.1 nisimura
423 1.31 tsutsui /*
424 1.31 tsutsui * Initialize the Bt458. When we write to control registers,
425 1.31 tsutsui * the address is not incremented automatically. So we specify
426 1.31 tsutsui * it ourselves for each control register.
427 1.31 tsutsui */
428 1.1 nisimura ndac->bt_addr = 0x04;
429 1.1 nisimura ndac->bt_ctrl = 0xff; /* all planes will be read */
430 1.30 tsutsui ndac->bt_addr = 0x05;
431 1.1 nisimura ndac->bt_ctrl = 0x00; /* all planes have non-blink */
432 1.30 tsutsui ndac->bt_addr = 0x06;
433 1.30 tsutsui ndac->bt_ctrl = 0x40; /* pallete enabled, ovly plane disabled */
434 1.30 tsutsui ndac->bt_addr = 0x07;
435 1.1 nisimura ndac->bt_ctrl = 0x00; /* no test mode */
436 1.30 tsutsui
437 1.31 tsutsui /*
438 1.31 tsutsui * Set ANSI 16 colors. We only supports 4bpp console right
439 1.31 tsutsui * now, repeat 16 colors in 256 colormap.
440 1.31 tsutsui */
441 1.1 nisimura ndac->bt_addr = 0;
442 1.31 tsutsui for (i = 0; i < 256; i++) {
443 1.31 tsutsui ndac->bt_cmap = dc->dc_cmap.r[i] = ansicmap[i % 16].r;
444 1.31 tsutsui ndac->bt_cmap = dc->dc_cmap.g[i] = ansicmap[i % 16].g;
445 1.31 tsutsui ndac->bt_cmap = dc->dc_cmap.b[i] = ansicmap[i % 16].b;
446 1.1 nisimura }
447 1.1 nisimura }
448 1.35 tsutsui }
449 1.35 tsutsui
450 1.35 tsutsui static void
451 1.35 tsutsui omfb_getdevconfig(paddr_t paddr, struct om_hwdevconfig *dc)
452 1.35 tsutsui {
453 1.35 tsutsui int bpp, i;
454 1.35 tsutsui struct rasops_info *ri;
455 1.35 tsutsui union {
456 1.35 tsutsui struct { short h, v; } p;
457 1.35 tsutsui uint32_t u;
458 1.35 tsutsui } rfcnt;
459 1.35 tsutsui
460 1.35 tsutsui switch (hwplanemask) {
461 1.35 tsutsui case 0xff:
462 1.35 tsutsui bpp = 8; /* XXX check monochrome bit in DIPSW */
463 1.35 tsutsui break;
464 1.35 tsutsui default:
465 1.35 tsutsui case 0x0f:
466 1.35 tsutsui bpp = 4; /* XXX check monochrome bit in DIPSW */
467 1.35 tsutsui break;
468 1.35 tsutsui case 1:
469 1.35 tsutsui bpp = 1;
470 1.35 tsutsui break;
471 1.35 tsutsui }
472 1.35 tsutsui dc->dc_wid = 1280;
473 1.35 tsutsui dc->dc_ht = 1024;
474 1.35 tsutsui dc->dc_depth = bpp;
475 1.35 tsutsui dc->dc_rowbytes = 2048 / 8;
476 1.35 tsutsui dc->dc_cmsize = (bpp == 1) ? 0 : 1 << bpp;
477 1.35 tsutsui dc->dc_videobase = paddr;
478 1.35 tsutsui
479 1.35 tsutsui omfb_resetcmap(dc);
480 1.1 nisimura
481 1.26 tsutsui /* adjust h/v origin on screen */
482 1.4 nisimura rfcnt.p.h = 7;
483 1.4 nisimura rfcnt.p.v = -27;
484 1.22 tsutsui /* single write of 0x007ffe6 */
485 1.25 tsutsui *(volatile uint32_t *)OMFB_RFCNT = rfcnt.u;
486 1.1 nisimura
487 1.1 nisimura /* clear the screen */
488 1.25 tsutsui *(volatile uint32_t *)OMFB_PLANEMASK = 0xff;
489 1.25 tsutsui ((volatile uint32_t *)OMFB_ROPFUNC)[5] = ~0; /* ROP copy */
490 1.26 tsutsui for (i = 0; i < dc->dc_ht * dc->dc_rowbytes / sizeof(uint32_t); i++)
491 1.25 tsutsui *((volatile uint32_t *)dc->dc_videobase + i) = 0;
492 1.25 tsutsui *(volatile uint32_t *)OMFB_PLANEMASK = 0x01;
493 1.1 nisimura
494 1.1 nisimura /* initialize the raster */
495 1.26 tsutsui ri = &dc->dc_ri;
496 1.26 tsutsui ri->ri_width = dc->dc_wid;
497 1.26 tsutsui ri->ri_height = dc->dc_ht;
498 1.26 tsutsui ri->ri_depth = 1; /* since planes are independently addressed */
499 1.26 tsutsui ri->ri_stride = dc->dc_rowbytes;
500 1.26 tsutsui ri->ri_bits = (void *)dc->dc_videobase;
501 1.26 tsutsui ri->ri_flg = RI_CENTER;
502 1.26 tsutsui if (dc == &omfb_console_dc)
503 1.26 tsutsui ri->ri_flg |= RI_NO_AUTO;
504 1.26 tsutsui ri->ri_hw = dc;
505 1.26 tsutsui
506 1.31 tsutsui if (bpp == 4 || bpp == 8)
507 1.29 tsutsui omrasops4_init(ri, 34, 80);
508 1.29 tsutsui else
509 1.29 tsutsui omrasops1_init(ri, 34, 80);
510 1.26 tsutsui
511 1.26 tsutsui omfb_stdscreen.nrows = ri->ri_rows;
512 1.26 tsutsui omfb_stdscreen.ncols = ri->ri_cols;
513 1.26 tsutsui omfb_stdscreen.textops = &ri->ri_ops;
514 1.28 tsutsui omfb_stdscreen.capabilities = ri->ri_caps;
515 1.26 tsutsui omfb_stdscreen.fontwidth = ri->ri_font->fontwidth;
516 1.26 tsutsui omfb_stdscreen.fontheight = ri->ri_font->fontheight;
517 1.1 nisimura }
518 1.1 nisimura
519 1.1 nisimura static int
520 1.25 tsutsui omfb_alloc_screen(void *v, const struct wsscreen_descr *type, void **cookiep,
521 1.25 tsutsui int *curxp, int *curyp, long *attrp)
522 1.1 nisimura {
523 1.1 nisimura struct omfb_softc *sc = v;
524 1.26 tsutsui struct rasops_info *ri = &sc->sc_dc->dc_ri;
525 1.1 nisimura
526 1.34 tsutsui if (sc->sc_nscreens > 0)
527 1.25 tsutsui return ENOMEM;
528 1.1 nisimura
529 1.26 tsutsui *cookiep = ri;
530 1.1 nisimura *curxp = 0;
531 1.1 nisimura *curyp = 0;
532 1.26 tsutsui (*ri->ri_ops.allocattr)(ri, 0, 0, 0, attrp);
533 1.34 tsutsui sc->sc_nscreens++;
534 1.25 tsutsui return 0;
535 1.1 nisimura }
536 1.1 nisimura
537 1.1 nisimura static void
538 1.18 dsl omfb_free_screen(void *v, void *cookie)
539 1.1 nisimura {
540 1.1 nisimura struct omfb_softc *sc = v;
541 1.1 nisimura
542 1.1 nisimura if (sc->sc_dc == &omfb_console_dc)
543 1.1 nisimura panic("omfb_free_screen: console");
544 1.1 nisimura
545 1.34 tsutsui sc->sc_nscreens--;
546 1.1 nisimura }
547 1.1 nisimura
548 1.1 nisimura static int
549 1.25 tsutsui omfb_show_screen(void *v, void *cookie, int waitok,
550 1.25 tsutsui void (*cb)(void *, int, int), void *cbarg)
551 1.1 nisimura {
552 1.25 tsutsui
553 1.1 nisimura return 0;
554 1.1 nisimura }
555