bus.h revision 1.2 1 1.2 nisimura /* $NetBSD: bus.h,v 1.2 2000/01/07 05:13:08 nisimura Exp $ */
2 1.1 nisimura
3 1.1 nisimura /*-
4 1.1 nisimura * Copyright (c) 1996, 1997, 1998 The NetBSD Foundation, Inc.
5 1.1 nisimura * All rights reserved.
6 1.1 nisimura *
7 1.1 nisimura * This code is derived from software contributed to The NetBSD Foundation
8 1.1 nisimura * by Jason R. Thorpe of the Numerical Aerospace Simulation Facility,
9 1.1 nisimura * NASA Ames Research Center.
10 1.1 nisimura *
11 1.1 nisimura * Redistribution and use in source and binary forms, with or without
12 1.1 nisimura * modification, are permitted provided that the following conditions
13 1.1 nisimura * are met:
14 1.1 nisimura * 1. Redistributions of source code must retain the above copyright
15 1.1 nisimura * notice, this list of conditions and the following disclaimer.
16 1.1 nisimura * 2. Redistributions in binary form must reproduce the above copyright
17 1.1 nisimura * notice, this list of conditions and the following disclaimer in the
18 1.1 nisimura * documentation and/or other materials provided with the distribution.
19 1.1 nisimura * 3. All advertising materials mentioning features or use of this software
20 1.1 nisimura * must display the following acknowledgement:
21 1.1 nisimura * This product includes software developed by the NetBSD
22 1.1 nisimura * Foundation, Inc. and its contributors.
23 1.1 nisimura * 4. Neither the name of The NetBSD Foundation nor the names of its
24 1.1 nisimura * contributors may be used to endorse or promote products derived
25 1.1 nisimura * from this software without specific prior written permission.
26 1.1 nisimura *
27 1.1 nisimura * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
28 1.1 nisimura * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
29 1.1 nisimura * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
30 1.1 nisimura * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
31 1.1 nisimura * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
32 1.1 nisimura * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
33 1.1 nisimura * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
34 1.1 nisimura * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
35 1.1 nisimura * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
36 1.1 nisimura * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
37 1.1 nisimura * POSSIBILITY OF SUCH DAMAGE.
38 1.1 nisimura */
39 1.1 nisimura
40 1.1 nisimura /*
41 1.1 nisimura * Copyright (C) 1997 Scott Reynolds. All rights reserved.
42 1.1 nisimura *
43 1.1 nisimura * Redistribution and use in source and binary forms, with or without
44 1.1 nisimura * modification, are permitted provided that the following conditions
45 1.1 nisimura * are met:
46 1.1 nisimura * 1. Redistributions of source code must retain the above copyright
47 1.1 nisimura * notice, this list of conditions and the following disclaimer.
48 1.1 nisimura * 2. Redistributions in binary form must reproduce the above copyright
49 1.1 nisimura * notice, this list of conditions and the following disclaimer in the
50 1.1 nisimura * documentation and/or other materials provided with the distribution.
51 1.1 nisimura * 3. The name of the author may not be used to endorse or promote products
52 1.1 nisimura * derived from this software without specific prior written permission
53 1.1 nisimura *
54 1.1 nisimura * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
55 1.1 nisimura * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
56 1.1 nisimura * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
57 1.1 nisimura * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
58 1.1 nisimura * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
59 1.1 nisimura * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
60 1.1 nisimura * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
61 1.1 nisimura * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
62 1.1 nisimura * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
63 1.1 nisimura * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
64 1.1 nisimura */
65 1.1 nisimura
66 1.1 nisimura #ifndef _MACHINE_BUS_H_
67 1.1 nisimura #define _MACHINE_BUS_H_
68 1.1 nisimura
69 1.1 nisimura /*
70 1.1 nisimura * Value for the luna68k bus space tag, not to be used directly by MI code.
71 1.1 nisimura */
72 1.1 nisimura #define MACHINE_BUS_SPACE_MEM 0 /* space is mem space */
73 1.1 nisimura
74 1.1 nisimura /*
75 1.1 nisimura * Bus address and size types
76 1.1 nisimura */
77 1.1 nisimura typedef u_long bus_addr_t;
78 1.1 nisimura typedef u_long bus_size_t;
79 1.1 nisimura
80 1.1 nisimura /*
81 1.1 nisimura * Access methods for bus resources and address space.
82 1.1 nisimura */
83 1.1 nisimura typedef int bus_space_tag_t;
84 1.1 nisimura typedef u_long bus_space_handle_t;
85 1.1 nisimura
86 1.1 nisimura /*
87 1.1 nisimura * int bus_space_map __P((bus_space_tag_t t, bus_addr_t addr,
88 1.1 nisimura * bus_size_t size, int flags, bus_space_handle_t *bshp));
89 1.1 nisimura *
90 1.1 nisimura * Map a region of bus space.
91 1.1 nisimura */
92 1.1 nisimura
93 1.1 nisimura #define BUS_SPACE_MAP_CACHEABLE 0x01
94 1.1 nisimura #define BUS_SPACE_MAP_LINEAR 0x02
95 1.1 nisimura
96 1.1 nisimura int bus_space_map __P((bus_space_tag_t, bus_addr_t, bus_size_t,
97 1.1 nisimura int, bus_space_handle_t *));
98 1.1 nisimura
99 1.1 nisimura /*
100 1.1 nisimura * void bus_space_unmap __P((bus_space_tag_t t,
101 1.1 nisimura * bus_space_handle_t bsh, bus_size_t size));
102 1.1 nisimura *
103 1.1 nisimura * Unmap a region of bus space.
104 1.1 nisimura */
105 1.1 nisimura
106 1.1 nisimura void bus_space_unmap __P((bus_space_tag_t, bus_space_handle_t, bus_size_t));
107 1.1 nisimura
108 1.1 nisimura /*
109 1.1 nisimura * int bus_space_subregion __P((bus_space_tag_t t,
110 1.1 nisimura * bus_space_handle_t bsh, bus_size_t offset, bus_size_t size,
111 1.1 nisimura * bus_space_handle_t *nbshp));
112 1.1 nisimura *
113 1.1 nisimura * Get a new handle for a subregion of an already-mapped area of bus space.
114 1.1 nisimura */
115 1.1 nisimura
116 1.1 nisimura int bus_space_subregion __P((bus_space_tag_t t, bus_space_handle_t bsh,
117 1.1 nisimura bus_size_t offset, bus_size_t size, bus_space_handle_t *nbshp));
118 1.1 nisimura
119 1.1 nisimura /*
120 1.1 nisimura * int bus_space_alloc __P((bus_space_tag_t t, bus_addr_t, rstart,
121 1.1 nisimura * bus_addr_t rend, bus_size_t size, bus_size_t align,
122 1.1 nisimura * bus_size_t boundary, int flags, bus_addr_t *addrp,
123 1.1 nisimura * bus_space_handle_t *bshp));
124 1.1 nisimura *
125 1.1 nisimura * Allocate a region of bus space.
126 1.1 nisimura */
127 1.1 nisimura
128 1.1 nisimura int bus_space_alloc __P((bus_space_tag_t t, bus_addr_t rstart,
129 1.1 nisimura bus_addr_t rend, bus_size_t size, bus_size_t align,
130 1.1 nisimura bus_size_t boundary, int cacheable, bus_addr_t *addrp,
131 1.1 nisimura bus_space_handle_t *bshp));
132 1.1 nisimura
133 1.1 nisimura /*
134 1.1 nisimura * int bus_space_free __P((bus_space_tag_t t,
135 1.1 nisimura * bus_space_handle_t bsh, bus_size_t size));
136 1.1 nisimura *
137 1.1 nisimura * Free a region of bus space.
138 1.1 nisimura */
139 1.1 nisimura
140 1.1 nisimura void bus_space_free __P((bus_space_tag_t t, bus_space_handle_t bsh,
141 1.1 nisimura bus_size_t size));
142 1.1 nisimura
143 1.1 nisimura /*
144 1.1 nisimura * u_intN_t bus_space_read_N __P((bus_space_tag_t tag,
145 1.1 nisimura * bus_space_handle_t bsh, bus_size_t offset));
146 1.1 nisimura *
147 1.1 nisimura * Read a 1, 2, 4, or 8 byte quantity from bus space
148 1.1 nisimura * described by tag/handle/offset.
149 1.1 nisimura */
150 1.1 nisimura
151 1.1 nisimura #define bus_space_read_1(t, h, o) \
152 1.2 nisimura ((void) t, (*(volatile u_int8_t *)((h) + 4*(o))))
153 1.1 nisimura
154 1.1 nisimura #define bus_space_read_2(t, h, o) \
155 1.2 nisimura ((void) t, (*(volatile u_int16_t *)((h) + 4*(o))))
156 1.1 nisimura
157 1.1 nisimura #define bus_space_read_4(t, h, o) \
158 1.2 nisimura ((void) t, (*(volatile u_int32_t *)((h) + 4*(o))))
159 1.1 nisimura
160 1.1 nisimura #if 0 /* Cause a link error for bus_space_read_8 */
161 1.1 nisimura #define bus_space_read_8(t, h, o) !!! bus_space_read_8 unimplemented !!!
162 1.1 nisimura #endif
163 1.1 nisimura
164 1.1 nisimura /*
165 1.1 nisimura * void bus_space_read_multi_N __P((bus_space_tag_t tag,
166 1.1 nisimura * bus_space_handle_t bsh, bus_size_t offset,
167 1.1 nisimura * u_intN_t *addr, size_t count));
168 1.1 nisimura *
169 1.1 nisimura * Read `count' 1, 2, 4, or 8 byte quantities from bus space
170 1.1 nisimura * described by tag/handle/offset and copy into buffer provided.
171 1.1 nisimura */
172 1.1 nisimura
173 1.1 nisimura #define bus_space_read_multi_1(t, h, o, a, c) do { \
174 1.1 nisimura (void) t; \
175 1.1 nisimura __asm __volatile (" \
176 1.1 nisimura movl %0,a0 ; \
177 1.1 nisimura movl %1,a1 ; \
178 1.1 nisimura movl %2,d0 ; \
179 1.1 nisimura 1: movb a0@,a1@+ ; \
180 1.1 nisimura subql #1,d0 ; \
181 1.1 nisimura jne 1b" : \
182 1.1 nisimura : \
183 1.1 nisimura "r" ((h) + (o)), "g" (a), "g" ((size_t)(c)) : \
184 1.1 nisimura "a0","a1","d0"); \
185 1.1 nisimura } while (0)
186 1.1 nisimura
187 1.1 nisimura #define bus_space_read_multi_2(t, h, o, a, c) do { \
188 1.1 nisimura (void) t; \
189 1.1 nisimura __asm __volatile (" \
190 1.1 nisimura movl %0,a0 ; \
191 1.1 nisimura movl %1,a1 ; \
192 1.1 nisimura movl %2,d0 ; \
193 1.1 nisimura 1: movw a0@,a1@+ ; \
194 1.1 nisimura subql #1,d0 ; \
195 1.1 nisimura jne 1b" : \
196 1.1 nisimura : \
197 1.1 nisimura "r" ((h) + (o)), "g" (a), "g" ((size_t)(c)) : \
198 1.1 nisimura "a0","a1","d0"); \
199 1.1 nisimura } while (0)
200 1.1 nisimura
201 1.1 nisimura #define bus_space_read_multi_4(t, h, o, a, c) do { \
202 1.1 nisimura (void) t; \
203 1.1 nisimura __asm __volatile (" \
204 1.1 nisimura movl %0,a0 ; \
205 1.1 nisimura movl %1,a1 ; \
206 1.1 nisimura movl %2,d0 ; \
207 1.1 nisimura 1: movl a0@,a1@+ ; \
208 1.1 nisimura subql #1,d0 ; \
209 1.1 nisimura jne 1b" : \
210 1.1 nisimura : \
211 1.1 nisimura "r" ((h) + (o)), "g" (a), "g" ((size_t)(c)) : \
212 1.1 nisimura "a0","a1","d0"); \
213 1.1 nisimura } while (0)
214 1.1 nisimura
215 1.1 nisimura #if 0 /* Cause a link error for bus_space_read_multi_8 */
216 1.1 nisimura #define bus_space_read_multi_8 !!! bus_space_read_multi_8 unimplemented !!!
217 1.1 nisimura #endif
218 1.1 nisimura
219 1.1 nisimura /*
220 1.1 nisimura * void bus_space_read_region_N __P((bus_space_tag_t tag,
221 1.1 nisimura * bus_space_handle_t bsh, bus_size_t offset,
222 1.1 nisimura * u_intN_t *addr, size_t count));
223 1.1 nisimura *
224 1.1 nisimura * Read `count' 1, 2, 4, or 8 byte quantities from bus space
225 1.1 nisimura * described by tag/handle and starting at `offset' and copy into
226 1.1 nisimura * buffer provided.
227 1.1 nisimura */
228 1.1 nisimura
229 1.1 nisimura #define bus_space_read_region_1(t, h, o, a, c) do { \
230 1.1 nisimura (void) t; \
231 1.1 nisimura __asm __volatile (" \
232 1.1 nisimura movl %0,a0 ; \
233 1.1 nisimura movl %1,a1 ; \
234 1.1 nisimura movl %2,d0 ; \
235 1.1 nisimura 1: movb a0@+,a1@+ ; \
236 1.1 nisimura subql #1,d0 ; \
237 1.1 nisimura jne 1b" : \
238 1.1 nisimura : \
239 1.1 nisimura "r" ((h) + (o)), "g" (a), "g" ((size_t)(c)) : \
240 1.1 nisimura "a0","a1","d0"); \
241 1.1 nisimura } while (0)
242 1.1 nisimura
243 1.1 nisimura #define bus_space_read_region_2(t, h, o, a, c) do { \
244 1.1 nisimura (void) t; \
245 1.1 nisimura __asm __volatile (" \
246 1.1 nisimura movl %0,a0 ; \
247 1.1 nisimura movl %1,a1 ; \
248 1.1 nisimura movl %2,d0 ; \
249 1.1 nisimura 1: movw a0@+,a1@+ ; \
250 1.1 nisimura subql #1,d0 ; \
251 1.1 nisimura jne 1b" : \
252 1.1 nisimura : \
253 1.1 nisimura "r" ((h) + (o)), "g" (a), "g" ((size_t)(c)) : \
254 1.1 nisimura "a0","a1","d0"); \
255 1.1 nisimura } while (0)
256 1.1 nisimura
257 1.1 nisimura #define bus_space_read_region_4(t, h, o, a, c) do { \
258 1.1 nisimura (void) t; \
259 1.1 nisimura __asm __volatile (" \
260 1.1 nisimura movl %0,a0 ; \
261 1.1 nisimura movl %1,a1 ; \
262 1.1 nisimura movl %2,d0 ; \
263 1.1 nisimura 1: movl a0@+,a1@+ ; \
264 1.1 nisimura subql #1,d0 ; \
265 1.1 nisimura jne 1b" : \
266 1.1 nisimura : \
267 1.1 nisimura "r" ((h) + (o)), "g" (a), "g" ((size_t)(c)) : \
268 1.1 nisimura "a0","a1","d0"); \
269 1.1 nisimura } while (0)
270 1.1 nisimura
271 1.1 nisimura #if 0 /* Cause a link error for bus_space_read_region_8 */
272 1.1 nisimura #define bus_space_read_region_8 !!! bus_space_read_region_8 unimplemented !!!
273 1.1 nisimura #endif
274 1.1 nisimura
275 1.1 nisimura /*
276 1.1 nisimura * void bus_space_write_N __P((bus_space_tag_t tag,
277 1.1 nisimura * bus_space_handle_t bsh, bus_size_t offset,
278 1.1 nisimura * u_intN_t value));
279 1.1 nisimura *
280 1.1 nisimura * Write the 1, 2, 4, or 8 byte value `value' to bus space
281 1.1 nisimura * described by tag/handle/offset.
282 1.1 nisimura */
283 1.1 nisimura
284 1.1 nisimura #define bus_space_write_1(t, h, o, v) \
285 1.2 nisimura ((void) t, ((void)(*(volatile u_int8_t *)((h) + 4*(o)) = (v))))
286 1.1 nisimura
287 1.1 nisimura #define bus_space_write_2(t, h, o, v) \
288 1.2 nisimura ((void) t, ((void)(*(volatile u_int16_t *)((h) + 4*(o)) = (v))))
289 1.1 nisimura
290 1.1 nisimura #define bus_space_write_4(t, h, o, v) \
291 1.2 nisimura ((void) t, ((void)(*(volatile u_int32_t *)((h) + 4*(o)) = (v))))
292 1.1 nisimura
293 1.1 nisimura #if 0 /* Cause a link error for bus_space_write_8 */
294 1.1 nisimura #define bus_space_write_8 !!! bus_space_write_8 not implemented !!!
295 1.1 nisimura #endif
296 1.1 nisimura
297 1.1 nisimura /*
298 1.1 nisimura * void bus_space_write_multi_N __P((bus_space_tag_t tag,
299 1.1 nisimura * bus_space_handle_t bsh, bus_size_t offset,
300 1.1 nisimura * const u_intN_t *addr, size_t count));
301 1.1 nisimura *
302 1.1 nisimura * Write `count' 1, 2, 4, or 8 byte quantities from the buffer
303 1.1 nisimura * provided to bus space described by tag/handle/offset.
304 1.1 nisimura */
305 1.1 nisimura
306 1.1 nisimura #define bus_space_write_multi_1(t, h, o, a, c) do { \
307 1.1 nisimura (void) t; \
308 1.1 nisimura __asm __volatile (" \
309 1.1 nisimura movl %0,a0 ; \
310 1.1 nisimura movl %1,a1 ; \
311 1.1 nisimura movl %2,d0 ; \
312 1.1 nisimura 1: movb a1@+,a0@ ; \
313 1.1 nisimura subql #1,d0 ; \
314 1.1 nisimura jne 1b" : \
315 1.1 nisimura : \
316 1.1 nisimura "r" ((h) + (o)), "g" (a), "g" ((size_t)(c)) : \
317 1.1 nisimura "a0","a1","d0"); \
318 1.1 nisimura } while (0)
319 1.1 nisimura
320 1.1 nisimura #define bus_space_write_multi_2(t, h, o, a, c) do { \
321 1.1 nisimura (void) t; \
322 1.1 nisimura __asm __volatile (" \
323 1.1 nisimura movl %0,a0 ; \
324 1.1 nisimura movl %1,a1 ; \
325 1.1 nisimura movl %2,d0 ; \
326 1.1 nisimura 1: movw a1@+,a0@ ; \
327 1.1 nisimura subql #1,d0 ; \
328 1.1 nisimura jne 1b" : \
329 1.1 nisimura : \
330 1.1 nisimura "r" ((h) + (o)), "g" (a), "g" ((size_t)(c)) : \
331 1.1 nisimura "a0","a1","d0"); \
332 1.1 nisimura } while (0)
333 1.1 nisimura
334 1.1 nisimura #define bus_space_write_multi_4(t, h, o, a, c) do { \
335 1.1 nisimura (void) t; \
336 1.1 nisimura __asm __volatile (" \
337 1.1 nisimura movl %0,a0 ; \
338 1.1 nisimura movl %1,a1 ; \
339 1.1 nisimura movl %2,d0 ; \
340 1.1 nisimura 1: movl a1@+,a0@ ; \
341 1.1 nisimura subql #1,d0 ; \
342 1.1 nisimura jne 1b" : \
343 1.1 nisimura : \
344 1.1 nisimura "r" ((h) + (o)), "g" (a), "g" ((size_t)(c)) : \
345 1.1 nisimura "a0","a1","d0"); \
346 1.1 nisimura } while (0)
347 1.1 nisimura
348 1.1 nisimura #if 0 /* Cause a link error for bus_space_write_8 */
349 1.1 nisimura #define bus_space_write_multi_8(t, h, o, a, c) \
350 1.1 nisimura !!! bus_space_write_multi_8 unimplimented !!!
351 1.1 nisimura #endif
352 1.1 nisimura
353 1.1 nisimura /*
354 1.1 nisimura * void bus_space_write_region_N __P((bus_space_tag_t tag,
355 1.1 nisimura * bus_space_handle_t bsh, bus_size_t offset,
356 1.1 nisimura * const u_intN_t *addr, size_t count));
357 1.1 nisimura *
358 1.1 nisimura * Write `count' 1, 2, 4, or 8 byte quantities from the buffer provided
359 1.1 nisimura * to bus space described by tag/handle starting at `offset'.
360 1.1 nisimura */
361 1.1 nisimura
362 1.1 nisimura #define bus_space_write_region_1(t, h, o, a, c) do { \
363 1.1 nisimura (void) t; \
364 1.1 nisimura __asm __volatile (" \
365 1.1 nisimura movl %0,a0 ; \
366 1.1 nisimura movl %1,a1 ; \
367 1.1 nisimura movl %2,d0 ; \
368 1.1 nisimura 1: movb a1@+,a0@+ ; \
369 1.1 nisimura subql #1,d0 ; \
370 1.1 nisimura jne 1b" : \
371 1.1 nisimura : \
372 1.1 nisimura "r" ((h) + (o)), "g" (a), "g" ((size_t)(c)) : \
373 1.1 nisimura "a0","a1","d0"); \
374 1.1 nisimura } while (0)
375 1.1 nisimura
376 1.1 nisimura #define bus_space_write_region_2(t, h, o, a, c) do { \
377 1.1 nisimura (void) t; \
378 1.1 nisimura __asm __volatile (" \
379 1.1 nisimura movl %0,a0 ; \
380 1.1 nisimura movl %1,a1 ; \
381 1.1 nisimura movl %2,d0 ; \
382 1.1 nisimura 1: movw a1@+,a0@+ ; \
383 1.1 nisimura subql #1,d0 ; \
384 1.1 nisimura jne 1b" : \
385 1.1 nisimura : \
386 1.1 nisimura "r" ((h) + (o)), "g" (a), "g" ((size_t)(c)) : \
387 1.1 nisimura "a0","a1","d0"); \
388 1.1 nisimura } while (0)
389 1.1 nisimura
390 1.1 nisimura #define bus_space_write_region_4(t, h, o, a, c) do { \
391 1.1 nisimura (void) t; \
392 1.1 nisimura __asm __volatile (" \
393 1.1 nisimura movl %0,a0 ; \
394 1.1 nisimura movl %1,a1 ; \
395 1.1 nisimura movl %2,d0 ; \
396 1.1 nisimura 1: movl a1@+,a0@+ ; \
397 1.1 nisimura subql #1,d0 ; \
398 1.1 nisimura jne 1b" : \
399 1.1 nisimura : \
400 1.1 nisimura "r" ((h) + (o)), "g" (a), "g" ((size_t)(c)) : \
401 1.1 nisimura "a0","a1","d0"); \
402 1.1 nisimura } while (0)
403 1.1 nisimura
404 1.1 nisimura #if 0 /* Cause a link error for bus_space_write_region_8 */
405 1.1 nisimura #define bus_space_write_region_8 \
406 1.1 nisimura !!! bus_space_write_region_8 unimplemented !!!
407 1.1 nisimura #endif
408 1.1 nisimura
409 1.1 nisimura /*
410 1.1 nisimura * void bus_space_set_multi_N __P((bus_space_tag_t tag,
411 1.1 nisimura * bus_space_handle_t bsh, bus_size_t offset, u_intN_t val,
412 1.1 nisimura * size_t count));
413 1.1 nisimura *
414 1.1 nisimura * Write the 1, 2, 4, or 8 byte value `val' to bus space described
415 1.1 nisimura * by tag/handle/offset `count' times.
416 1.1 nisimura */
417 1.1 nisimura
418 1.1 nisimura #define bus_space_set_multi_1(t, h, o, val, c) do { \
419 1.1 nisimura (void) t; \
420 1.1 nisimura __asm __volatile (" \
421 1.1 nisimura movl %0,a0 ; \
422 1.1 nisimura movl %1,d1 ; \
423 1.1 nisimura movl %2,d0 ; \
424 1.1 nisimura 1: movb d1,a0@ ; \
425 1.1 nisimura subql #1,d0 ; \
426 1.1 nisimura jne 1b" : \
427 1.1 nisimura : \
428 1.1 nisimura "r" ((h)+(o)), "g" ((u_long)val), \
429 1.1 nisimura "g" ((size_t)(c)) : \
430 1.1 nisimura "a0","d0","d1"); \
431 1.1 nisimura } while (0)
432 1.1 nisimura
433 1.1 nisimura #define bus_space_set_multi_2(t, h, o, val, c) do { \
434 1.1 nisimura (void) t; \
435 1.1 nisimura __asm __volatile (" \
436 1.1 nisimura movl %0,a0 ; \
437 1.1 nisimura movl %1,d1 ; \
438 1.1 nisimura movl %2,d0 ; \
439 1.1 nisimura 1: movw d1,a0@ ; \
440 1.1 nisimura subql #1,d0 ; \
441 1.1 nisimura jne 1b" : \
442 1.1 nisimura : \
443 1.1 nisimura "r" ((h)+(o)), "g" ((u_long)val), \
444 1.1 nisimura "g" ((size_t)(c)) : \
445 1.1 nisimura "a0","d0","d1"); \
446 1.1 nisimura } while (0)
447 1.1 nisimura
448 1.1 nisimura #define bus_space_set_multi_4(t, h, o, val, c) do { \
449 1.1 nisimura (void) t; \
450 1.1 nisimura __asm __volatile (" \
451 1.1 nisimura movl %0,a0 ; \
452 1.1 nisimura movl %1,d1 ; \
453 1.1 nisimura movl %2,d0 ; \
454 1.1 nisimura 1: movl d1,a0@ ; \
455 1.1 nisimura subql #1,d0 ; \
456 1.1 nisimura jne 1b" : \
457 1.1 nisimura : \
458 1.1 nisimura "r" ((h)+(o)), "g" ((u_long)val), \
459 1.1 nisimura "g" ((size_t)(c)) : \
460 1.1 nisimura "a0","d0","d1"); \
461 1.1 nisimura } while (0)
462 1.1 nisimura
463 1.1 nisimura #if 0 /* Cause a link error for bus_space_set_multi_8 */
464 1.1 nisimura #define bus_space_set_multi_8 \
465 1.1 nisimura !!! bus_space_set_multi_8 unimplemented !!!
466 1.1 nisimura #endif
467 1.1 nisimura
468 1.1 nisimura /*
469 1.1 nisimura * void bus_space_set_region_N __P((bus_space_tag_t tag,
470 1.1 nisimura * bus_space_handle_t bsh, bus_size_t offset, u_intN_t val,
471 1.1 nisimura * size_t count));
472 1.1 nisimura *
473 1.1 nisimura * Write `count' 1, 2, 4, or 8 byte value `val' to bus space described
474 1.1 nisimura * by tag/handle starting at `offset'.
475 1.1 nisimura */
476 1.1 nisimura
477 1.1 nisimura #define bus_space_set_region_1(t, h, o, val, c) do { \
478 1.1 nisimura (void) t; \
479 1.1 nisimura __asm __volatile (" \
480 1.1 nisimura movl %0,a0 ; \
481 1.1 nisimura movl %1,d1 ; \
482 1.1 nisimura movl %2,d0 ; \
483 1.1 nisimura 1: movb d1,a0@+ ; \
484 1.1 nisimura subql #1,d0 ; \
485 1.1 nisimura jne 1b" : \
486 1.1 nisimura : \
487 1.1 nisimura "r" ((h)+(o)), "g" ((u_long)val), \
488 1.1 nisimura "g" ((size_t)(c)) : \
489 1.1 nisimura "a0","d0","d1"); \
490 1.1 nisimura } while (0)
491 1.1 nisimura
492 1.1 nisimura #define bus_space_set_region_2(t, h, o, val, c) do { \
493 1.1 nisimura (void) t; \
494 1.1 nisimura __asm __volatile (" \
495 1.1 nisimura movl %0,a0 ; \
496 1.1 nisimura movl %1,d1 ; \
497 1.1 nisimura movl %2,d0 ; \
498 1.1 nisimura 1: movw d1,a0@+ ; \
499 1.1 nisimura subql #1,d0 ; \
500 1.1 nisimura jne 1b" : \
501 1.1 nisimura : \
502 1.1 nisimura "r" ((h)+(o)), "g" ((u_long)val), \
503 1.1 nisimura "g" ((size_t)(c)) : \
504 1.1 nisimura "a0","d0","d1"); \
505 1.1 nisimura } while (0)
506 1.1 nisimura
507 1.1 nisimura #define bus_space_set_region_4(t, h, o, val, c) do { \
508 1.1 nisimura (void) t; \
509 1.1 nisimura __asm __volatile (" \
510 1.1 nisimura movl %0,a0 ; \
511 1.1 nisimura movl %1,d1 ; \
512 1.1 nisimura movl %2,d0 ; \
513 1.1 nisimura 1: movl d1,a0@+ ; \
514 1.1 nisimura subql #1,d0 ; \
515 1.1 nisimura jne 1b" : \
516 1.1 nisimura : \
517 1.1 nisimura "r" ((h)+(o)), "g" ((u_long)val), \
518 1.1 nisimura "g" ((size_t)(c)) : \
519 1.1 nisimura "a0","d0","d1"); \
520 1.1 nisimura } while (0)
521 1.1 nisimura
522 1.1 nisimura #if 0 /* Cause a link error for bus_space_set_region_8 */
523 1.1 nisimura #define bus_space_set_region_8 \
524 1.1 nisimura !!! bus_space_set_region_8 unimplemented !!!
525 1.1 nisimura #endif
526 1.1 nisimura
527 1.1 nisimura /*
528 1.1 nisimura * void bus_space_copy_N __P((bus_space_tag_t tag,
529 1.1 nisimura * bus_space_handle_t bsh1, bus_size_t off1,
530 1.1 nisimura * bus_space_handle_t bsh2, bus_size_t off2,
531 1.1 nisimura * size_t count));
532 1.1 nisimura *
533 1.1 nisimura * Copy `count' 1, 2, 4, or 8 byte values from bus space starting
534 1.1 nisimura * at tag/bsh1/off1 to bus space starting at tag/bsh2/off2.
535 1.1 nisimura */
536 1.1 nisimura
537 1.1 nisimura #define __MACHINE_copy_region_N(BYTES) \
538 1.1 nisimura static __inline void __CONCAT(bus_space_copy_region_,BYTES) \
539 1.1 nisimura __P((bus_space_tag_t, \
540 1.1 nisimura bus_space_handle_t bsh1, bus_size_t off1, \
541 1.1 nisimura bus_space_handle_t bsh2, bus_size_t off2, \
542 1.1 nisimura bus_size_t count)); \
543 1.1 nisimura \
544 1.1 nisimura static __inline void \
545 1.1 nisimura __CONCAT(bus_space_copy_region_,BYTES)(t, h1, o1, h2, o2, c) \
546 1.1 nisimura bus_space_tag_t t; \
547 1.1 nisimura bus_space_handle_t h1, h2; \
548 1.1 nisimura bus_size_t o1, o2, c; \
549 1.1 nisimura { \
550 1.1 nisimura bus_size_t o; \
551 1.1 nisimura \
552 1.1 nisimura if ((h1 + o1) >= (h2 + o2)) { \
553 1.1 nisimura /* src after dest: copy forward */ \
554 1.1 nisimura for (o = 0; c != 0; c--, o += BYTES) \
555 1.1 nisimura __CONCAT(bus_space_write_,BYTES)(t, h2, o2 + o, \
556 1.1 nisimura __CONCAT(bus_space_read_,BYTES)(t, h1, o1 + o)); \
557 1.1 nisimura } else { \
558 1.1 nisimura /* dest after src: copy backwards */ \
559 1.1 nisimura for (o = (c - 1) * BYTES; c != 0; c--, o -= BYTES) \
560 1.1 nisimura __CONCAT(bus_space_write_,BYTES)(t, h2, o2 + o, \
561 1.1 nisimura __CONCAT(bus_space_read_,BYTES)(t, h1, o1 + o)); \
562 1.1 nisimura } \
563 1.1 nisimura }
564 1.1 nisimura __MACHINE_copy_region_N(1)
565 1.1 nisimura __MACHINE_copy_region_N(2)
566 1.1 nisimura __MACHINE_copy_region_N(4)
567 1.1 nisimura #if 0 /* Cause a link error for bus_space_copy_8 */
568 1.1 nisimura #define bus_space_copy_8 \
569 1.1 nisimura !!! bus_space_copy_8 unimplemented !!!
570 1.1 nisimura #endif
571 1.1 nisimura
572 1.1 nisimura #undef __MACHINE_copy_region_N
573 1.1 nisimura
574 1.1 nisimura /*
575 1.1 nisimura * Bus read/write barrier methods.
576 1.1 nisimura *
577 1.1 nisimura * void bus_space_barrier __P((bus_space_tag_t tag,
578 1.1 nisimura * bus_space_handle_t bsh, bus_size_t offset,
579 1.1 nisimura * bus_size_t len, int flags));
580 1.1 nisimura *
581 1.1 nisimura * Note: the 680x0 does not currently require barriers, but we must
582 1.1 nisimura * provide the flags to MI code.
583 1.1 nisimura */
584 1.1 nisimura #define bus_space_barrier(t, h, o, l, f) \
585 1.1 nisimura ((void)((void)(t), (void)(h), (void)(o), (void)(l), (void)(f)))
586 1.1 nisimura #define BUS_SPACE_BARRIER_READ 0x01 /* force read barrier */
587 1.1 nisimura #define BUS_SPACE_BARRIER_WRITE 0x02 /* force write barrier */
588 1.1 nisimura
589 1.1 nisimura #define BUS_SPACE_ALIGNED_POINTER(p, t) ALIGNED_POINTER(p, t)
590 1.1 nisimura
591 1.1 nisimura #endif /* _MACHINE_BUS_H_ */
592