cpu.h revision 1.1 1 /* $Id: cpu.h,v 1.1 2000/01/05 08:48:57 nisimura Exp $ */
2
3 /*
4 * Copyright (c) 1988 University of Utah.
5 * Copyright (c) 1982, 1990, 1993
6 * The Regents of the University of California. All rights reserved.
7 *
8 * This code is derived from software contributed to Berkeley by
9 * the Systems Programming Group of the University of Utah Computer
10 * Science Department.
11 *
12 * Redistribution and use in source and binary forms, with or without
13 * modification, are permitted provided that the following conditions
14 * are met:
15 * 1. Redistributions of source code must retain the above copyright
16 * notice, this list of conditions and the following disclaimer.
17 * 2. Redistributions in binary form must reproduce the above copyright
18 * notice, this list of conditions and the following disclaimer in the
19 * documentation and/or other materials provided with the distribution.
20 * 3. All advertising materials mentioning features or use of this software
21 * must display the following acknowledgement:
22 * This product includes software developed by the University of
23 * California, Berkeley and its contributors.
24 * 4. Neither the name of the University nor the names of its contributors
25 * may be used to endorse or promote products derived from this software
26 * without specific prior written permission.
27 *
28 * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
29 * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
30 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
31 * ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
32 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
33 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
34 * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
35 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
36 * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
37 * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
38 * SUCH DAMAGE.
39 *
40 * from: Utah $Hdr: cpu.h 1.16 91/03/25$
41 *
42 * @(#)cpu.h 8.4 (Berkeley) 1/5/94
43 */
44
45 #ifndef _MACHINE_CPU_H
46 #define _MACHINE_CPU_H
47
48 /*
49 * Get common m68k CPU definitions.
50 */
51 #include <m68k/cpu.h>
52 #define M68K_MMU_MOTOROLA
53
54 /*
55 * definitions of cpu-dependent requirements
56 * referenced in generic code
57 */
58 #define cpu_swapin(p) /* nothing */
59 #define cpu_wait(p) /* nothing */
60 #define cpu_swapout(p) /* nothing */
61 #define cpu_number() 0
62
63 /*
64 * Arguments to hardclock and gatherstats encapsulate the previous
65 * machine state in an opaque clockframe. One the luna68k, we use
66 * what the hardware pushes on an interrupt (frame format 0).
67 */
68 struct clockframe {
69 u_short sr; /* sr at time of interrupt */
70 u_long pc; /* pc at time of interrupt */
71 u_short vo; /* vector offset (4-word frame) */
72 };
73
74 #define CLKF_USERMODE(framep) (((framep)->sr & PSL_S) == 0)
75 #define CLKF_BASEPRI(framep) (((framep)->sr & PSL_IPL) == 0)
76 #define CLKF_PC(framep) ((framep)->pc)
77 #if 0
78 /* We would like to do it this way... */
79 #define CLKF_INTR(framep) (((framep)->sr & PSL_M) == 0)
80 #else
81 /* but until we start using PSL_M, we have to do this instead */
82 #define CLKF_INTR(framep) (0) /* XXX */
83 #endif
84
85
86 /*
87 * Preempt the current process if in interrupt from user mode,
88 * or after the current trap/syscall if in system mode.
89 */
90 #define need_resched() { want_resched = 1; aston(); }
91
92 /*
93 * Give a profiling tick to the current process when the user profiling
94 * buffer pages are invalid. On the hp300, request an ast to send us
95 * through trap, marking the proc as needing a profiling tick.
96 */
97 #define need_proftick(p) { (p)->p_flag |= P_OWEUPC; aston(); }
98
99 /*
100 * Notify the current process (p) that it has a signal pending,
101 * process as soon as possible.
102 */
103 #define signotify(p) aston()
104
105 #define aston() (astpending = 1)
106
107 extern int astpending; /* need to trap before returning to user mode */
108 extern int want_resched; /* resched() was called */
109
110 /*
111 * simulated software interrupt register
112 */
113 extern unsigned char ssir;
114
115 #define SIR_NET 0x1
116 #define SIR_CLOCK 0x2
117
118 #define siron(x) \
119 __asm __volatile ("orb %0,%1" : : "di" ((u_char)(x)), "g" (ssir))
120 #define siroff(x) \
121 __asm __volatile ("andb %0,%1" : : "di" ((u_char)~(x)), "g" (ssir))
122
123 #define setsoftnet() siron(SIR_NET)
124 #define setsoftclock() siron(SIR_CLOCK)
125
126 /*
127 * CTL_MACHDEP definitions.
128 */
129 #define CPU_CONSDEV 1 /* dev_t: console terminal device */
130 #define CPU_MAXID 2 /* number of valid machdep ids */
131
132 #define CTL_MACHDEP_NAMES { \
133 { 0, 0 }, \
134 { "console_device", CTLTYPE_STRUCT }, \
135 }
136
137 /*
138 * Values for machtype
139 */
140 #define LUNA_I 1
141 #define LUNA_II 2
142
143 #ifdef _KERNEL
144 extern int machtype;
145 extern char *intiobase, *intiolimit; /* XXX */
146 extern u_int intiobase_phys, intiotop_phys; /* XXX */
147
148 /* machdep.c functions */
149 void dumpconf __P((void));
150 void dumpsys __P((void));
151
152 /* locore.s functions */
153 struct pcb;
154 struct fpframe;
155 int suline __P((caddr_t, caddr_t));
156 void savectx __P((struct pcb *));
157 void switch_exit __P((struct proc *));
158 void proc_trampoline __P((void));
159 void loadustp __P((int));
160 void m68881_save __P((struct fpframe *));
161 void m68881_restore __P((struct fpframe *));
162
163 /* machdep.c functions */
164 int badaddr __P((caddr_t, int));
165
166 /* sys_machdep.c functions */
167 int cachectl1 __P((unsigned long, vaddr_t, size_t, struct proc *));
168 int dma_cachectl __P((caddr_t, int));
169
170 /* vm_machdep.c functions */
171 void physaccess __P((caddr_t, caddr_t, int, int));
172 void physunaccess __P((caddr_t, int));
173 int kvtop __P((caddr_t));
174
175 /* trap.c functions */
176 void child_return __P((void *));
177 #endif
178
179 #endif /* _MACHINE_CPU_H */
180