1 1.6 tsutsui /* $NetBSD: sioreg.h,v 1.6 2023/06/24 08:00:52 tsutsui Exp $ */ 2 1.1 tsutsui 3 1.1 tsutsui /* 4 1.1 tsutsui * Copyright (c) 1992 OMRON Corporation. 5 1.1 tsutsui * 6 1.1 tsutsui * This code is derived from software contributed to Berkeley by 7 1.1 tsutsui * OMRON Corporation. 8 1.1 tsutsui * 9 1.1 tsutsui * Redistribution and use in source and binary forms, with or without 10 1.1 tsutsui * modification, are permitted provided that the following conditions 11 1.1 tsutsui * are met: 12 1.1 tsutsui * 1. Redistributions of source code must retain the above copyright 13 1.1 tsutsui * notice, this list of conditions and the following disclaimer. 14 1.1 tsutsui * 2. Redistributions in binary form must reproduce the above copyright 15 1.1 tsutsui * notice, this list of conditions and the following disclaimer in the 16 1.1 tsutsui * documentation and/or other materials provided with the distribution. 17 1.1 tsutsui * 3. All advertising materials mentioning features or use of this software 18 1.1 tsutsui * must display the following acknowledgement: 19 1.1 tsutsui * This product includes software developed by the University of 20 1.1 tsutsui * California, Berkeley and its contributors. 21 1.1 tsutsui * 4. Neither the name of the University nor the names of its contributors 22 1.1 tsutsui * may be used to endorse or promote products derived from this software 23 1.1 tsutsui * without specific prior written permission. 24 1.1 tsutsui * 25 1.1 tsutsui * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND 26 1.1 tsutsui * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 27 1.1 tsutsui * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 28 1.1 tsutsui * ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE 29 1.1 tsutsui * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 30 1.1 tsutsui * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS 31 1.1 tsutsui * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 32 1.1 tsutsui * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 33 1.1 tsutsui * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 34 1.1 tsutsui * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 35 1.1 tsutsui * SUCH DAMAGE. 36 1.1 tsutsui * 37 1.1 tsutsui * @(#)sioreg.h 8.1 (Berkeley) 6/10/93 38 1.1 tsutsui */ 39 1.1 tsutsui /* 40 1.1 tsutsui * Copyright (c) 1992, 1993 41 1.1 tsutsui * The Regents of the University of California. All rights reserved. 42 1.1 tsutsui * 43 1.1 tsutsui * This code is derived from software contributed to Berkeley by 44 1.1 tsutsui * OMRON Corporation. 45 1.1 tsutsui * 46 1.1 tsutsui * Redistribution and use in source and binary forms, with or without 47 1.1 tsutsui * modification, are permitted provided that the following conditions 48 1.1 tsutsui * are met: 49 1.1 tsutsui * 1. Redistributions of source code must retain the above copyright 50 1.1 tsutsui * notice, this list of conditions and the following disclaimer. 51 1.1 tsutsui * 2. Redistributions in binary form must reproduce the above copyright 52 1.1 tsutsui * notice, this list of conditions and the following disclaimer in the 53 1.1 tsutsui * documentation and/or other materials provided with the distribution. 54 1.1 tsutsui * 3. Neither the name of the University nor the names of its contributors 55 1.1 tsutsui * may be used to endorse or promote products derived from this software 56 1.1 tsutsui * without specific prior written permission. 57 1.1 tsutsui * 58 1.1 tsutsui * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND 59 1.1 tsutsui * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 60 1.1 tsutsui * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 61 1.1 tsutsui * ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE 62 1.1 tsutsui * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 63 1.1 tsutsui * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS 64 1.1 tsutsui * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 65 1.1 tsutsui * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 66 1.1 tsutsui * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 67 1.1 tsutsui * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 68 1.1 tsutsui * SUCH DAMAGE. 69 1.1 tsutsui * 70 1.1 tsutsui * @(#)sioreg.h 8.1 (Berkeley) 6/10/93 71 1.1 tsutsui */ 72 1.1 tsutsui 73 1.1 tsutsui /* sioreg.h NOV-26-1991 */ 74 1.1 tsutsui 75 1.1 tsutsui struct siodevice { 76 1.4 tsutsui volatile uint8_t sio_data; 77 1.4 tsutsui uint8_t sio_pad1; 78 1.4 tsutsui volatile uint8_t sio_cmd; 79 1.4 tsutsui uint8_t sio_pad2; 80 1.1 tsutsui }; 81 1.1 tsutsui 82 1.1 tsutsui #define sio_stat sio_cmd 83 1.1 tsutsui 84 1.1 tsutsui #define splsio spl6 85 1.1 tsutsui 86 1.1 tsutsui 87 1.3 tsutsui #define REG(u, r) (((u) << 4) | (r)) 88 1.3 tsutsui #define CHANNEL(r) ((r) >> 4) 89 1.3 tsutsui #define REGNO(r) ((r) & 0x07) 90 1.3 tsutsui #define isStatusReg(r) ((r) & 0x08) 91 1.1 tsutsui 92 1.1 tsutsui #define WR0 0x00 93 1.1 tsutsui #define WR1 0x01 94 1.1 tsutsui #define WR2 0x02 95 1.1 tsutsui #define WR3 0x03 96 1.1 tsutsui #define WR4 0x04 97 1.1 tsutsui #define WR5 0x05 98 1.1 tsutsui #define WR6 0x06 99 1.1 tsutsui #define WR7 0x07 100 1.1 tsutsui 101 1.6 tsutsui #define WR2A 0x02 /* on channel A */ 102 1.6 tsutsui #define WR2B 0x12 /* on channel B */ 103 1.1 tsutsui 104 1.1 tsutsui #define RR0 0x08 105 1.1 tsutsui #define RR1 0x09 106 1.1 tsutsui #define RR2 0x0A 107 1.1 tsutsui 108 1.6 tsutsui #define RR2B 0x1A /* only on channel B */ 109 1.1 tsutsui 110 1.1 tsutsui #define WR0_NOP 0x00 /* No Operation */ 111 1.1 tsutsui #define WR0_SNDABRT 0x08 /* Send Abort (HDLC) */ 112 1.1 tsutsui #define WR0_RSTINT 0x10 /* Reset External/Status Interrupt */ 113 1.1 tsutsui #define WR0_CHANRST 0x18 /* Channel Reset */ 114 1.1 tsutsui #define WR0_INTNXT 0x20 /* Enable Interrupt on Next Receive Character */ 115 1.5 andvar #define WR0_RSTPEND 0x28 /* Reset Transmitter Interrupt/DMA Pending */ 116 1.1 tsutsui #define WR0_ERRRST 0x30 /* Error Reset */ 117 1.1 tsutsui #define WR0_ENDINTR 0x38 /* End of Interrupt */ 118 1.1 tsutsui 119 1.1 tsutsui #define WR1_ESENBL 0x01 /* External/Status Interrupt Enable */ 120 1.1 tsutsui #define WR1_TXENBL 0x02 /* Tx Interrupt/DMA Enable */ 121 1.1 tsutsui #define WR1_STATVEC 0x04 /* Status Affects Vector (Only Chan-B) */ 122 1.1 tsutsui #define WR1_RXDSEBL 0x00 /* Rx Interrupt/DMA Disable */ 123 1.1 tsutsui #define WR1_RXFIRST 0x08 /* Interrupt only First Character Received */ 124 1.1 tsutsui #define WR1_RXALLS 0x10 /* Interrupt Every Characters Received (with Special Char.) */ 125 1.1 tsutsui #define WR1_RXALL 0x18 /* Interrupt Every Characters Received (without Special Char.) */ 126 1.1 tsutsui 127 1.1 tsutsui #define WR2_INTR_0 0x00 /* Interrupt Priority: RxA TxA RxB TxB E/SA E/SA */ 128 1.1 tsutsui #define WR2_INTR_1 0x04 /* Interrupt Priority: RxA RxB TxA TxB E/SA E/SA */ 129 1.1 tsutsui #define WR2_VEC85_1 0x00 /* 8085 Vectored Mode - 1 */ 130 1.1 tsutsui #define WR2_VEC85_2 0x08 /* 8085 Vectored Mode - 2 */ 131 1.1 tsutsui #define WR2_VEC86 0x10 /* 8086 Vectored */ 132 1.1 tsutsui #define WR2_VEC85_3 0x18 /* 8085 Vectored Mode - 3 */ 133 1.1 tsutsui 134 1.1 tsutsui #define WR3_RXENBL 0x01 /* Rx Enable */ 135 1.1 tsutsui #define WR3_RXCRC 0x08 /* Rx CRC Check */ 136 1.1 tsutsui #define WR3_AUTOEBL 0x20 /* Auto Enable (flow control for MODEM) */ 137 1.1 tsutsui #define WR3_RX5BIT 0x00 /* Rx Bits/Character: 5 Bits */ 138 1.1 tsutsui #define WR3_RX7BIT 0x40 /* Rx Bits/Character: 7 Bits */ 139 1.1 tsutsui #define WR3_RX6BIT 0x80 /* Rx Bits/Character: 6 Bits */ 140 1.1 tsutsui #define WR3_RX8BIT 0xc0 /* Rx Bits/Character: 8 Bits */ 141 1.1 tsutsui 142 1.1 tsutsui #define WR4_NPARITY 0x00 /* No Parity */ 143 1.1 tsutsui #define WR4_OPARITY 0x01 /* Parity Odd */ 144 1.1 tsutsui #define WR4_EPARITY 0x02 /* Parity Even */ 145 1.1 tsutsui #define WR4_STOP1 0x04 /* Stop Bits (1bit) */ 146 1.1 tsutsui #define WR4_STOP15 0x08 /* Stop Bits (1.5bit) */ 147 1.1 tsutsui #define WR4_STOP2 0x0c /* Stop Bits (2bit) */ 148 1.1 tsutsui #define WR4_BAUD96 0x40 /* Clock Rate (9600 BAUD) */ 149 1.1 tsutsui #define WR4_BAUD48 0x80 /* Clock Rate (4800 BAUD) */ 150 1.1 tsutsui #define WR4_BAUD24 0xc0 /* Clock Rate (2400 BAUD) */ 151 1.1 tsutsui 152 1.1 tsutsui #define WR5_TXCRC 0x01 /* Tx CRC Check */ 153 1.2 tsutsui #define WR5_RTS 0x02 /* Request To Send [RTS] */ 154 1.1 tsutsui #define WR5_TXENBL 0x08 /* Transmit Enable */ 155 1.1 tsutsui #define WR5_BREAK 0x10 /* Send Break */ 156 1.1 tsutsui #define WR5_TX5BIT 0x00 /* Tx Bits/Character: 5 Bits */ 157 1.1 tsutsui #define WR5_TX7BIT 0x20 /* Tx Bits/Character: 7 Bits */ 158 1.1 tsutsui #define WR5_TX6BIT 0x40 /* Tx Bits/Character: 6 Bits */ 159 1.1 tsutsui #define WR5_TX8BIT 0x60 /* Tx Bits/Character: 8 Bits */ 160 1.2 tsutsui #define WR5_DTR 0x80 /* Data Terminal Ready [DTR] */ 161 1.1 tsutsui 162 1.1 tsutsui #define RR0_RXAVAIL 0x01 /* Rx Character Available */ 163 1.1 tsutsui #define RR0_INTRPEND 0x02 /* Interrupt Pending (Channel-A Only) */ 164 1.1 tsutsui #define RR0_TXEMPTY 0x04 /* Tx Buffer Empty */ 165 1.1 tsutsui #define RR0_BREAK 0x80 /* Break Detected */ 166 1.1 tsutsui 167 1.1 tsutsui #define RR1_PARITY 0x10 /* Parity Error */ 168 1.1 tsutsui #define RR1_OVERRUN 0x20 /* Data Over Run */ 169 1.1 tsutsui #define RR1_FRAMING 0x40 /* Framing Error */ 170