fpu_calcea.c revision 1.2 1 1.2 briggs /* $NetBSD: fpu_calcea.c,v 1.2 1995/11/05 00:35:15 briggs Exp $ */
2 1.1 briggs
3 1.1 briggs /*
4 1.1 briggs * Copyright (c) 1995 Gordon W. Ross
5 1.1 briggs * portion Copyright (c) 1995 Ken Nakata
6 1.1 briggs * All rights reserved.
7 1.1 briggs *
8 1.1 briggs * Redistribution and use in source and binary forms, with or without
9 1.1 briggs * modification, are permitted provided that the following conditions
10 1.1 briggs * are met:
11 1.1 briggs * 1. Redistributions of source code must retain the above copyright
12 1.1 briggs * notice, this list of conditions and the following disclaimer.
13 1.1 briggs * 2. Redistributions in binary form must reproduce the above copyright
14 1.1 briggs * notice, this list of conditions and the following disclaimer in the
15 1.1 briggs * documentation and/or other materials provided with the distribution.
16 1.1 briggs * 3. The name of the author may not be used to endorse or promote products
17 1.1 briggs * derived from this software without specific prior written permission.
18 1.1 briggs * 4. All advertising materials mentioning features or use of this software
19 1.1 briggs * must display the following acknowledgement:
20 1.1 briggs * This product includes software developed by Gordon Ross
21 1.1 briggs *
22 1.1 briggs * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
23 1.1 briggs * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
24 1.1 briggs * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
25 1.1 briggs * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
26 1.1 briggs * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
27 1.1 briggs * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
28 1.1 briggs * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
29 1.1 briggs * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
30 1.1 briggs * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
31 1.1 briggs * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
32 1.1 briggs */
33 1.1 briggs
34 1.1 briggs #include <stddef.h>
35 1.1 briggs #include <sys/types.h>
36 1.1 briggs #include <sys/signal.h>
37 1.1 briggs #include <machine/frame.h>
38 1.1 briggs
39 1.1 briggs #include "fpu_emulate.h"
40 1.1 briggs
41 1.1 briggs /*
42 1.1 briggs * Prototypes of static functions
43 1.1 briggs */
44 1.1 briggs static int decode_ea6 __P((struct frame *frame, struct instruction *insn,
45 1.1 briggs struct insn_ea *ea, int modreg));
46 1.1 briggs static int fetch_immed __P((struct frame *frame, struct instruction *insn,
47 1.1 briggs int *dst));
48 1.1 briggs static int fetch_disp __P((struct frame *frame, struct instruction *insn,
49 1.1 briggs int size, int *res));
50 1.1 briggs static int calc_ea __P((struct insn_ea *ea, char *ptr, char **eaddr));
51 1.1 briggs
52 1.1 briggs /*
53 1.1 briggs * Helper routines for dealing with "effective address" values.
54 1.1 briggs */
55 1.1 briggs
56 1.1 briggs /*
57 1.1 briggs * Decode an effective address into internal form.
58 1.1 briggs * Returns zero on success, else signal number.
59 1.1 briggs */
60 1.1 briggs int
61 1.1 briggs fpu_decode_ea(frame, insn, ea, modreg)
62 1.1 briggs struct frame *frame;
63 1.1 briggs struct instruction *insn;
64 1.1 briggs struct insn_ea *ea;
65 1.1 briggs int modreg;
66 1.1 briggs {
67 1.1 briggs int data, sig;
68 1.1 briggs
69 1.1 briggs #ifdef DEBUG
70 1.1 briggs if (insn->is_datasize < 0) {
71 1.1 briggs panic("decode_ea: called with uninitialized datasize\n");
72 1.1 briggs }
73 1.1 briggs #endif
74 1.1 briggs
75 1.1 briggs sig = 0;
76 1.1 briggs
77 1.1 briggs /* Set the most common value here. */
78 1.1 briggs ea->ea_regnum = 8 + (modreg & 7);
79 1.1 briggs
80 1.1 briggs switch (modreg & 070) {
81 1.1 briggs case 0: /* Dn */
82 1.1 briggs ea->ea_regnum &= 7;
83 1.1 briggs case 010: /* An */
84 1.1 briggs ea->ea_flags = EA_DIRECT;
85 1.2 briggs if (fpu_debug_level & DL_DECODEEA) {
86 1.1 briggs printf(" decode_ea: register direct reg=%d\n", ea->ea_regnum);
87 1.1 briggs }
88 1.1 briggs break;
89 1.1 briggs
90 1.1 briggs case 020: /* (An) */
91 1.1 briggs ea->ea_flags = 0;
92 1.2 briggs if (fpu_debug_level & DL_DECODEEA) {
93 1.1 briggs printf(" decode_ea: register indirect reg=%d\n", ea->ea_regnum);
94 1.1 briggs }
95 1.1 briggs break;
96 1.1 briggs
97 1.1 briggs case 030: /* (An)+ */
98 1.1 briggs ea->ea_flags = EA_POSTINCR;
99 1.2 briggs if (fpu_debug_level & DL_DECODEEA) {
100 1.1 briggs printf(" decode_ea: reg indirect postincrement reg=%d\n",
101 1.1 briggs ea->ea_regnum);
102 1.1 briggs }
103 1.1 briggs break;
104 1.1 briggs
105 1.1 briggs case 040: /* -(An) */
106 1.1 briggs ea->ea_flags = EA_PREDECR;
107 1.2 briggs if (fpu_debug_level & DL_DECODEEA) {
108 1.1 briggs printf(" decode_ea: reg indirect predecrement reg=%d\n",
109 1.1 briggs ea->ea_regnum);
110 1.1 briggs }
111 1.1 briggs break;
112 1.1 briggs
113 1.1 briggs case 050: /* (d16,An) */
114 1.1 briggs ea->ea_flags = EA_OFFSET;
115 1.1 briggs sig = fetch_disp(frame, insn, 1, &ea->ea_offset);
116 1.2 briggs if (fpu_debug_level & DL_DECODEEA) {
117 1.1 briggs printf(" decode_ea: reg indirect with displacement reg=%d\n",
118 1.1 briggs ea->ea_regnum);
119 1.1 briggs }
120 1.1 briggs break;
121 1.1 briggs
122 1.1 briggs case 060: /* (d8,An,Xn) */
123 1.1 briggs ea->ea_flags = EA_INDEXED;
124 1.1 briggs sig = decode_ea6(frame, insn, ea, modreg);
125 1.1 briggs break;
126 1.1 briggs
127 1.1 briggs case 070: /* misc. */
128 1.1 briggs ea->ea_regnum = (modreg & 7);
129 1.1 briggs switch (modreg & 7) {
130 1.1 briggs
131 1.1 briggs case 0: /* (xxxx).W */
132 1.1 briggs ea->ea_flags = EA_ABS;
133 1.1 briggs sig = fetch_disp(frame, insn, 1, &ea->ea_absaddr);
134 1.2 briggs if (fpu_debug_level & DL_DECODEEA) {
135 1.1 briggs printf(" decode_ea: absolute address (word)\n");
136 1.1 briggs }
137 1.1 briggs break;
138 1.1 briggs
139 1.1 briggs case 1: /* (xxxxxxxx).L */
140 1.1 briggs ea->ea_flags = EA_ABS;
141 1.1 briggs sig = fetch_disp(frame, insn, 2, &ea->ea_absaddr);
142 1.2 briggs if (fpu_debug_level & DL_DECODEEA) {
143 1.1 briggs printf(" decode_ea: absolute address (long)\n");
144 1.1 briggs }
145 1.1 briggs break;
146 1.1 briggs
147 1.1 briggs case 2: /* (d16,PC) */
148 1.1 briggs ea->ea_flags = EA_PC_REL | EA_OFFSET;
149 1.1 briggs sig = fetch_disp(frame, insn, 1, &ea->ea_absaddr);
150 1.2 briggs if (fpu_debug_level & DL_DECODEEA) {
151 1.1 briggs printf(" decode_ea: pc relative word displacement\n");
152 1.1 briggs }
153 1.1 briggs break;
154 1.1 briggs
155 1.1 briggs case 3: /* (d8,PC,Xn) */
156 1.1 briggs ea->ea_flags = EA_PC_REL | EA_INDEXED;
157 1.1 briggs sig = decode_ea6(frame, insn, ea, modreg);
158 1.1 briggs break;
159 1.1 briggs
160 1.1 briggs case 4: /* #data */
161 1.1 briggs ea->ea_flags = EA_IMMED;
162 1.1 briggs sig = fetch_immed(frame, insn, &ea->ea_immed[0]);
163 1.2 briggs if (fpu_debug_level & DL_DECODEEA) {
164 1.1 briggs printf(" decode_ea: immediate size=%d\n", insn->is_datasize);
165 1.1 briggs }
166 1.1 briggs break;
167 1.1 briggs
168 1.1 briggs default:
169 1.2 briggs if (fpu_debug_level & DL_DECODEEA) {
170 1.1 briggs printf(" decode_ea: invalid addr mode (7,%d)\n", modreg & 7);
171 1.1 briggs }
172 1.1 briggs return SIGILL;
173 1.1 briggs } /* switch for mode 7 */
174 1.1 briggs break;
175 1.1 briggs } /* switch mode */
176 1.1 briggs
177 1.1 briggs ea->ea_tdisp = 0;
178 1.1 briggs
179 1.1 briggs return sig;
180 1.1 briggs }
181 1.1 briggs
182 1.1 briggs /*
183 1.1 briggs * Decode Mode=6 address modes
184 1.1 briggs */
185 1.1 briggs static int
186 1.1 briggs decode_ea6(frame, insn, ea, modreg)
187 1.1 briggs struct frame *frame;
188 1.1 briggs struct instruction *insn;
189 1.1 briggs struct insn_ea *ea;
190 1.1 briggs int modreg;
191 1.1 briggs {
192 1.1 briggs int word, extword, idx;
193 1.1 briggs int basedisp, outerdisp;
194 1.1 briggs int bd_size, od_size;
195 1.1 briggs int sig;
196 1.1 briggs
197 1.1 briggs extword = fusword(frame->f_pc + insn->is_advance);
198 1.1 briggs if (extword < 0) {
199 1.1 briggs return SIGSEGV;
200 1.1 briggs }
201 1.1 briggs insn->is_advance += 2;
202 1.1 briggs
203 1.1 briggs /* get register index */
204 1.1 briggs ea->ea_idxreg = (extword >> 12) & 0xf;
205 1.1 briggs idx = frame->f_regs[ea->ea_idxreg];
206 1.1 briggs if ((extword & 0x0800) == 0) {
207 1.1 briggs /* if word sized index, sign-extend */
208 1.1 briggs idx &= 0xffff;
209 1.1 briggs if (idx & 0x8000) {
210 1.1 briggs idx |= 0xffff0000;
211 1.1 briggs }
212 1.1 briggs }
213 1.1 briggs /* scale register index */
214 1.1 briggs idx <<= ((extword >>9) & 3);
215 1.1 briggs
216 1.1 briggs if ((extword & 0x100) == 0) {
217 1.1 briggs /* brief extention word - sign-extend the displacement */
218 1.1 briggs basedisp = (extword & 0xff);
219 1.1 briggs if (basedisp & 0x80) {
220 1.1 briggs basedisp |= 0xffffff00;
221 1.1 briggs }
222 1.1 briggs
223 1.1 briggs ea->ea_basedisp = idx + basedisp;
224 1.1 briggs ea->ea_outerdisp = 0;
225 1.2 briggs if (fpu_debug_level & DL_DECODEEA) {
226 1.1 briggs printf(" decode_ea6: brief ext word idxreg=%d, basedisp=%08x\n",
227 1.1 briggs ea->ea_idxreg, ea->ea_basedisp);
228 1.1 briggs }
229 1.1 briggs } else {
230 1.1 briggs /* full extention word */
231 1.1 briggs if (extword & 0x80) {
232 1.1 briggs ea->ea_flags |= EA_BASE_SUPPRSS;
233 1.1 briggs }
234 1.1 briggs bd_size = ((extword >> 4) & 3) - 1;
235 1.1 briggs od_size = (extword & 3) - 1;
236 1.1 briggs sig = fetch_disp(frame, insn, bd_size, &basedisp);
237 1.1 briggs if (sig) {
238 1.1 briggs return sig;
239 1.1 briggs }
240 1.1 briggs if (od_size >= 0) {
241 1.1 briggs ea->ea_flags |= EA_MEM_INDIR;
242 1.1 briggs }
243 1.1 briggs sig = fetch_disp(frame, insn, od_size, &outerdisp);
244 1.1 briggs if (sig) {
245 1.1 briggs return sig;
246 1.1 briggs }
247 1.1 briggs
248 1.1 briggs switch (extword & 0x44) {
249 1.1 briggs case 0: /* preindexed */
250 1.1 briggs ea->ea_basedisp = basedisp + idx;
251 1.1 briggs ea->ea_outerdisp = outerdisp;
252 1.1 briggs break;
253 1.1 briggs case 4: /* postindexed */
254 1.1 briggs ea->ea_basedisp = basedisp;
255 1.1 briggs ea->ea_outerdisp = outerdisp + idx;
256 1.1 briggs break;
257 1.1 briggs case 0x40: /* no index */
258 1.1 briggs ea->ea_basedisp = basedisp;
259 1.1 briggs ea->ea_outerdisp = outerdisp;
260 1.1 briggs break;
261 1.1 briggs default:
262 1.1 briggs #ifdef DEBUG
263 1.1 briggs printf(" decode_ea6: invalid indirect mode: ext word %04x\n",
264 1.1 briggs extword);
265 1.1 briggs #endif
266 1.1 briggs return SIGILL;
267 1.1 briggs break;
268 1.1 briggs }
269 1.2 briggs if (fpu_debug_level & DL_DECODEEA) {
270 1.1 briggs printf(" decode_ea6: full ext idxreg=%d, basedisp=%x, outerdisp=%x\n",
271 1.1 briggs ea->ea_idxreg, ea->ea_basedisp, ea->ea_outerdisp);
272 1.1 briggs }
273 1.1 briggs }
274 1.2 briggs if (fpu_debug_level & DL_DECODEEA) {
275 1.1 briggs printf(" decode_ea6: regnum=%d, flags=%x\n",
276 1.1 briggs ea->ea_regnum, ea->ea_flags);
277 1.1 briggs }
278 1.1 briggs return 0;
279 1.1 briggs }
280 1.1 briggs
281 1.1 briggs /*
282 1.1 briggs * Load a value from an effective address.
283 1.1 briggs * Returns zero on success, else signal number.
284 1.1 briggs */
285 1.1 briggs int
286 1.1 briggs fpu_load_ea(frame, insn, ea, dst)
287 1.1 briggs struct frame *frame;
288 1.1 briggs struct instruction *insn;
289 1.1 briggs struct insn_ea *ea;
290 1.1 briggs char *dst;
291 1.1 briggs {
292 1.1 briggs int *reg;
293 1.1 briggs char *src;
294 1.1 briggs int len, step;
295 1.1 briggs int data, word, sig;
296 1.1 briggs
297 1.1 briggs #ifdef DIAGNOSTIC
298 1.1 briggs if (ea->ea_regnum & ~0xF) {
299 1.1 briggs panic(" load_ea: bad regnum");
300 1.1 briggs }
301 1.1 briggs #endif
302 1.1 briggs
303 1.2 briggs if (fpu_debug_level & DL_LOADEA) {
304 1.1 briggs printf(" load_ea: frame at %08x\n", frame);
305 1.1 briggs }
306 1.1 briggs /* The dst is always int or larger. */
307 1.1 briggs len = insn->is_datasize;
308 1.1 briggs if (len < 4) {
309 1.1 briggs dst += (4 - len);
310 1.1 briggs }
311 1.1 briggs step = (len == 1 && ea->ea_regnum == 15 /* sp */) ? 2 : len;
312 1.1 briggs
313 1.1 briggs if (ea->ea_flags & EA_DIRECT) {
314 1.1 briggs if (len > 4) {
315 1.1 briggs #ifdef DEBUG
316 1.1 briggs printf(" load_ea: operand doesn't fit cpu reg\n");
317 1.1 briggs #endif
318 1.1 briggs return SIGILL;
319 1.1 briggs }
320 1.1 briggs if (ea->ea_tdisp > 0) {
321 1.1 briggs #ifdef DEBUG
322 1.1 briggs printf(" load_ea: more than one move from cpu reg\n");
323 1.1 briggs #endif
324 1.1 briggs return SIGILL;
325 1.1 briggs }
326 1.1 briggs src = (char *)&frame->f_regs[ea->ea_regnum];
327 1.1 briggs /* The source is an int. */
328 1.1 briggs if (len < 4) {
329 1.1 briggs src += (4 - len);
330 1.2 briggs if (fpu_debug_level & DL_LOADEA) {
331 1.1 briggs printf(" load_ea: short/byte opr - addr adjusted\n");
332 1.1 briggs }
333 1.1 briggs }
334 1.2 briggs if (fpu_debug_level & DL_LOADEA) {
335 1.1 briggs printf(" load_ea: src 0x%08x\n", src);
336 1.1 briggs }
337 1.1 briggs bcopy(src, dst, len);
338 1.1 briggs } else if (ea->ea_flags & EA_IMMED) {
339 1.2 briggs if (fpu_debug_level & DL_LOADEA) {
340 1.1 briggs printf(" load_ea: immed %08x%08x%08x size %d\n",
341 1.1 briggs ea->ea_immed[0], ea->ea_immed[1], ea->ea_immed[2], len);
342 1.1 briggs }
343 1.1 briggs src = (char *)&ea->ea_immed[0];
344 1.1 briggs if (len < 4) {
345 1.1 briggs src += (4 - len);
346 1.2 briggs if (fpu_debug_level & DL_LOADEA) {
347 1.1 briggs printf(" load_ea: short/byte immed opr - addr adjusted\n");
348 1.1 briggs }
349 1.1 briggs }
350 1.1 briggs bcopy(src, dst, len);
351 1.1 briggs } else if (ea->ea_flags & EA_ABS) {
352 1.2 briggs if (fpu_debug_level & DL_LOADEA) {
353 1.1 briggs printf(" load_ea: abs addr %08x\n", ea->ea_absaddr);
354 1.1 briggs }
355 1.1 briggs src = (char *)ea->ea_absaddr;
356 1.1 briggs copyin(src, dst, len);
357 1.1 briggs } else /* register indirect */ {
358 1.1 briggs if (ea->ea_flags & EA_PC_REL) {
359 1.2 briggs if (fpu_debug_level & DL_LOADEA) {
360 1.1 briggs printf(" load_ea: using PC\n");
361 1.1 briggs }
362 1.1 briggs reg = NULL;
363 1.1 briggs /* Grab the register contents. 4 is offset to the first
364 1.1 briggs extention word from the opcode */
365 1.1 briggs src = (char *)frame->f_pc + 4;
366 1.2 briggs if (fpu_debug_level & DL_LOADEA) {
367 1.1 briggs printf(" load_ea: pc relative pc+4 = 0x%08x\n", src);
368 1.1 briggs }
369 1.1 briggs } else /* not PC relative */ {
370 1.2 briggs if (fpu_debug_level & DL_LOADEA) {
371 1.1 briggs printf(" load_ea: using register %c%d\n",
372 1.1 briggs (ea->ea_regnum >= 8) ? 'a' : 'd', ea->ea_regnum & 7);
373 1.1 briggs }
374 1.1 briggs /* point to the register */
375 1.1 briggs reg = &frame->f_regs[ea->ea_regnum];
376 1.1 briggs
377 1.1 briggs if (ea->ea_flags & EA_PREDECR) {
378 1.2 briggs if (fpu_debug_level & DL_LOADEA) {
379 1.1 briggs printf(" load_ea: predecr mode - reg decremented\n");
380 1.1 briggs }
381 1.1 briggs *reg -= step;
382 1.1 briggs ea->ea_tdisp = 0;
383 1.1 briggs }
384 1.1 briggs
385 1.1 briggs /* Grab the register contents. */
386 1.1 briggs src = (char *)*reg;
387 1.2 briggs if (fpu_debug_level & DL_LOADEA) {
388 1.1 briggs printf(" load_ea: reg indirect reg = 0x%08x\n", src);
389 1.1 briggs }
390 1.1 briggs }
391 1.1 briggs
392 1.1 briggs sig = calc_ea(ea, src, &src);
393 1.1 briggs if (sig)
394 1.1 briggs return sig;
395 1.1 briggs
396 1.1 briggs copyin(src + ea->ea_tdisp, dst, len);
397 1.1 briggs
398 1.1 briggs /* do post-increment */
399 1.1 briggs if (ea->ea_flags & EA_POSTINCR) {
400 1.1 briggs if (ea->ea_flags & EA_PC_REL) {
401 1.1 briggs #ifdef DEBUG
402 1.1 briggs printf(" load_ea: tried to postincrement PC\n");
403 1.1 briggs #endif
404 1.1 briggs return SIGILL;
405 1.1 briggs }
406 1.1 briggs *reg += step;
407 1.1 briggs ea->ea_tdisp = 0;
408 1.2 briggs if (fpu_debug_level & DL_LOADEA) {
409 1.1 briggs printf(" load_ea: postinc mode - reg incremented\n");
410 1.1 briggs }
411 1.1 briggs } else {
412 1.1 briggs ea->ea_tdisp += len;
413 1.1 briggs }
414 1.1 briggs }
415 1.1 briggs
416 1.1 briggs return 0;
417 1.1 briggs }
418 1.1 briggs
419 1.1 briggs /*
420 1.1 briggs * Store a value at the effective address.
421 1.1 briggs * Returns zero on success, else signal number.
422 1.1 briggs */
423 1.1 briggs int
424 1.1 briggs fpu_store_ea(frame, insn, ea, src)
425 1.1 briggs struct frame *frame;
426 1.1 briggs struct instruction *insn;
427 1.1 briggs struct insn_ea *ea;
428 1.1 briggs char *src;
429 1.1 briggs {
430 1.1 briggs int *reg;
431 1.1 briggs char *dst;
432 1.1 briggs int len, step;
433 1.1 briggs int data, word, sig;
434 1.1 briggs
435 1.1 briggs #ifdef DIAGNOSTIC
436 1.1 briggs if (ea->ea_regnum & ~0xF) {
437 1.1 briggs panic(" store_ea: bad regnum");
438 1.1 briggs }
439 1.1 briggs #endif
440 1.1 briggs
441 1.1 briggs if (ea->ea_flags & (EA_IMMED|EA_PC_REL)) {
442 1.1 briggs /* not alterable address mode */
443 1.1 briggs #ifdef DEBUG
444 1.1 briggs printf(" store_ea: not alterable address mode\n");
445 1.1 briggs #endif
446 1.1 briggs return SIGILL;
447 1.1 briggs }
448 1.1 briggs
449 1.2 briggs if (fpu_debug_level & DL_STOREEA) {
450 1.1 briggs printf(" store_ea: frame at %08x\n", frame);
451 1.1 briggs }
452 1.1 briggs /* The src is always int or larger. */
453 1.1 briggs len = insn->is_datasize;
454 1.1 briggs if (len < 4) {
455 1.1 briggs src += (4 - len);
456 1.1 briggs }
457 1.1 briggs step = (len == 1 && ea->ea_regnum == 15 /* sp */) ? 2 : len;
458 1.1 briggs
459 1.1 briggs if (ea->ea_flags & EA_ABS) {
460 1.2 briggs if (fpu_debug_level & DL_STOREEA) {
461 1.1 briggs printf(" store_ea: abs addr %08x\n", ea->ea_absaddr);
462 1.1 briggs }
463 1.1 briggs dst = (char *)ea->ea_absaddr;
464 1.1 briggs copyout(src, dst + ea->ea_tdisp, len);
465 1.1 briggs ea->ea_tdisp += len;
466 1.1 briggs } else if (ea->ea_flags & EA_DIRECT) {
467 1.1 briggs if (len > 4) {
468 1.1 briggs #ifdef DEBUG
469 1.1 briggs printf(" store_ea: operand doesn't fit cpu reg\n");
470 1.1 briggs #endif
471 1.1 briggs return SIGILL;
472 1.1 briggs }
473 1.1 briggs if (ea->ea_tdisp > 0) {
474 1.1 briggs #ifdef DEBUG
475 1.1 briggs printf(" store_ea: more than one move to cpu reg\n");
476 1.1 briggs #endif
477 1.1 briggs return SIGILL;
478 1.1 briggs }
479 1.1 briggs dst = (char*)&frame->f_regs[ea->ea_regnum];
480 1.1 briggs /* The destination is an int. */
481 1.1 briggs if (len < 4) {
482 1.1 briggs dst += (4 - len);
483 1.2 briggs if (fpu_debug_level & DL_STOREEA) {
484 1.1 briggs printf(" store_ea: short/byte opr - dst addr adjusted\n");
485 1.1 briggs }
486 1.1 briggs }
487 1.2 briggs if (fpu_debug_level & DL_STOREEA) {
488 1.1 briggs printf(" store_ea: dst 0x%08x\n", dst);
489 1.1 briggs }
490 1.1 briggs bcopy(src, dst, len);
491 1.1 briggs } else /* One of MANY indirect forms... */ {
492 1.2 briggs if (fpu_debug_level & DL_STOREEA) {
493 1.1 briggs printf(" store_ea: using register %c%d\n",
494 1.1 briggs (ea->ea_regnum >= 8) ? 'a' : 'd', ea->ea_regnum & 7);
495 1.1 briggs }
496 1.1 briggs /* point to the register */
497 1.1 briggs reg = &(frame->f_regs[ea->ea_regnum]);
498 1.1 briggs
499 1.1 briggs /* do pre-decrement */
500 1.1 briggs if (ea->ea_flags & EA_PREDECR) {
501 1.2 briggs if (fpu_debug_level & DL_STOREEA) {
502 1.1 briggs printf(" store_ea: predecr mode - reg decremented\n");
503 1.1 briggs }
504 1.1 briggs *reg -= step;
505 1.1 briggs ea->ea_tdisp = 0;
506 1.1 briggs }
507 1.1 briggs
508 1.1 briggs /* calculate the effective address */
509 1.1 briggs sig = calc_ea(ea, (char *)*reg, &dst);
510 1.1 briggs if (sig)
511 1.1 briggs return sig;
512 1.1 briggs
513 1.2 briggs if (fpu_debug_level & DL_STOREEA) {
514 1.1 briggs printf(" store_ea: dst addr=0x%08x+%d\n", dst, ea->ea_tdisp);
515 1.1 briggs }
516 1.1 briggs copyout(src, dst + ea->ea_tdisp, len);
517 1.1 briggs
518 1.1 briggs /* do post-increment */
519 1.1 briggs if (ea->ea_flags & EA_POSTINCR) {
520 1.1 briggs *reg += step;
521 1.1 briggs ea->ea_tdisp = 0;
522 1.2 briggs if (fpu_debug_level & DL_STOREEA) {
523 1.1 briggs printf(" store_ea: postinc mode - reg incremented\n");
524 1.1 briggs }
525 1.1 briggs } else {
526 1.1 briggs ea->ea_tdisp += len;
527 1.1 briggs }
528 1.1 briggs }
529 1.1 briggs
530 1.1 briggs return 0;
531 1.1 briggs }
532 1.1 briggs
533 1.1 briggs /*
534 1.1 briggs * fetch_immed: fetch immediate operand
535 1.1 briggs */
536 1.1 briggs static int
537 1.1 briggs fetch_immed(frame, insn, dst)
538 1.1 briggs struct frame *frame;
539 1.1 briggs struct instruction *insn;
540 1.1 briggs int *dst;
541 1.1 briggs {
542 1.1 briggs int data, ext_bytes;
543 1.1 briggs
544 1.1 briggs ext_bytes = insn->is_datasize;
545 1.1 briggs
546 1.1 briggs if (0 < ext_bytes) {
547 1.1 briggs data = fusword(frame->f_pc + insn->is_advance);
548 1.1 briggs if (data < 0) {
549 1.1 briggs return SIGSEGV;
550 1.1 briggs }
551 1.1 briggs if (ext_bytes == 1) {
552 1.1 briggs /* sign-extend byte to long */
553 1.1 briggs data &= 0xff;
554 1.1 briggs if (data & 0x80) {
555 1.1 briggs data |= 0xffffff00;
556 1.1 briggs }
557 1.1 briggs } else if (ext_bytes == 2) {
558 1.1 briggs /* sign-extend word to long */
559 1.1 briggs data &= 0xffff;
560 1.1 briggs if (data & 0x8000) {
561 1.1 briggs data |= 0xffff0000;
562 1.1 briggs }
563 1.1 briggs }
564 1.1 briggs insn->is_advance += 2;
565 1.1 briggs dst[0] = data;
566 1.1 briggs }
567 1.1 briggs if (2 < ext_bytes) {
568 1.1 briggs data = fusword(frame->f_pc + insn->is_advance);
569 1.1 briggs if (data < 0) {
570 1.1 briggs return SIGSEGV;
571 1.1 briggs }
572 1.1 briggs insn->is_advance += 2;
573 1.1 briggs dst[0] <<= 16;
574 1.1 briggs dst[0] |= data;
575 1.1 briggs }
576 1.1 briggs if (4 < ext_bytes) {
577 1.1 briggs data = fusword(frame->f_pc + insn->is_advance);
578 1.1 briggs if (data < 0) {
579 1.1 briggs return SIGSEGV;
580 1.1 briggs }
581 1.1 briggs dst[1] = data << 16;
582 1.1 briggs data = fusword(frame->f_pc + insn->is_advance + 2);
583 1.1 briggs if (data < 0) {
584 1.1 briggs return SIGSEGV;
585 1.1 briggs }
586 1.1 briggs insn->is_advance += 4;
587 1.1 briggs dst[1] |= data;
588 1.1 briggs }
589 1.1 briggs if (8 < ext_bytes) {
590 1.1 briggs data = fusword(frame->f_pc + insn->is_advance);
591 1.1 briggs if (data < 0) {
592 1.1 briggs return SIGSEGV;
593 1.1 briggs }
594 1.1 briggs dst[2] = data << 16;
595 1.1 briggs data = fusword(frame->f_pc + insn->is_advance + 2);
596 1.1 briggs if (data < 0) {
597 1.1 briggs return SIGSEGV;
598 1.1 briggs }
599 1.1 briggs insn->is_advance += 4;
600 1.1 briggs dst[2] |= data;
601 1.1 briggs }
602 1.1 briggs
603 1.1 briggs return 0;
604 1.1 briggs }
605 1.1 briggs
606 1.1 briggs /*
607 1.1 briggs * fetch_disp: fetch displacement in full extention words
608 1.1 briggs */
609 1.1 briggs static int
610 1.1 briggs fetch_disp(frame, insn, size, res)
611 1.1 briggs struct frame *frame;
612 1.1 briggs struct instruction *insn;
613 1.1 briggs int size, *res;
614 1.1 briggs {
615 1.1 briggs int disp, word;
616 1.1 briggs
617 1.1 briggs if (size == 1) {
618 1.1 briggs word = fusword(frame->f_pc + insn->is_advance);
619 1.1 briggs if (word < 0) {
620 1.1 briggs return SIGSEGV;
621 1.1 briggs }
622 1.1 briggs disp = word & 0xffff;
623 1.1 briggs if (disp & 0x8000) {
624 1.1 briggs /* sign-extend */
625 1.1 briggs disp |= 0xffff0000;
626 1.1 briggs }
627 1.1 briggs insn->is_advance += 2;
628 1.1 briggs } else if (size == 2) {
629 1.1 briggs word = fusword(frame->f_pc + insn->is_advance);
630 1.1 briggs if (word < 0) {
631 1.1 briggs return SIGSEGV;
632 1.1 briggs }
633 1.1 briggs disp = word << 16;
634 1.1 briggs word = fusword(frame->f_pc + insn->is_advance + 2);
635 1.1 briggs if (word < 0) {
636 1.1 briggs return SIGSEGV;
637 1.1 briggs }
638 1.1 briggs disp |= (word & 0xffff);
639 1.1 briggs insn->is_advance += 4;
640 1.1 briggs } else {
641 1.1 briggs disp = 0;
642 1.1 briggs }
643 1.1 briggs *res = disp;
644 1.1 briggs return 0;
645 1.1 briggs }
646 1.1 briggs
647 1.1 briggs /*
648 1.1 briggs * Calculates an effective address for all address modes except for
649 1.1 briggs * register direct, absolute, and immediate modes. However, it does
650 1.1 briggs * not take care of predecrement/postincrement of register content.
651 1.1 briggs * Returns a signal value (0 == no error).
652 1.1 briggs */
653 1.1 briggs static int
654 1.1 briggs calc_ea(ea, ptr, eaddr)
655 1.1 briggs struct insn_ea *ea;
656 1.1 briggs char *ptr; /* base address (usually a register content) */
657 1.1 briggs char **eaddr; /* pointer to result pointer */
658 1.1 briggs {
659 1.1 briggs int data, word, sig;
660 1.1 briggs
661 1.2 briggs if (fpu_debug_level & DL_EA) {
662 1.1 briggs printf(" calc_ea: reg indirect (reg) = 0x%08x\n", ptr);
663 1.1 briggs }
664 1.1 briggs
665 1.1 briggs if (ea->ea_flags & EA_OFFSET) {
666 1.1 briggs /* apply the signed offset */
667 1.2 briggs if (fpu_debug_level & DL_EA) {
668 1.1 briggs printf(" calc_ea: offset %d\n", ea->ea_offset);
669 1.1 briggs }
670 1.1 briggs ptr += ea->ea_offset;
671 1.1 briggs } else if (ea->ea_flags & EA_INDEXED) {
672 1.2 briggs if (fpu_debug_level & DL_EA) {
673 1.1 briggs printf(" calc_ea: indexed mode\n");
674 1.1 briggs }
675 1.1 briggs
676 1.1 briggs if (ea->ea_flags & EA_BASE_SUPPRSS) {
677 1.1 briggs /* base register is suppressed */
678 1.1 briggs ptr = (char *)ea->ea_basedisp;
679 1.1 briggs } else {
680 1.1 briggs ptr += ea->ea_basedisp;
681 1.1 briggs }
682 1.1 briggs
683 1.1 briggs if (ea->ea_flags & EA_MEM_INDIR) {
684 1.2 briggs if (fpu_debug_level & DL_EA) {
685 1.1 briggs printf(" calc_ea: mem indir mode: basedisp=%08x, outerdisp=%08x\n",
686 1.1 briggs ea->ea_basedisp, ea->ea_outerdisp);
687 1.1 briggs printf(" calc_ea: addr fetched from 0x%08x\n", ptr);
688 1.1 briggs }
689 1.1 briggs /* memory indirect modes */
690 1.1 briggs word = fusword(ptr);
691 1.1 briggs if (word < 0) {
692 1.1 briggs return SIGSEGV;
693 1.1 briggs }
694 1.1 briggs word <<= 16;
695 1.1 briggs data = fusword(ptr + 2);
696 1.1 briggs if (data < 0) {
697 1.1 briggs return SIGSEGV;
698 1.1 briggs }
699 1.1 briggs word |= data;
700 1.2 briggs if (fpu_debug_level & DL_STOREEA) {
701 1.1 briggs printf(" calc_ea: fetched ptr 0x%08x\n", word);
702 1.1 briggs }
703 1.1 briggs ptr = (char *)word + ea->ea_outerdisp;
704 1.1 briggs }
705 1.1 briggs }
706 1.1 briggs
707 1.1 briggs *eaddr = ptr;
708 1.1 briggs
709 1.1 briggs return 0;
710 1.1 briggs }
711