fpu_calcea.c revision 1.22 1 1.22 mrg /* $NetBSD: fpu_calcea.c,v 1.22 2010/06/06 04:50:07 mrg Exp $ */
2 1.1 briggs
3 1.1 briggs /*
4 1.1 briggs * Copyright (c) 1995 Gordon W. Ross
5 1.1 briggs * portion Copyright (c) 1995 Ken Nakata
6 1.1 briggs * All rights reserved.
7 1.1 briggs *
8 1.1 briggs * Redistribution and use in source and binary forms, with or without
9 1.1 briggs * modification, are permitted provided that the following conditions
10 1.1 briggs * are met:
11 1.1 briggs * 1. Redistributions of source code must retain the above copyright
12 1.1 briggs * notice, this list of conditions and the following disclaimer.
13 1.1 briggs * 2. Redistributions in binary form must reproduce the above copyright
14 1.1 briggs * notice, this list of conditions and the following disclaimer in the
15 1.1 briggs * documentation and/or other materials provided with the distribution.
16 1.1 briggs * 3. The name of the author may not be used to endorse or promote products
17 1.1 briggs * derived from this software without specific prior written permission.
18 1.1 briggs * 4. All advertising materials mentioning features or use of this software
19 1.1 briggs * must display the following acknowledgement:
20 1.1 briggs * This product includes software developed by Gordon Ross
21 1.1 briggs *
22 1.1 briggs * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
23 1.1 briggs * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
24 1.1 briggs * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
25 1.1 briggs * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
26 1.1 briggs * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
27 1.1 briggs * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
28 1.1 briggs * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
29 1.1 briggs * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
30 1.1 briggs * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
31 1.1 briggs * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
32 1.1 briggs */
33 1.15 lukem
34 1.22 mrg #include "opt_m68k_arch.h"
35 1.22 mrg
36 1.15 lukem #include <sys/cdefs.h>
37 1.22 mrg __KERNEL_RCSID(0, "$NetBSD: fpu_calcea.c,v 1.22 2010/06/06 04:50:07 mrg Exp $");
38 1.1 briggs
39 1.3 briggs #include <sys/param.h>
40 1.1 briggs #include <sys/signal.h>
41 1.4 briggs #include <sys/systm.h>
42 1.1 briggs #include <machine/frame.h>
43 1.10 is #include <m68k/m68k.h>
44 1.1 briggs
45 1.1 briggs #include "fpu_emulate.h"
46 1.1 briggs
47 1.1 briggs /*
48 1.1 briggs * Prototypes of static functions
49 1.1 briggs */
50 1.19 dsl static int decode_ea6(struct frame *frame, struct instruction *insn,
51 1.19 dsl struct insn_ea *ea, int modreg);
52 1.19 dsl static int fetch_immed(struct frame *frame, struct instruction *insn,
53 1.19 dsl int *dst);
54 1.19 dsl static int fetch_disp(struct frame *frame, struct instruction *insn,
55 1.19 dsl int size, int *res);
56 1.19 dsl static int calc_ea(struct insn_ea *ea, char *ptr, char **eaddr);
57 1.4 briggs
58 1.1 briggs /*
59 1.1 briggs * Helper routines for dealing with "effective address" values.
60 1.1 briggs */
61 1.1 briggs
62 1.1 briggs /*
63 1.1 briggs * Decode an effective address into internal form.
64 1.1 briggs * Returns zero on success, else signal number.
65 1.1 briggs */
66 1.1 briggs int
67 1.20 dsl fpu_decode_ea(struct frame *frame, struct instruction *insn, struct insn_ea *ea, int modreg)
68 1.1 briggs {
69 1.4 briggs int sig;
70 1.1 briggs
71 1.1 briggs #ifdef DEBUG
72 1.1 briggs if (insn->is_datasize < 0) {
73 1.14 provos panic("decode_ea: called with uninitialized datasize");
74 1.1 briggs }
75 1.1 briggs #endif
76 1.1 briggs
77 1.1 briggs sig = 0;
78 1.1 briggs
79 1.1 briggs /* Set the most common value here. */
80 1.1 briggs ea->ea_regnum = 8 + (modreg & 7);
81 1.1 briggs
82 1.8 briggs if ((modreg & 060) == 0) {
83 1.8 briggs /* register direct */
84 1.8 briggs ea->ea_regnum = modreg & 0xf;
85 1.1 briggs ea->ea_flags = EA_DIRECT;
86 1.8 briggs #ifdef DEBUG_FPE
87 1.8 briggs printf("decode_ea: register direct reg=%d\n", ea->ea_regnum);
88 1.8 briggs #endif
89 1.9 minoura } else if ((modreg & 077) == 074) {
90 1.8 briggs /* immediate */
91 1.8 briggs ea->ea_flags = EA_IMMED;
92 1.8 briggs sig = fetch_immed(frame, insn, &ea->ea_immed[0]);
93 1.8 briggs #ifdef DEBUG_FPE
94 1.8 briggs printf("decode_ea: immediate size=%d\n", insn->is_datasize);
95 1.8 briggs #endif
96 1.8 briggs }
97 1.8 briggs /*
98 1.8 briggs * rest of the address modes need to be separately
99 1.8 briggs * handled for the LC040 and the others.
100 1.8 briggs */
101 1.10 is #if 0 /* XXX */
102 1.10 is else if (frame->f_format == 4 && frame->f_fmt4.f_fa) {
103 1.8 briggs /* LC040 */
104 1.8 briggs ea->ea_flags = EA_FRAME_EA;
105 1.8 briggs ea->ea_fea = frame->f_fmt4.f_fa;
106 1.8 briggs #ifdef DEBUG_FPE
107 1.10 is printf("decode_ea: 68LC040 - in-frame EA (%p) size %d\n",
108 1.10 is (void *)ea->ea_fea, insn->is_datasize);
109 1.8 briggs #endif
110 1.8 briggs if ((modreg & 070) == 030) {
111 1.8 briggs /* postincrement mode */
112 1.8 briggs ea->ea_flags |= EA_POSTINCR;
113 1.8 briggs } else if ((modreg & 070) == 040) {
114 1.8 briggs /* predecrement mode */
115 1.8 briggs ea->ea_flags |= EA_PREDECR;
116 1.10 is #ifdef M68060
117 1.10 is #if defined(M68020) || defined(M68030) || defined(M68040)
118 1.10 is if (cputype == CPU_68060)
119 1.10 is #endif
120 1.10 is if (insn->is_datasize == 12)
121 1.10 is ea->ea_fea -= 8;
122 1.10 is #endif
123 1.1 briggs }
124 1.10 is }
125 1.10 is #endif /* XXX */
126 1.10 is else {
127 1.8 briggs /* 020/030 */
128 1.8 briggs switch (modreg & 070) {
129 1.1 briggs
130 1.8 briggs case 020: /* (An) */
131 1.8 briggs ea->ea_flags = 0;
132 1.8 briggs #ifdef DEBUG_FPE
133 1.8 briggs printf("decode_ea: register indirect reg=%d\n", ea->ea_regnum);
134 1.8 briggs #endif
135 1.8 briggs break;
136 1.1 briggs
137 1.8 briggs case 030: /* (An)+ */
138 1.8 briggs ea->ea_flags = EA_POSTINCR;
139 1.8 briggs #ifdef DEBUG_FPE
140 1.8 briggs printf("decode_ea: reg indirect postincrement reg=%d\n",
141 1.1 briggs ea->ea_regnum);
142 1.8 briggs #endif
143 1.8 briggs break;
144 1.1 briggs
145 1.8 briggs case 040: /* -(An) */
146 1.8 briggs ea->ea_flags = EA_PREDECR;
147 1.8 briggs #ifdef DEBUG_FPE
148 1.8 briggs printf("decode_ea: reg indirect predecrement reg=%d\n",
149 1.1 briggs ea->ea_regnum);
150 1.8 briggs #endif
151 1.1 briggs break;
152 1.1 briggs
153 1.8 briggs case 050: /* (d16,An) */
154 1.8 briggs ea->ea_flags = EA_OFFSET;
155 1.8 briggs sig = fetch_disp(frame, insn, 1, &ea->ea_offset);
156 1.8 briggs #ifdef DEBUG_FPE
157 1.8 briggs printf("decode_ea: reg indirect with displacement reg=%d\n",
158 1.8 briggs ea->ea_regnum);
159 1.8 briggs #endif
160 1.1 briggs break;
161 1.1 briggs
162 1.8 briggs case 060: /* (d8,An,Xn) */
163 1.8 briggs ea->ea_flags = EA_INDEXED;
164 1.8 briggs sig = decode_ea6(frame, insn, ea, modreg);
165 1.1 briggs break;
166 1.1 briggs
167 1.8 briggs case 070: /* misc. */
168 1.8 briggs ea->ea_regnum = (modreg & 7);
169 1.8 briggs switch (modreg & 7) {
170 1.8 briggs
171 1.8 briggs case 0: /* (xxxx).W */
172 1.8 briggs ea->ea_flags = EA_ABS;
173 1.8 briggs sig = fetch_disp(frame, insn, 1, &ea->ea_absaddr);
174 1.8 briggs #ifdef DEBUG_FPE
175 1.8 briggs printf("decode_ea: absolute address (word)\n");
176 1.8 briggs #endif
177 1.8 briggs break;
178 1.1 briggs
179 1.8 briggs case 1: /* (xxxxxxxx).L */
180 1.8 briggs ea->ea_flags = EA_ABS;
181 1.8 briggs sig = fetch_disp(frame, insn, 2, &ea->ea_absaddr);
182 1.8 briggs #ifdef DEBUG_FPE
183 1.8 briggs printf("decode_ea: absolute address (long)\n");
184 1.8 briggs #endif
185 1.8 briggs break;
186 1.1 briggs
187 1.8 briggs case 2: /* (d16,PC) */
188 1.8 briggs ea->ea_flags = EA_PC_REL | EA_OFFSET;
189 1.8 briggs sig = fetch_disp(frame, insn, 1, &ea->ea_absaddr);
190 1.8 briggs #ifdef DEBUG_FPE
191 1.8 briggs printf("decode_ea: pc relative word displacement\n");
192 1.8 briggs #endif
193 1.8 briggs break;
194 1.1 briggs
195 1.8 briggs case 3: /* (d8,PC,Xn) */
196 1.8 briggs ea->ea_flags = EA_PC_REL | EA_INDEXED;
197 1.8 briggs sig = decode_ea6(frame, insn, ea, modreg);
198 1.8 briggs break;
199 1.8 briggs
200 1.8 briggs case 4: /* #data */
201 1.8 briggs /* it should have been taken care of earlier */
202 1.8 briggs default:
203 1.8 briggs #ifdef DEBUG_FPE
204 1.8 briggs printf("decode_ea: invalid addr mode (7,%d)\n", modreg & 7);
205 1.8 briggs #endif
206 1.8 briggs return SIGILL;
207 1.8 briggs } /* switch for mode 7 */
208 1.8 briggs break;
209 1.8 briggs } /* switch mode */
210 1.8 briggs }
211 1.8 briggs ea->ea_moffs = 0;
212 1.1 briggs
213 1.1 briggs return sig;
214 1.1 briggs }
215 1.1 briggs
216 1.1 briggs /*
217 1.1 briggs * Decode Mode=6 address modes
218 1.1 briggs */
219 1.1 briggs static int
220 1.20 dsl decode_ea6(struct frame *frame, struct instruction *insn, struct insn_ea *ea, int modreg)
221 1.1 briggs {
222 1.4 briggs int extword, idx;
223 1.1 briggs int basedisp, outerdisp;
224 1.1 briggs int bd_size, od_size;
225 1.1 briggs int sig;
226 1.1 briggs
227 1.8 briggs extword = fusword((void *) (insn->is_pc + insn->is_advance));
228 1.1 briggs if (extword < 0) {
229 1.1 briggs return SIGSEGV;
230 1.1 briggs }
231 1.1 briggs insn->is_advance += 2;
232 1.1 briggs
233 1.1 briggs /* get register index */
234 1.1 briggs ea->ea_idxreg = (extword >> 12) & 0xf;
235 1.1 briggs idx = frame->f_regs[ea->ea_idxreg];
236 1.1 briggs if ((extword & 0x0800) == 0) {
237 1.1 briggs /* if word sized index, sign-extend */
238 1.1 briggs idx &= 0xffff;
239 1.1 briggs if (idx & 0x8000) {
240 1.1 briggs idx |= 0xffff0000;
241 1.1 briggs }
242 1.1 briggs }
243 1.1 briggs /* scale register index */
244 1.1 briggs idx <<= ((extword >>9) & 3);
245 1.1 briggs
246 1.1 briggs if ((extword & 0x100) == 0) {
247 1.12 toshii /* brief extension word - sign-extend the displacement */
248 1.1 briggs basedisp = (extword & 0xff);
249 1.1 briggs if (basedisp & 0x80) {
250 1.1 briggs basedisp |= 0xffffff00;
251 1.1 briggs }
252 1.1 briggs
253 1.1 briggs ea->ea_basedisp = idx + basedisp;
254 1.1 briggs ea->ea_outerdisp = 0;
255 1.8 briggs #if DEBUG_FPE
256 1.8 briggs printf("decode_ea6: brief ext word idxreg=%d, basedisp=%08x\n",
257 1.8 briggs ea->ea_idxreg, ea->ea_basedisp);
258 1.8 briggs #endif
259 1.1 briggs } else {
260 1.12 toshii /* full extension word */
261 1.1 briggs if (extword & 0x80) {
262 1.1 briggs ea->ea_flags |= EA_BASE_SUPPRSS;
263 1.1 briggs }
264 1.1 briggs bd_size = ((extword >> 4) & 3) - 1;
265 1.1 briggs od_size = (extword & 3) - 1;
266 1.1 briggs sig = fetch_disp(frame, insn, bd_size, &basedisp);
267 1.1 briggs if (sig) {
268 1.1 briggs return sig;
269 1.1 briggs }
270 1.1 briggs if (od_size >= 0) {
271 1.1 briggs ea->ea_flags |= EA_MEM_INDIR;
272 1.1 briggs }
273 1.1 briggs sig = fetch_disp(frame, insn, od_size, &outerdisp);
274 1.1 briggs if (sig) {
275 1.1 briggs return sig;
276 1.1 briggs }
277 1.1 briggs
278 1.1 briggs switch (extword & 0x44) {
279 1.1 briggs case 0: /* preindexed */
280 1.1 briggs ea->ea_basedisp = basedisp + idx;
281 1.1 briggs ea->ea_outerdisp = outerdisp;
282 1.1 briggs break;
283 1.1 briggs case 4: /* postindexed */
284 1.1 briggs ea->ea_basedisp = basedisp;
285 1.1 briggs ea->ea_outerdisp = outerdisp + idx;
286 1.1 briggs break;
287 1.1 briggs case 0x40: /* no index */
288 1.1 briggs ea->ea_basedisp = basedisp;
289 1.1 briggs ea->ea_outerdisp = outerdisp;
290 1.1 briggs break;
291 1.1 briggs default:
292 1.1 briggs #ifdef DEBUG
293 1.8 briggs printf("decode_ea6: invalid indirect mode: ext word %04x\n",
294 1.1 briggs extword);
295 1.1 briggs #endif
296 1.1 briggs return SIGILL;
297 1.1 briggs break;
298 1.1 briggs }
299 1.8 briggs #if DEBUG_FPE
300 1.8 briggs printf("decode_ea6: full ext idxreg=%d, basedisp=%x, outerdisp=%x\n",
301 1.8 briggs ea->ea_idxreg, ea->ea_basedisp, ea->ea_outerdisp);
302 1.8 briggs #endif
303 1.1 briggs }
304 1.8 briggs #if DEBUG_FPE
305 1.8 briggs printf("decode_ea6: regnum=%d, flags=%x\n",
306 1.8 briggs ea->ea_regnum, ea->ea_flags);
307 1.8 briggs #endif
308 1.1 briggs return 0;
309 1.1 briggs }
310 1.1 briggs
311 1.1 briggs /*
312 1.1 briggs * Load a value from an effective address.
313 1.1 briggs * Returns zero on success, else signal number.
314 1.1 briggs */
315 1.1 briggs int
316 1.20 dsl fpu_load_ea(struct frame *frame, struct instruction *insn, struct insn_ea *ea, char *dst)
317 1.1 briggs {
318 1.1 briggs int *reg;
319 1.1 briggs char *src;
320 1.1 briggs int len, step;
321 1.4 briggs int sig;
322 1.1 briggs
323 1.8 briggs #ifdef DIAGNOSTIC
324 1.1 briggs if (ea->ea_regnum & ~0xF) {
325 1.8 briggs panic("load_ea: bad regnum");
326 1.1 briggs }
327 1.1 briggs #endif
328 1.1 briggs
329 1.8 briggs #ifdef DEBUG_FPE
330 1.8 briggs printf("load_ea: frame at %p\n", frame);
331 1.8 briggs #endif
332 1.8 briggs /* dst is always int or larger. */
333 1.1 briggs len = insn->is_datasize;
334 1.1 briggs if (len < 4) {
335 1.1 briggs dst += (4 - len);
336 1.1 briggs }
337 1.1 briggs step = (len == 1 && ea->ea_regnum == 15 /* sp */) ? 2 : len;
338 1.1 briggs
339 1.11 is #if 0
340 1.8 briggs if (ea->ea_flags & EA_FRAME_EA) {
341 1.8 briggs /* Using LC040 frame EA */
342 1.8 briggs #ifdef DEBUG_FPE
343 1.8 briggs if (ea->ea_flags & (EA_PREDECR|EA_POSTINCR)) {
344 1.8 briggs printf("load_ea: frame ea %08x w/r%d\n",
345 1.8 briggs ea->ea_fea, ea->ea_regnum);
346 1.8 briggs } else {
347 1.8 briggs printf("load_ea: frame ea %08x\n", ea->ea_fea);
348 1.8 briggs }
349 1.8 briggs #endif
350 1.8 briggs src = (char *)ea->ea_fea;
351 1.8 briggs copyin(src + ea->ea_moffs, dst, len);
352 1.8 briggs if (ea->ea_flags & EA_PREDECR) {
353 1.8 briggs frame->f_regs[ea->ea_regnum] = ea->ea_fea;
354 1.8 briggs ea->ea_fea -= step;
355 1.8 briggs ea->ea_moffs = 0;
356 1.8 briggs } else if (ea->ea_flags & EA_POSTINCR) {
357 1.8 briggs ea->ea_fea += step;
358 1.8 briggs frame->f_regs[ea->ea_regnum] = ea->ea_fea;
359 1.8 briggs ea->ea_moffs = 0;
360 1.8 briggs } else {
361 1.8 briggs ea->ea_moffs += step;
362 1.8 briggs }
363 1.8 briggs /* That's it, folks */
364 1.18 tsutsui } else
365 1.18 tsutsui #endif
366 1.18 tsutsui if (ea->ea_flags & EA_DIRECT) {
367 1.1 briggs if (len > 4) {
368 1.1 briggs #ifdef DEBUG
369 1.16 wiz printf("load_ea: operand doesn't fit CPU reg\n");
370 1.1 briggs #endif
371 1.1 briggs return SIGILL;
372 1.1 briggs }
373 1.8 briggs if (ea->ea_moffs > 0) {
374 1.1 briggs #ifdef DEBUG
375 1.16 wiz printf("load_ea: more than one move from CPU reg\n");
376 1.1 briggs #endif
377 1.1 briggs return SIGILL;
378 1.1 briggs }
379 1.1 briggs src = (char *)&frame->f_regs[ea->ea_regnum];
380 1.1 briggs /* The source is an int. */
381 1.1 briggs if (len < 4) {
382 1.1 briggs src += (4 - len);
383 1.8 briggs #ifdef DEBUG_FPE
384 1.8 briggs printf("load_ea: short/byte opr - addr adjusted\n");
385 1.8 briggs #endif
386 1.1 briggs }
387 1.8 briggs #ifdef DEBUG_FPE
388 1.8 briggs printf("load_ea: src %p\n", src);
389 1.8 briggs #endif
390 1.13 tsutsui memcpy(dst, src, len);
391 1.18 tsutsui } else if (ea->ea_flags & EA_IMMED) {
392 1.8 briggs #ifdef DEBUG_FPE
393 1.8 briggs printf("load_ea: immed %08x%08x%08x size %d\n",
394 1.8 briggs ea->ea_immed[0], ea->ea_immed[1], ea->ea_immed[2], len);
395 1.8 briggs #endif
396 1.1 briggs src = (char *)&ea->ea_immed[0];
397 1.1 briggs if (len < 4) {
398 1.1 briggs src += (4 - len);
399 1.8 briggs #ifdef DEBUG_FPE
400 1.8 briggs printf("load_ea: short/byte immed opr - addr adjusted\n");
401 1.8 briggs #endif
402 1.1 briggs }
403 1.13 tsutsui memcpy(dst, src, len);
404 1.1 briggs } else if (ea->ea_flags & EA_ABS) {
405 1.8 briggs #ifdef DEBUG_FPE
406 1.8 briggs printf("load_ea: abs addr %08x\n", ea->ea_absaddr);
407 1.8 briggs #endif
408 1.1 briggs src = (char *)ea->ea_absaddr;
409 1.1 briggs copyin(src, dst, len);
410 1.1 briggs } else /* register indirect */ {
411 1.1 briggs if (ea->ea_flags & EA_PC_REL) {
412 1.8 briggs #ifdef DEBUG_FPE
413 1.8 briggs printf("load_ea: using PC\n");
414 1.8 briggs #endif
415 1.1 briggs reg = NULL;
416 1.1 briggs /* Grab the register contents. 4 is offset to the first
417 1.12 toshii extension word from the opcode */
418 1.8 briggs src = (char *)insn->is_pc + 4;
419 1.8 briggs #ifdef DEBUG_FPE
420 1.8 briggs printf("load_ea: pc relative pc+4 = %p\n", src);
421 1.8 briggs #endif
422 1.1 briggs } else /* not PC relative */ {
423 1.8 briggs #ifdef DEBUG_FPE
424 1.8 briggs printf("load_ea: using register %c%d\n",
425 1.8 briggs (ea->ea_regnum >= 8) ? 'a' : 'd', ea->ea_regnum & 7);
426 1.8 briggs #endif
427 1.1 briggs /* point to the register */
428 1.1 briggs reg = &frame->f_regs[ea->ea_regnum];
429 1.1 briggs
430 1.1 briggs if (ea->ea_flags & EA_PREDECR) {
431 1.8 briggs #ifdef DEBUG_FPE
432 1.8 briggs printf("load_ea: predecr mode - reg decremented\n");
433 1.8 briggs #endif
434 1.1 briggs *reg -= step;
435 1.8 briggs ea->ea_moffs = 0;
436 1.1 briggs }
437 1.1 briggs
438 1.1 briggs /* Grab the register contents. */
439 1.1 briggs src = (char *)*reg;
440 1.8 briggs #ifdef DEBUG_FPE
441 1.8 briggs printf("load_ea: reg indirect reg = %p\n", src);
442 1.8 briggs #endif
443 1.1 briggs }
444 1.1 briggs
445 1.1 briggs sig = calc_ea(ea, src, &src);
446 1.1 briggs if (sig)
447 1.1 briggs return sig;
448 1.1 briggs
449 1.8 briggs copyin(src + ea->ea_moffs, dst, len);
450 1.1 briggs
451 1.1 briggs /* do post-increment */
452 1.1 briggs if (ea->ea_flags & EA_POSTINCR) {
453 1.1 briggs if (ea->ea_flags & EA_PC_REL) {
454 1.1 briggs #ifdef DEBUG
455 1.8 briggs printf("load_ea: tried to postincrement PC\n");
456 1.1 briggs #endif
457 1.1 briggs return SIGILL;
458 1.1 briggs }
459 1.1 briggs *reg += step;
460 1.8 briggs ea->ea_moffs = 0;
461 1.8 briggs #ifdef DEBUG_FPE
462 1.8 briggs printf("load_ea: postinc mode - reg incremented\n");
463 1.8 briggs #endif
464 1.1 briggs } else {
465 1.8 briggs ea->ea_moffs += len;
466 1.1 briggs }
467 1.1 briggs }
468 1.1 briggs
469 1.1 briggs return 0;
470 1.1 briggs }
471 1.1 briggs
472 1.1 briggs /*
473 1.1 briggs * Store a value at the effective address.
474 1.1 briggs * Returns zero on success, else signal number.
475 1.1 briggs */
476 1.1 briggs int
477 1.20 dsl fpu_store_ea(struct frame *frame, struct instruction *insn, struct insn_ea *ea, char *src)
478 1.1 briggs {
479 1.1 briggs int *reg;
480 1.1 briggs char *dst;
481 1.1 briggs int len, step;
482 1.4 briggs int sig;
483 1.1 briggs
484 1.1 briggs #ifdef DIAGNOSTIC
485 1.8 briggs if (ea->ea_regnum & ~0xf) {
486 1.8 briggs panic("store_ea: bad regnum");
487 1.1 briggs }
488 1.1 briggs #endif
489 1.1 briggs
490 1.1 briggs if (ea->ea_flags & (EA_IMMED|EA_PC_REL)) {
491 1.1 briggs /* not alterable address mode */
492 1.1 briggs #ifdef DEBUG
493 1.8 briggs printf("store_ea: not alterable address mode\n");
494 1.1 briggs #endif
495 1.1 briggs return SIGILL;
496 1.1 briggs }
497 1.1 briggs
498 1.8 briggs /* src is always int or larger. */
499 1.1 briggs len = insn->is_datasize;
500 1.1 briggs if (len < 4) {
501 1.1 briggs src += (4 - len);
502 1.1 briggs }
503 1.1 briggs step = (len == 1 && ea->ea_regnum == 15 /* sp */) ? 2 : len;
504 1.1 briggs
505 1.8 briggs if (ea->ea_flags & EA_FRAME_EA) {
506 1.8 briggs /* Using LC040 frame EA */
507 1.8 briggs #ifdef DEBUG_FPE
508 1.8 briggs if (ea->ea_flags & (EA_PREDECR|EA_POSTINCR)) {
509 1.8 briggs printf("store_ea: frame ea %08x w/r%d\n",
510 1.8 briggs ea->ea_fea, ea->ea_regnum);
511 1.8 briggs } else {
512 1.8 briggs printf("store_ea: frame ea %08x\n", ea->ea_fea);
513 1.8 briggs }
514 1.8 briggs #endif
515 1.8 briggs dst = (char *)ea->ea_fea;
516 1.8 briggs copyout(src, dst + ea->ea_moffs, len);
517 1.8 briggs if (ea->ea_flags & EA_PREDECR) {
518 1.8 briggs frame->f_regs[ea->ea_regnum] = ea->ea_fea;
519 1.8 briggs ea->ea_fea -= step;
520 1.8 briggs ea->ea_moffs = 0;
521 1.8 briggs } else if (ea->ea_flags & EA_POSTINCR) {
522 1.8 briggs ea->ea_fea += step;
523 1.8 briggs frame->f_regs[ea->ea_regnum] = ea->ea_fea;
524 1.8 briggs ea->ea_moffs = 0;
525 1.8 briggs } else {
526 1.8 briggs ea->ea_moffs += step;
527 1.1 briggs }
528 1.8 briggs /* That's it, folks */
529 1.8 briggs } else if (ea->ea_flags & EA_ABS) {
530 1.8 briggs #ifdef DEBUG_FPE
531 1.8 briggs printf("store_ea: abs addr %08x\n", ea->ea_absaddr);
532 1.8 briggs #endif
533 1.1 briggs dst = (char *)ea->ea_absaddr;
534 1.8 briggs copyout(src, dst + ea->ea_moffs, len);
535 1.8 briggs ea->ea_moffs += len;
536 1.1 briggs } else if (ea->ea_flags & EA_DIRECT) {
537 1.1 briggs if (len > 4) {
538 1.1 briggs #ifdef DEBUG
539 1.16 wiz printf("store_ea: operand doesn't fit CPU reg\n");
540 1.1 briggs #endif
541 1.1 briggs return SIGILL;
542 1.1 briggs }
543 1.8 briggs if (ea->ea_moffs > 0) {
544 1.1 briggs #ifdef DEBUG
545 1.16 wiz printf("store_ea: more than one move to CPU reg\n");
546 1.1 briggs #endif
547 1.1 briggs return SIGILL;
548 1.1 briggs }
549 1.1 briggs dst = (char*)&frame->f_regs[ea->ea_regnum];
550 1.1 briggs /* The destination is an int. */
551 1.1 briggs if (len < 4) {
552 1.1 briggs dst += (4 - len);
553 1.8 briggs #ifdef DEBUG_FPE
554 1.8 briggs printf("store_ea: short/byte opr - dst addr adjusted\n");
555 1.8 briggs #endif
556 1.1 briggs }
557 1.8 briggs #ifdef DEBUG_FPE
558 1.8 briggs printf("store_ea: dst %p\n", dst);
559 1.8 briggs #endif
560 1.13 tsutsui memcpy(dst, src, len);
561 1.1 briggs } else /* One of MANY indirect forms... */ {
562 1.8 briggs #ifdef DEBUG_FPE
563 1.8 briggs printf("store_ea: using register %c%d\n",
564 1.8 briggs (ea->ea_regnum >= 8) ? 'a' : 'd', ea->ea_regnum & 7);
565 1.8 briggs #endif
566 1.1 briggs /* point to the register */
567 1.1 briggs reg = &(frame->f_regs[ea->ea_regnum]);
568 1.1 briggs
569 1.1 briggs /* do pre-decrement */
570 1.1 briggs if (ea->ea_flags & EA_PREDECR) {
571 1.8 briggs #ifdef DEBUG_FPE
572 1.8 briggs printf("store_ea: predecr mode - reg decremented\n");
573 1.8 briggs #endif
574 1.1 briggs *reg -= step;
575 1.8 briggs ea->ea_moffs = 0;
576 1.1 briggs }
577 1.1 briggs
578 1.1 briggs /* calculate the effective address */
579 1.1 briggs sig = calc_ea(ea, (char *)*reg, &dst);
580 1.1 briggs if (sig)
581 1.1 briggs return sig;
582 1.1 briggs
583 1.8 briggs #ifdef DEBUG_FPE
584 1.8 briggs printf("store_ea: dst addr=%p+%d\n", dst, ea->ea_moffs);
585 1.8 briggs #endif
586 1.8 briggs copyout(src, dst + ea->ea_moffs, len);
587 1.1 briggs
588 1.1 briggs /* do post-increment */
589 1.1 briggs if (ea->ea_flags & EA_POSTINCR) {
590 1.1 briggs *reg += step;
591 1.8 briggs ea->ea_moffs = 0;
592 1.8 briggs #ifdef DEBUG_FPE
593 1.8 briggs printf("store_ea: postinc mode - reg incremented\n");
594 1.8 briggs #endif
595 1.1 briggs } else {
596 1.8 briggs ea->ea_moffs += len;
597 1.1 briggs }
598 1.1 briggs }
599 1.1 briggs
600 1.1 briggs return 0;
601 1.1 briggs }
602 1.1 briggs
603 1.1 briggs /*
604 1.1 briggs * fetch_immed: fetch immediate operand
605 1.1 briggs */
606 1.1 briggs static int
607 1.20 dsl fetch_immed(struct frame *frame, struct instruction *insn, int *dst)
608 1.1 briggs {
609 1.1 briggs int data, ext_bytes;
610 1.1 briggs
611 1.1 briggs ext_bytes = insn->is_datasize;
612 1.1 briggs
613 1.1 briggs if (0 < ext_bytes) {
614 1.8 briggs data = fusword((void *) (insn->is_pc + insn->is_advance));
615 1.1 briggs if (data < 0) {
616 1.1 briggs return SIGSEGV;
617 1.1 briggs }
618 1.1 briggs if (ext_bytes == 1) {
619 1.1 briggs /* sign-extend byte to long */
620 1.1 briggs data &= 0xff;
621 1.1 briggs if (data & 0x80) {
622 1.1 briggs data |= 0xffffff00;
623 1.1 briggs }
624 1.1 briggs } else if (ext_bytes == 2) {
625 1.1 briggs /* sign-extend word to long */
626 1.1 briggs data &= 0xffff;
627 1.1 briggs if (data & 0x8000) {
628 1.1 briggs data |= 0xffff0000;
629 1.1 briggs }
630 1.1 briggs }
631 1.1 briggs insn->is_advance += 2;
632 1.1 briggs dst[0] = data;
633 1.1 briggs }
634 1.1 briggs if (2 < ext_bytes) {
635 1.8 briggs data = fusword((void *) (insn->is_pc + insn->is_advance));
636 1.1 briggs if (data < 0) {
637 1.1 briggs return SIGSEGV;
638 1.1 briggs }
639 1.1 briggs insn->is_advance += 2;
640 1.1 briggs dst[0] <<= 16;
641 1.1 briggs dst[0] |= data;
642 1.1 briggs }
643 1.1 briggs if (4 < ext_bytes) {
644 1.8 briggs data = fusword((void *) (insn->is_pc + insn->is_advance));
645 1.1 briggs if (data < 0) {
646 1.1 briggs return SIGSEGV;
647 1.1 briggs }
648 1.1 briggs dst[1] = data << 16;
649 1.8 briggs data = fusword((void *) (insn->is_pc + insn->is_advance + 2));
650 1.1 briggs if (data < 0) {
651 1.1 briggs return SIGSEGV;
652 1.1 briggs }
653 1.1 briggs insn->is_advance += 4;
654 1.1 briggs dst[1] |= data;
655 1.1 briggs }
656 1.1 briggs if (8 < ext_bytes) {
657 1.8 briggs data = fusword((void *) (insn->is_pc + insn->is_advance));
658 1.1 briggs if (data < 0) {
659 1.1 briggs return SIGSEGV;
660 1.1 briggs }
661 1.1 briggs dst[2] = data << 16;
662 1.8 briggs data = fusword((void *) (insn->is_pc + insn->is_advance + 2));
663 1.1 briggs if (data < 0) {
664 1.1 briggs return SIGSEGV;
665 1.1 briggs }
666 1.1 briggs insn->is_advance += 4;
667 1.1 briggs dst[2] |= data;
668 1.1 briggs }
669 1.1 briggs
670 1.1 briggs return 0;
671 1.1 briggs }
672 1.1 briggs
673 1.1 briggs /*
674 1.12 toshii * fetch_disp: fetch displacement in full extension words
675 1.1 briggs */
676 1.1 briggs static int
677 1.21 dsl fetch_disp(struct frame *frame, struct instruction *insn, int size, int *res)
678 1.1 briggs {
679 1.1 briggs int disp, word;
680 1.1 briggs
681 1.1 briggs if (size == 1) {
682 1.8 briggs word = fusword((void *) (insn->is_pc + insn->is_advance));
683 1.1 briggs if (word < 0) {
684 1.1 briggs return SIGSEGV;
685 1.1 briggs }
686 1.1 briggs disp = word & 0xffff;
687 1.1 briggs if (disp & 0x8000) {
688 1.1 briggs /* sign-extend */
689 1.1 briggs disp |= 0xffff0000;
690 1.1 briggs }
691 1.1 briggs insn->is_advance += 2;
692 1.1 briggs } else if (size == 2) {
693 1.8 briggs word = fusword((void *) (insn->is_pc + insn->is_advance));
694 1.1 briggs if (word < 0) {
695 1.1 briggs return SIGSEGV;
696 1.1 briggs }
697 1.1 briggs disp = word << 16;
698 1.8 briggs word = fusword((void *) (insn->is_pc + insn->is_advance + 2));
699 1.1 briggs if (word < 0) {
700 1.1 briggs return SIGSEGV;
701 1.1 briggs }
702 1.1 briggs disp |= (word & 0xffff);
703 1.1 briggs insn->is_advance += 4;
704 1.1 briggs } else {
705 1.1 briggs disp = 0;
706 1.1 briggs }
707 1.1 briggs *res = disp;
708 1.1 briggs return 0;
709 1.1 briggs }
710 1.1 briggs
711 1.1 briggs /*
712 1.1 briggs * Calculates an effective address for all address modes except for
713 1.1 briggs * register direct, absolute, and immediate modes. However, it does
714 1.1 briggs * not take care of predecrement/postincrement of register content.
715 1.1 briggs * Returns a signal value (0 == no error).
716 1.1 briggs */
717 1.1 briggs static int
718 1.21 dsl calc_ea(struct insn_ea *ea, char *ptr, char **eaddr)
719 1.21 dsl /* ptr: base address (usually a register content) */
720 1.21 dsl /* eaddr: pointer to result pointer */
721 1.1 briggs {
722 1.4 briggs int data, word;
723 1.1 briggs
724 1.8 briggs #if DEBUG_FPE
725 1.8 briggs printf("calc_ea: reg indirect (reg) = %p\n", ptr);
726 1.8 briggs #endif
727 1.1 briggs
728 1.1 briggs if (ea->ea_flags & EA_OFFSET) {
729 1.1 briggs /* apply the signed offset */
730 1.8 briggs #if DEBUG_FPE
731 1.8 briggs printf("calc_ea: offset %d\n", ea->ea_offset);
732 1.8 briggs #endif
733 1.1 briggs ptr += ea->ea_offset;
734 1.1 briggs } else if (ea->ea_flags & EA_INDEXED) {
735 1.8 briggs #if DEBUG_FPE
736 1.8 briggs printf("calc_ea: indexed mode\n");
737 1.8 briggs #endif
738 1.1 briggs
739 1.1 briggs if (ea->ea_flags & EA_BASE_SUPPRSS) {
740 1.1 briggs /* base register is suppressed */
741 1.1 briggs ptr = (char *)ea->ea_basedisp;
742 1.1 briggs } else {
743 1.1 briggs ptr += ea->ea_basedisp;
744 1.1 briggs }
745 1.1 briggs
746 1.1 briggs if (ea->ea_flags & EA_MEM_INDIR) {
747 1.8 briggs #if DEBUG_FPE
748 1.8 briggs printf("calc_ea: mem indir mode: basedisp=%08x, outerdisp=%08x\n",
749 1.8 briggs ea->ea_basedisp, ea->ea_outerdisp);
750 1.8 briggs printf("calc_ea: addr fetched from %p\n", ptr);
751 1.8 briggs #endif
752 1.1 briggs /* memory indirect modes */
753 1.1 briggs word = fusword(ptr);
754 1.1 briggs if (word < 0) {
755 1.1 briggs return SIGSEGV;
756 1.1 briggs }
757 1.1 briggs word <<= 16;
758 1.1 briggs data = fusword(ptr + 2);
759 1.1 briggs if (data < 0) {
760 1.1 briggs return SIGSEGV;
761 1.1 briggs }
762 1.1 briggs word |= data;
763 1.8 briggs #if DEBUG_FPE
764 1.8 briggs printf("calc_ea: fetched ptr 0x%08x\n", word);
765 1.8 briggs #endif
766 1.1 briggs ptr = (char *)word + ea->ea_outerdisp;
767 1.1 briggs }
768 1.1 briggs }
769 1.1 briggs
770 1.1 briggs *eaddr = ptr;
771 1.1 briggs
772 1.1 briggs return 0;
773 1.1 briggs }
774