Home | History | Annotate | Line # | Download | only in fpe
fpu_calcea.c revision 1.3
      1  1.3  briggs /*	$NetBSD: fpu_calcea.c,v 1.3 1996/02/04 02:17:38 briggs Exp $	*/
      2  1.1  briggs 
      3  1.1  briggs /*
      4  1.1  briggs  * Copyright (c) 1995 Gordon W. Ross
      5  1.1  briggs  * portion Copyright (c) 1995 Ken Nakata
      6  1.1  briggs  * All rights reserved.
      7  1.1  briggs  *
      8  1.1  briggs  * Redistribution and use in source and binary forms, with or without
      9  1.1  briggs  * modification, are permitted provided that the following conditions
     10  1.1  briggs  * are met:
     11  1.1  briggs  * 1. Redistributions of source code must retain the above copyright
     12  1.1  briggs  *    notice, this list of conditions and the following disclaimer.
     13  1.1  briggs  * 2. Redistributions in binary form must reproduce the above copyright
     14  1.1  briggs  *    notice, this list of conditions and the following disclaimer in the
     15  1.1  briggs  *    documentation and/or other materials provided with the distribution.
     16  1.1  briggs  * 3. The name of the author may not be used to endorse or promote products
     17  1.1  briggs  *    derived from this software without specific prior written permission.
     18  1.1  briggs  * 4. All advertising materials mentioning features or use of this software
     19  1.1  briggs  *    must display the following acknowledgement:
     20  1.1  briggs  *      This product includes software developed by Gordon Ross
     21  1.1  briggs  *
     22  1.1  briggs  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     23  1.1  briggs  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     24  1.1  briggs  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     25  1.1  briggs  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     26  1.1  briggs  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     27  1.1  briggs  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     28  1.1  briggs  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     29  1.1  briggs  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     30  1.1  briggs  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     31  1.1  briggs  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     32  1.1  briggs  */
     33  1.1  briggs 
     34  1.3  briggs #include <sys/param.h>
     35  1.1  briggs #include <sys/signal.h>
     36  1.1  briggs #include <machine/frame.h>
     37  1.1  briggs 
     38  1.1  briggs #include "fpu_emulate.h"
     39  1.1  briggs 
     40  1.1  briggs /*
     41  1.1  briggs  * Prototypes of static functions
     42  1.1  briggs  */
     43  1.1  briggs static int decode_ea6 __P((struct frame *frame, struct instruction *insn,
     44  1.1  briggs 			   struct insn_ea *ea, int modreg));
     45  1.1  briggs static int fetch_immed __P((struct frame *frame, struct instruction *insn,
     46  1.1  briggs 			    int *dst));
     47  1.1  briggs static int fetch_disp __P((struct frame *frame, struct instruction *insn,
     48  1.1  briggs 			   int size, int *res));
     49  1.1  briggs static int calc_ea __P((struct insn_ea *ea, char *ptr, char **eaddr));
     50  1.1  briggs 
     51  1.1  briggs /*
     52  1.1  briggs  * Helper routines for dealing with "effective address" values.
     53  1.1  briggs  */
     54  1.1  briggs 
     55  1.1  briggs /*
     56  1.1  briggs  * Decode an effective address into internal form.
     57  1.1  briggs  * Returns zero on success, else signal number.
     58  1.1  briggs  */
     59  1.1  briggs int
     60  1.1  briggs fpu_decode_ea(frame, insn, ea, modreg)
     61  1.1  briggs      struct frame *frame;
     62  1.1  briggs      struct instruction *insn;
     63  1.1  briggs      struct insn_ea *ea;
     64  1.1  briggs      int modreg;
     65  1.1  briggs {
     66  1.1  briggs     int data, sig;
     67  1.1  briggs 
     68  1.1  briggs #ifdef DEBUG
     69  1.1  briggs     if (insn->is_datasize < 0) {
     70  1.1  briggs 	panic("decode_ea: called with uninitialized datasize\n");
     71  1.1  briggs     }
     72  1.1  briggs #endif
     73  1.1  briggs 
     74  1.1  briggs     sig = 0;
     75  1.1  briggs 
     76  1.1  briggs     /* Set the most common value here. */
     77  1.1  briggs     ea->ea_regnum = 8 + (modreg & 7);
     78  1.1  briggs 
     79  1.1  briggs     switch (modreg & 070) {
     80  1.1  briggs     case 0:			/* Dn */
     81  1.1  briggs 	ea->ea_regnum &= 7;
     82  1.1  briggs     case 010:			/* An */
     83  1.1  briggs 	ea->ea_flags = EA_DIRECT;
     84  1.2  briggs 	if (fpu_debug_level & DL_DECODEEA) {
     85  1.1  briggs 	    printf("  decode_ea: register direct reg=%d\n", ea->ea_regnum);
     86  1.1  briggs 	}
     87  1.1  briggs 	break;
     88  1.1  briggs 
     89  1.1  briggs     case 020:			/* (An) */
     90  1.1  briggs 	ea->ea_flags = 0;
     91  1.2  briggs 	if (fpu_debug_level & DL_DECODEEA) {
     92  1.1  briggs 	    printf("  decode_ea: register indirect reg=%d\n", ea->ea_regnum);
     93  1.1  briggs 	}
     94  1.1  briggs 	break;
     95  1.1  briggs 
     96  1.1  briggs     case 030:			/* (An)+ */
     97  1.1  briggs 	ea->ea_flags = EA_POSTINCR;
     98  1.2  briggs 	if (fpu_debug_level & DL_DECODEEA) {
     99  1.1  briggs 	    printf("  decode_ea: reg indirect postincrement reg=%d\n",
    100  1.1  briggs 		   ea->ea_regnum);
    101  1.1  briggs 	}
    102  1.1  briggs 	break;
    103  1.1  briggs 
    104  1.1  briggs     case 040:			/* -(An) */
    105  1.1  briggs 	ea->ea_flags = EA_PREDECR;
    106  1.2  briggs 	if (fpu_debug_level & DL_DECODEEA) {
    107  1.1  briggs 	    printf("  decode_ea: reg indirect predecrement reg=%d\n",
    108  1.1  briggs 		   ea->ea_regnum);
    109  1.1  briggs 	}
    110  1.1  briggs 	break;
    111  1.1  briggs 
    112  1.1  briggs     case 050:			/* (d16,An) */
    113  1.1  briggs 	ea->ea_flags = EA_OFFSET;
    114  1.1  briggs 	sig = fetch_disp(frame, insn, 1, &ea->ea_offset);
    115  1.2  briggs 	if (fpu_debug_level & DL_DECODEEA) {
    116  1.1  briggs 	    printf("  decode_ea: reg indirect with displacement reg=%d\n",
    117  1.1  briggs 		   ea->ea_regnum);
    118  1.1  briggs 	}
    119  1.1  briggs 	break;
    120  1.1  briggs 
    121  1.1  briggs     case 060:			/* (d8,An,Xn) */
    122  1.1  briggs 	ea->ea_flags = EA_INDEXED;
    123  1.1  briggs 	sig = decode_ea6(frame, insn, ea, modreg);
    124  1.1  briggs 	break;
    125  1.1  briggs 
    126  1.1  briggs     case 070:			/* misc. */
    127  1.1  briggs 	ea->ea_regnum = (modreg & 7);
    128  1.1  briggs 	switch (modreg & 7) {
    129  1.1  briggs 
    130  1.1  briggs 	case 0:			/* (xxxx).W */
    131  1.1  briggs 	    ea->ea_flags = EA_ABS;
    132  1.1  briggs 	    sig = fetch_disp(frame, insn, 1, &ea->ea_absaddr);
    133  1.2  briggs 	    if (fpu_debug_level & DL_DECODEEA) {
    134  1.1  briggs 		printf("  decode_ea: absolute address (word)\n");
    135  1.1  briggs 	    }
    136  1.1  briggs 	    break;
    137  1.1  briggs 
    138  1.1  briggs 	case 1:			/* (xxxxxxxx).L */
    139  1.1  briggs 	    ea->ea_flags = EA_ABS;
    140  1.1  briggs 	    sig = fetch_disp(frame, insn, 2, &ea->ea_absaddr);
    141  1.2  briggs 	    if (fpu_debug_level & DL_DECODEEA) {
    142  1.1  briggs 		printf("  decode_ea: absolute address (long)\n");
    143  1.1  briggs 	    }
    144  1.1  briggs 	    break;
    145  1.1  briggs 
    146  1.1  briggs 	case 2:			/* (d16,PC) */
    147  1.1  briggs 	    ea->ea_flags = EA_PC_REL | EA_OFFSET;
    148  1.1  briggs 	    sig = fetch_disp(frame, insn, 1, &ea->ea_absaddr);
    149  1.2  briggs 	    if (fpu_debug_level & DL_DECODEEA) {
    150  1.1  briggs 		printf("  decode_ea: pc relative word displacement\n");
    151  1.1  briggs 	    }
    152  1.1  briggs 	    break;
    153  1.1  briggs 
    154  1.1  briggs 	case 3:			/* (d8,PC,Xn) */
    155  1.1  briggs 	    ea->ea_flags = EA_PC_REL | EA_INDEXED;
    156  1.1  briggs 	    sig = decode_ea6(frame, insn, ea, modreg);
    157  1.1  briggs 	    break;
    158  1.1  briggs 
    159  1.1  briggs 	case 4:			/* #data */
    160  1.1  briggs 	    ea->ea_flags = EA_IMMED;
    161  1.1  briggs 	    sig = fetch_immed(frame, insn, &ea->ea_immed[0]);
    162  1.2  briggs 	    if (fpu_debug_level & DL_DECODEEA) {
    163  1.1  briggs 		printf("  decode_ea: immediate size=%d\n", insn->is_datasize);
    164  1.1  briggs 	    }
    165  1.1  briggs 	    break;
    166  1.1  briggs 
    167  1.1  briggs 	default:
    168  1.2  briggs 	    if (fpu_debug_level & DL_DECODEEA) {
    169  1.1  briggs 		printf("  decode_ea: invalid addr mode (7,%d)\n", modreg & 7);
    170  1.1  briggs 	    }
    171  1.1  briggs 	    return SIGILL;
    172  1.1  briggs 	} /* switch for mode 7 */
    173  1.1  briggs 	break;
    174  1.1  briggs     } /* switch mode */
    175  1.1  briggs 
    176  1.1  briggs     ea->ea_tdisp = 0;
    177  1.1  briggs 
    178  1.1  briggs     return sig;
    179  1.1  briggs }
    180  1.1  briggs 
    181  1.1  briggs /*
    182  1.1  briggs  * Decode Mode=6 address modes
    183  1.1  briggs  */
    184  1.1  briggs static int
    185  1.1  briggs decode_ea6(frame, insn, ea, modreg)
    186  1.1  briggs      struct frame *frame;
    187  1.1  briggs      struct instruction *insn;
    188  1.1  briggs      struct insn_ea *ea;
    189  1.1  briggs      int modreg;
    190  1.1  briggs {
    191  1.1  briggs     int word, extword, idx;
    192  1.1  briggs     int basedisp, outerdisp;
    193  1.1  briggs     int bd_size, od_size;
    194  1.1  briggs     int sig;
    195  1.1  briggs 
    196  1.1  briggs     extword = fusword(frame->f_pc + insn->is_advance);
    197  1.1  briggs     if (extword < 0) {
    198  1.1  briggs 	return SIGSEGV;
    199  1.1  briggs     }
    200  1.1  briggs     insn->is_advance += 2;
    201  1.1  briggs 
    202  1.1  briggs     /* get register index */
    203  1.1  briggs     ea->ea_idxreg = (extword >> 12) & 0xf;
    204  1.1  briggs     idx = frame->f_regs[ea->ea_idxreg];
    205  1.1  briggs     if ((extword & 0x0800) == 0) {
    206  1.1  briggs 	/* if word sized index, sign-extend */
    207  1.1  briggs 	idx &= 0xffff;
    208  1.1  briggs 	if (idx & 0x8000) {
    209  1.1  briggs 	    idx |= 0xffff0000;
    210  1.1  briggs 	}
    211  1.1  briggs     }
    212  1.1  briggs     /* scale register index */
    213  1.1  briggs     idx <<= ((extword >>9) & 3);
    214  1.1  briggs 
    215  1.1  briggs     if ((extword & 0x100) == 0) {
    216  1.1  briggs 	/* brief extention word - sign-extend the displacement */
    217  1.1  briggs 	basedisp = (extword & 0xff);
    218  1.1  briggs 	if (basedisp & 0x80) {
    219  1.1  briggs 	    basedisp |= 0xffffff00;
    220  1.1  briggs 	}
    221  1.1  briggs 
    222  1.1  briggs 	ea->ea_basedisp = idx + basedisp;
    223  1.1  briggs 	ea->ea_outerdisp = 0;
    224  1.2  briggs 	if (fpu_debug_level & DL_DECODEEA) {
    225  1.1  briggs 	    printf("  decode_ea6: brief ext word idxreg=%d, basedisp=%08x\n",
    226  1.1  briggs 		   ea->ea_idxreg, ea->ea_basedisp);
    227  1.1  briggs 	}
    228  1.1  briggs     } else {
    229  1.1  briggs 	/* full extention word */
    230  1.1  briggs 	if (extword & 0x80) {
    231  1.1  briggs 	    ea->ea_flags |= EA_BASE_SUPPRSS;
    232  1.1  briggs 	}
    233  1.1  briggs 	bd_size = ((extword >> 4) & 3) - 1;
    234  1.1  briggs 	od_size = (extword & 3) - 1;
    235  1.1  briggs 	sig = fetch_disp(frame, insn, bd_size, &basedisp);
    236  1.1  briggs 	if (sig) {
    237  1.1  briggs 	    return sig;
    238  1.1  briggs 	}
    239  1.1  briggs 	if (od_size >= 0) {
    240  1.1  briggs 	    ea->ea_flags |= EA_MEM_INDIR;
    241  1.1  briggs 	}
    242  1.1  briggs 	sig = fetch_disp(frame, insn, od_size, &outerdisp);
    243  1.1  briggs 	if (sig) {
    244  1.1  briggs 	    return sig;
    245  1.1  briggs 	}
    246  1.1  briggs 
    247  1.1  briggs 	switch (extword & 0x44) {
    248  1.1  briggs 	case 0:			/* preindexed */
    249  1.1  briggs 	    ea->ea_basedisp = basedisp + idx;
    250  1.1  briggs 	    ea->ea_outerdisp = outerdisp;
    251  1.1  briggs 	    break;
    252  1.1  briggs 	case 4:			/* postindexed */
    253  1.1  briggs 	    ea->ea_basedisp = basedisp;
    254  1.1  briggs 	    ea->ea_outerdisp = outerdisp + idx;
    255  1.1  briggs 	    break;
    256  1.1  briggs 	case 0x40:		/* no index */
    257  1.1  briggs 	    ea->ea_basedisp = basedisp;
    258  1.1  briggs 	    ea->ea_outerdisp = outerdisp;
    259  1.1  briggs 	    break;
    260  1.1  briggs 	default:
    261  1.1  briggs #ifdef DEBUG
    262  1.1  briggs 	    printf("  decode_ea6: invalid indirect mode: ext word %04x\n",
    263  1.1  briggs 		   extword);
    264  1.1  briggs #endif
    265  1.1  briggs 	    return SIGILL;
    266  1.1  briggs 	    break;
    267  1.1  briggs 	}
    268  1.2  briggs 	if (fpu_debug_level & DL_DECODEEA) {
    269  1.1  briggs 	    printf("  decode_ea6: full ext idxreg=%d, basedisp=%x, outerdisp=%x\n",
    270  1.1  briggs 		   ea->ea_idxreg, ea->ea_basedisp, ea->ea_outerdisp);
    271  1.1  briggs 	}
    272  1.1  briggs     }
    273  1.2  briggs     if (fpu_debug_level & DL_DECODEEA) {
    274  1.1  briggs 	printf("  decode_ea6: regnum=%d, flags=%x\n",
    275  1.1  briggs 	       ea->ea_regnum, ea->ea_flags);
    276  1.1  briggs     }
    277  1.1  briggs     return 0;
    278  1.1  briggs }
    279  1.1  briggs 
    280  1.1  briggs /*
    281  1.1  briggs  * Load a value from an effective address.
    282  1.1  briggs  * Returns zero on success, else signal number.
    283  1.1  briggs  */
    284  1.1  briggs int
    285  1.1  briggs fpu_load_ea(frame, insn, ea, dst)
    286  1.1  briggs      struct frame *frame;
    287  1.1  briggs      struct instruction *insn;
    288  1.1  briggs      struct insn_ea *ea;
    289  1.1  briggs      char *dst;
    290  1.1  briggs {
    291  1.1  briggs     int *reg;
    292  1.1  briggs     char *src;
    293  1.1  briggs     int len, step;
    294  1.1  briggs     int data, word, sig;
    295  1.1  briggs 
    296  1.1  briggs #ifdef	DIAGNOSTIC
    297  1.1  briggs     if (ea->ea_regnum & ~0xF) {
    298  1.1  briggs 	panic("  load_ea: bad regnum");
    299  1.1  briggs     }
    300  1.1  briggs #endif
    301  1.1  briggs 
    302  1.2  briggs     if (fpu_debug_level & DL_LOADEA) {
    303  1.1  briggs 	printf("  load_ea: frame at %08x\n", frame);
    304  1.1  briggs     }
    305  1.1  briggs     /* The dst is always int or larger. */
    306  1.1  briggs     len = insn->is_datasize;
    307  1.1  briggs     if (len < 4) {
    308  1.1  briggs 	dst += (4 - len);
    309  1.1  briggs     }
    310  1.1  briggs     step = (len == 1 && ea->ea_regnum == 15 /* sp */) ? 2 : len;
    311  1.1  briggs 
    312  1.1  briggs     if (ea->ea_flags & EA_DIRECT) {
    313  1.1  briggs 	if (len > 4) {
    314  1.1  briggs #ifdef DEBUG
    315  1.1  briggs 	    printf("  load_ea: operand doesn't fit cpu reg\n");
    316  1.1  briggs #endif
    317  1.1  briggs 	    return SIGILL;
    318  1.1  briggs 	}
    319  1.1  briggs 	if (ea->ea_tdisp > 0) {
    320  1.1  briggs #ifdef DEBUG
    321  1.1  briggs 	    printf("  load_ea: more than one move from cpu reg\n");
    322  1.1  briggs #endif
    323  1.1  briggs 	    return SIGILL;
    324  1.1  briggs 	}
    325  1.1  briggs 	src = (char *)&frame->f_regs[ea->ea_regnum];
    326  1.1  briggs 	/* The source is an int. */
    327  1.1  briggs 	if (len < 4) {
    328  1.1  briggs 	    src += (4 - len);
    329  1.2  briggs 	    if (fpu_debug_level & DL_LOADEA) {
    330  1.1  briggs 		printf("  load_ea: short/byte opr - addr adjusted\n");
    331  1.1  briggs 	    }
    332  1.1  briggs 	}
    333  1.2  briggs 	if (fpu_debug_level & DL_LOADEA) {
    334  1.1  briggs 	    printf("  load_ea: src 0x%08x\n", src);
    335  1.1  briggs 	}
    336  1.1  briggs 	bcopy(src, dst, len);
    337  1.1  briggs     } else if (ea->ea_flags & EA_IMMED) {
    338  1.2  briggs 	if (fpu_debug_level & DL_LOADEA) {
    339  1.1  briggs 	    printf("  load_ea: immed %08x%08x%08x size %d\n",
    340  1.1  briggs 		   ea->ea_immed[0], ea->ea_immed[1], ea->ea_immed[2], len);
    341  1.1  briggs 	}
    342  1.1  briggs 	src = (char *)&ea->ea_immed[0];
    343  1.1  briggs 	if (len < 4) {
    344  1.1  briggs 	    src += (4 - len);
    345  1.2  briggs 	    if (fpu_debug_level & DL_LOADEA) {
    346  1.1  briggs 		printf("  load_ea: short/byte immed opr - addr adjusted\n");
    347  1.1  briggs 	    }
    348  1.1  briggs 	}
    349  1.1  briggs 	bcopy(src, dst, len);
    350  1.1  briggs     } else if (ea->ea_flags & EA_ABS) {
    351  1.2  briggs 	if (fpu_debug_level & DL_LOADEA) {
    352  1.1  briggs 	    printf("  load_ea: abs addr %08x\n", ea->ea_absaddr);
    353  1.1  briggs 	}
    354  1.1  briggs 	src = (char *)ea->ea_absaddr;
    355  1.1  briggs 	copyin(src, dst, len);
    356  1.1  briggs     } else /* register indirect */ {
    357  1.1  briggs 	if (ea->ea_flags & EA_PC_REL) {
    358  1.2  briggs 	    if (fpu_debug_level & DL_LOADEA) {
    359  1.1  briggs 		printf("  load_ea: using PC\n");
    360  1.1  briggs 	    }
    361  1.1  briggs 	    reg = NULL;
    362  1.1  briggs 	    /* Grab the register contents. 4 is offset to the first
    363  1.1  briggs 	       extention word from the opcode */
    364  1.1  briggs 	    src = (char *)frame->f_pc + 4;
    365  1.2  briggs 	    if (fpu_debug_level & DL_LOADEA) {
    366  1.1  briggs 		printf("  load_ea: pc relative pc+4 = 0x%08x\n", src);
    367  1.1  briggs 	    }
    368  1.1  briggs 	} else /* not PC relative */ {
    369  1.2  briggs 	    if (fpu_debug_level & DL_LOADEA) {
    370  1.1  briggs 		printf("  load_ea: using register %c%d\n",
    371  1.1  briggs 		       (ea->ea_regnum >= 8) ? 'a' : 'd', ea->ea_regnum & 7);
    372  1.1  briggs 	    }
    373  1.1  briggs 	    /* point to the register */
    374  1.1  briggs 	    reg = &frame->f_regs[ea->ea_regnum];
    375  1.1  briggs 
    376  1.1  briggs 	    if (ea->ea_flags & EA_PREDECR) {
    377  1.2  briggs 		if (fpu_debug_level & DL_LOADEA) {
    378  1.1  briggs 		    printf("  load_ea: predecr mode - reg decremented\n");
    379  1.1  briggs 		}
    380  1.1  briggs 		*reg -= step;
    381  1.1  briggs 		ea->ea_tdisp = 0;
    382  1.1  briggs 	    }
    383  1.1  briggs 
    384  1.1  briggs 	    /* Grab the register contents. */
    385  1.1  briggs 	    src = (char *)*reg;
    386  1.2  briggs 	    if (fpu_debug_level & DL_LOADEA) {
    387  1.1  briggs 		printf("  load_ea: reg indirect reg = 0x%08x\n", src);
    388  1.1  briggs 	    }
    389  1.1  briggs 	}
    390  1.1  briggs 
    391  1.1  briggs 	sig = calc_ea(ea, src, &src);
    392  1.1  briggs 	if (sig)
    393  1.1  briggs 	    return sig;
    394  1.1  briggs 
    395  1.1  briggs 	copyin(src + ea->ea_tdisp, dst, len);
    396  1.1  briggs 
    397  1.1  briggs 	/* do post-increment */
    398  1.1  briggs 	if (ea->ea_flags & EA_POSTINCR) {
    399  1.1  briggs 	    if (ea->ea_flags & EA_PC_REL) {
    400  1.1  briggs #ifdef DEBUG
    401  1.1  briggs 		printf("  load_ea: tried to postincrement PC\n");
    402  1.1  briggs #endif
    403  1.1  briggs 		return SIGILL;
    404  1.1  briggs 	    }
    405  1.1  briggs 	    *reg += step;
    406  1.1  briggs 	    ea->ea_tdisp = 0;
    407  1.2  briggs 	    if (fpu_debug_level & DL_LOADEA) {
    408  1.1  briggs 		printf("  load_ea: postinc mode - reg incremented\n");
    409  1.1  briggs 	    }
    410  1.1  briggs 	} else {
    411  1.1  briggs 	    ea->ea_tdisp += len;
    412  1.1  briggs 	}
    413  1.1  briggs     }
    414  1.1  briggs 
    415  1.1  briggs     return 0;
    416  1.1  briggs }
    417  1.1  briggs 
    418  1.1  briggs /*
    419  1.1  briggs  * Store a value at the effective address.
    420  1.1  briggs  * Returns zero on success, else signal number.
    421  1.1  briggs  */
    422  1.1  briggs int
    423  1.1  briggs fpu_store_ea(frame, insn, ea, src)
    424  1.1  briggs      struct frame *frame;
    425  1.1  briggs      struct instruction *insn;
    426  1.1  briggs      struct insn_ea *ea;
    427  1.1  briggs      char *src;
    428  1.1  briggs {
    429  1.1  briggs     int *reg;
    430  1.1  briggs     char *dst;
    431  1.1  briggs     int len, step;
    432  1.1  briggs     int data, word, sig;
    433  1.1  briggs 
    434  1.1  briggs #ifdef	DIAGNOSTIC
    435  1.1  briggs     if (ea->ea_regnum & ~0xF) {
    436  1.1  briggs 	panic("  store_ea: bad regnum");
    437  1.1  briggs     }
    438  1.1  briggs #endif
    439  1.1  briggs 
    440  1.1  briggs     if (ea->ea_flags & (EA_IMMED|EA_PC_REL)) {
    441  1.1  briggs 	/* not alterable address mode */
    442  1.1  briggs #ifdef DEBUG
    443  1.1  briggs 	printf("  store_ea: not alterable address mode\n");
    444  1.1  briggs #endif
    445  1.1  briggs 	return SIGILL;
    446  1.1  briggs     }
    447  1.1  briggs 
    448  1.2  briggs     if (fpu_debug_level & DL_STOREEA) {
    449  1.1  briggs 	printf("  store_ea: frame at %08x\n", frame);
    450  1.1  briggs     }
    451  1.1  briggs     /* The src is always int or larger. */
    452  1.1  briggs     len = insn->is_datasize;
    453  1.1  briggs     if (len < 4) {
    454  1.1  briggs 	src += (4 - len);
    455  1.1  briggs     }
    456  1.1  briggs     step = (len == 1 && ea->ea_regnum == 15 /* sp */) ? 2 : len;
    457  1.1  briggs 
    458  1.1  briggs     if (ea->ea_flags & EA_ABS) {
    459  1.2  briggs 	if (fpu_debug_level & DL_STOREEA) {
    460  1.1  briggs 	    printf("  store_ea: abs addr %08x\n", ea->ea_absaddr);
    461  1.1  briggs 	}
    462  1.1  briggs 	dst = (char *)ea->ea_absaddr;
    463  1.1  briggs 	copyout(src, dst + ea->ea_tdisp, len);
    464  1.1  briggs 	ea->ea_tdisp += len;
    465  1.1  briggs     } else if (ea->ea_flags & EA_DIRECT) {
    466  1.1  briggs 	if (len > 4) {
    467  1.1  briggs #ifdef DEBUG
    468  1.1  briggs 	    printf("  store_ea: operand doesn't fit cpu reg\n");
    469  1.1  briggs #endif
    470  1.1  briggs 	    return SIGILL;
    471  1.1  briggs 	}
    472  1.1  briggs 	if (ea->ea_tdisp > 0) {
    473  1.1  briggs #ifdef DEBUG
    474  1.1  briggs 	    printf("  store_ea: more than one move to cpu reg\n");
    475  1.1  briggs #endif
    476  1.1  briggs 	    return SIGILL;
    477  1.1  briggs 	}
    478  1.1  briggs 	dst = (char*)&frame->f_regs[ea->ea_regnum];
    479  1.1  briggs 	/* The destination is an int. */
    480  1.1  briggs 	if (len < 4) {
    481  1.1  briggs 	    dst += (4 - len);
    482  1.2  briggs 	    if (fpu_debug_level & DL_STOREEA) {
    483  1.1  briggs 		printf("  store_ea: short/byte opr - dst addr adjusted\n");
    484  1.1  briggs 	    }
    485  1.1  briggs 	}
    486  1.2  briggs 	if (fpu_debug_level & DL_STOREEA) {
    487  1.1  briggs 	    printf("  store_ea: dst 0x%08x\n", dst);
    488  1.1  briggs 	}
    489  1.1  briggs 	bcopy(src, dst, len);
    490  1.1  briggs     } else /* One of MANY indirect forms... */ {
    491  1.2  briggs 	if (fpu_debug_level & DL_STOREEA) {
    492  1.1  briggs 	    printf("  store_ea: using register %c%d\n",
    493  1.1  briggs 		   (ea->ea_regnum >= 8) ? 'a' : 'd', ea->ea_regnum & 7);
    494  1.1  briggs 	}
    495  1.1  briggs 	/* point to the register */
    496  1.1  briggs 	reg = &(frame->f_regs[ea->ea_regnum]);
    497  1.1  briggs 
    498  1.1  briggs 	/* do pre-decrement */
    499  1.1  briggs 	if (ea->ea_flags & EA_PREDECR) {
    500  1.2  briggs 	    if (fpu_debug_level & DL_STOREEA) {
    501  1.1  briggs 		printf("  store_ea: predecr mode - reg decremented\n");
    502  1.1  briggs 	    }
    503  1.1  briggs 	    *reg -= step;
    504  1.1  briggs 	    ea->ea_tdisp = 0;
    505  1.1  briggs 	}
    506  1.1  briggs 
    507  1.1  briggs 	/* calculate the effective address */
    508  1.1  briggs 	sig = calc_ea(ea, (char *)*reg, &dst);
    509  1.1  briggs 	if (sig)
    510  1.1  briggs 	    return sig;
    511  1.1  briggs 
    512  1.2  briggs 	if (fpu_debug_level & DL_STOREEA) {
    513  1.1  briggs 	    printf("  store_ea: dst addr=0x%08x+%d\n", dst, ea->ea_tdisp);
    514  1.1  briggs 	}
    515  1.1  briggs 	copyout(src, dst + ea->ea_tdisp, len);
    516  1.1  briggs 
    517  1.1  briggs 	/* do post-increment */
    518  1.1  briggs 	if (ea->ea_flags & EA_POSTINCR) {
    519  1.1  briggs 	    *reg += step;
    520  1.1  briggs 	    ea->ea_tdisp = 0;
    521  1.2  briggs 	    if (fpu_debug_level & DL_STOREEA) {
    522  1.1  briggs 		printf("  store_ea: postinc mode - reg incremented\n");
    523  1.1  briggs 	    }
    524  1.1  briggs 	} else {
    525  1.1  briggs 	    ea->ea_tdisp += len;
    526  1.1  briggs 	}
    527  1.1  briggs     }
    528  1.1  briggs 
    529  1.1  briggs     return 0;
    530  1.1  briggs }
    531  1.1  briggs 
    532  1.1  briggs /*
    533  1.1  briggs  * fetch_immed: fetch immediate operand
    534  1.1  briggs  */
    535  1.1  briggs static int
    536  1.1  briggs fetch_immed(frame, insn, dst)
    537  1.1  briggs      struct frame *frame;
    538  1.1  briggs      struct instruction *insn;
    539  1.1  briggs      int *dst;
    540  1.1  briggs {
    541  1.1  briggs     int data, ext_bytes;
    542  1.1  briggs 
    543  1.1  briggs     ext_bytes = insn->is_datasize;
    544  1.1  briggs 
    545  1.1  briggs     if (0 < ext_bytes) {
    546  1.1  briggs 	data = fusword(frame->f_pc + insn->is_advance);
    547  1.1  briggs 	if (data < 0) {
    548  1.1  briggs 	    return SIGSEGV;
    549  1.1  briggs 	}
    550  1.1  briggs 	if (ext_bytes == 1) {
    551  1.1  briggs 	    /* sign-extend byte to long */
    552  1.1  briggs 	    data &= 0xff;
    553  1.1  briggs 	    if (data & 0x80) {
    554  1.1  briggs 		data |= 0xffffff00;
    555  1.1  briggs 	    }
    556  1.1  briggs 	} else if (ext_bytes == 2) {
    557  1.1  briggs 	    /* sign-extend word to long */
    558  1.1  briggs 	    data &= 0xffff;
    559  1.1  briggs 	    if (data & 0x8000) {
    560  1.1  briggs 		data |= 0xffff0000;
    561  1.1  briggs 	    }
    562  1.1  briggs 	}
    563  1.1  briggs 	insn->is_advance += 2;
    564  1.1  briggs 	dst[0] = data;
    565  1.1  briggs     }
    566  1.1  briggs     if (2 < ext_bytes) {
    567  1.1  briggs 	data = fusword(frame->f_pc + insn->is_advance);
    568  1.1  briggs 	if (data < 0) {
    569  1.1  briggs 	    return SIGSEGV;
    570  1.1  briggs 	}
    571  1.1  briggs 	insn->is_advance += 2;
    572  1.1  briggs 	dst[0] <<= 16;
    573  1.1  briggs 	dst[0] |= data;
    574  1.1  briggs     }
    575  1.1  briggs     if (4 < ext_bytes) {
    576  1.1  briggs 	data = fusword(frame->f_pc + insn->is_advance);
    577  1.1  briggs 	if (data < 0) {
    578  1.1  briggs 	    return SIGSEGV;
    579  1.1  briggs 	}
    580  1.1  briggs 	dst[1] = data << 16;
    581  1.1  briggs 	data = fusword(frame->f_pc + insn->is_advance + 2);
    582  1.1  briggs 	if (data < 0) {
    583  1.1  briggs 	    return SIGSEGV;
    584  1.1  briggs 	}
    585  1.1  briggs 	insn->is_advance += 4;
    586  1.1  briggs 	dst[1] |= data;
    587  1.1  briggs     }
    588  1.1  briggs     if (8 < ext_bytes) {
    589  1.1  briggs 	data = fusword(frame->f_pc + insn->is_advance);
    590  1.1  briggs 	if (data < 0) {
    591  1.1  briggs 	    return SIGSEGV;
    592  1.1  briggs 	}
    593  1.1  briggs 	dst[2] = data << 16;
    594  1.1  briggs 	data = fusword(frame->f_pc + insn->is_advance + 2);
    595  1.1  briggs 	if (data < 0) {
    596  1.1  briggs 	    return SIGSEGV;
    597  1.1  briggs 	}
    598  1.1  briggs 	insn->is_advance += 4;
    599  1.1  briggs 	dst[2] |= data;
    600  1.1  briggs     }
    601  1.1  briggs 
    602  1.1  briggs     return 0;
    603  1.1  briggs }
    604  1.1  briggs 
    605  1.1  briggs /*
    606  1.1  briggs  * fetch_disp: fetch displacement in full extention words
    607  1.1  briggs  */
    608  1.1  briggs static int
    609  1.1  briggs fetch_disp(frame, insn, size, res)
    610  1.1  briggs      struct frame *frame;
    611  1.1  briggs      struct instruction *insn;
    612  1.1  briggs      int size, *res;
    613  1.1  briggs {
    614  1.1  briggs     int disp, word;
    615  1.1  briggs 
    616  1.1  briggs     if (size == 1) {
    617  1.1  briggs 	word = fusword(frame->f_pc + insn->is_advance);
    618  1.1  briggs 	if (word < 0) {
    619  1.1  briggs 	    return SIGSEGV;
    620  1.1  briggs 	}
    621  1.1  briggs 	disp = word & 0xffff;
    622  1.1  briggs 	if (disp & 0x8000) {
    623  1.1  briggs 	    /* sign-extend */
    624  1.1  briggs 	    disp |= 0xffff0000;
    625  1.1  briggs 	}
    626  1.1  briggs 	insn->is_advance += 2;
    627  1.1  briggs     } else if (size == 2) {
    628  1.1  briggs 	word = fusword(frame->f_pc + insn->is_advance);
    629  1.1  briggs 	if (word < 0) {
    630  1.1  briggs 	    return SIGSEGV;
    631  1.1  briggs 	}
    632  1.1  briggs 	disp = word << 16;
    633  1.1  briggs 	word = fusword(frame->f_pc + insn->is_advance + 2);
    634  1.1  briggs 	if (word < 0) {
    635  1.1  briggs 	    return SIGSEGV;
    636  1.1  briggs 	}
    637  1.1  briggs 	disp |= (word & 0xffff);
    638  1.1  briggs 	insn->is_advance += 4;
    639  1.1  briggs     } else {
    640  1.1  briggs 	disp = 0;
    641  1.1  briggs     }
    642  1.1  briggs     *res = disp;
    643  1.1  briggs     return 0;
    644  1.1  briggs }
    645  1.1  briggs 
    646  1.1  briggs /*
    647  1.1  briggs  * Calculates an effective address for all address modes except for
    648  1.1  briggs  * register direct, absolute, and immediate modes.  However, it does
    649  1.1  briggs  * not take care of predecrement/postincrement of register content.
    650  1.1  briggs  * Returns a signal value (0 == no error).
    651  1.1  briggs  */
    652  1.1  briggs static int
    653  1.1  briggs calc_ea(ea, ptr, eaddr)
    654  1.1  briggs      struct insn_ea *ea;
    655  1.1  briggs      char *ptr;		/* base address (usually a register content) */
    656  1.1  briggs      char **eaddr;	/* pointer to result pointer */
    657  1.1  briggs {
    658  1.1  briggs     int data, word, sig;
    659  1.1  briggs 
    660  1.2  briggs     if (fpu_debug_level & DL_EA) {
    661  1.1  briggs 	printf("  calc_ea: reg indirect (reg) = 0x%08x\n", ptr);
    662  1.1  briggs     }
    663  1.1  briggs 
    664  1.1  briggs     if (ea->ea_flags & EA_OFFSET) {
    665  1.1  briggs 	/* apply the signed offset */
    666  1.2  briggs 	if (fpu_debug_level & DL_EA) {
    667  1.1  briggs 	    printf("  calc_ea: offset %d\n", ea->ea_offset);
    668  1.1  briggs 	}
    669  1.1  briggs 	ptr += ea->ea_offset;
    670  1.1  briggs     } else if (ea->ea_flags & EA_INDEXED) {
    671  1.2  briggs 	if (fpu_debug_level & DL_EA) {
    672  1.1  briggs 	    printf("  calc_ea: indexed mode\n");
    673  1.1  briggs 	}
    674  1.1  briggs 
    675  1.1  briggs 	if (ea->ea_flags & EA_BASE_SUPPRSS) {
    676  1.1  briggs 	    /* base register is suppressed */
    677  1.1  briggs 	    ptr = (char *)ea->ea_basedisp;
    678  1.1  briggs 	} else {
    679  1.1  briggs 	    ptr += ea->ea_basedisp;
    680  1.1  briggs 	}
    681  1.1  briggs 
    682  1.1  briggs 	if (ea->ea_flags & EA_MEM_INDIR) {
    683  1.2  briggs 	    if (fpu_debug_level & DL_EA) {
    684  1.1  briggs 		printf("  calc_ea: mem indir mode: basedisp=%08x, outerdisp=%08x\n",
    685  1.1  briggs 		       ea->ea_basedisp, ea->ea_outerdisp);
    686  1.1  briggs 		printf("  calc_ea: addr fetched from 0x%08x\n", ptr);
    687  1.1  briggs 	    }
    688  1.1  briggs 	    /* memory indirect modes */
    689  1.1  briggs 	    word = fusword(ptr);
    690  1.1  briggs 	    if (word < 0) {
    691  1.1  briggs 		return SIGSEGV;
    692  1.1  briggs 	    }
    693  1.1  briggs 	    word <<= 16;
    694  1.1  briggs 	    data = fusword(ptr + 2);
    695  1.1  briggs 	    if (data < 0) {
    696  1.1  briggs 		return SIGSEGV;
    697  1.1  briggs 	    }
    698  1.1  briggs 	    word |= data;
    699  1.2  briggs 	    if (fpu_debug_level & DL_STOREEA) {
    700  1.1  briggs 		printf(" calc_ea: fetched ptr 0x%08x\n", word);
    701  1.1  briggs 	    }
    702  1.1  briggs 	    ptr = (char *)word + ea->ea_outerdisp;
    703  1.1  briggs 	}
    704  1.1  briggs     }
    705  1.1  briggs 
    706  1.1  briggs     *eaddr = ptr;
    707  1.1  briggs 
    708  1.1  briggs     return 0;
    709  1.1  briggs }
    710