1 1.49 isaki /* $NetBSD: fpu_emulate.c,v 1.49 2025/01/06 07:34:24 isaki Exp $ */ 2 1.1 gwr 3 1.1 gwr /* 4 1.1 gwr * Copyright (c) 1995 Gordon W. Ross 5 1.3 briggs * some portion Copyright (c) 1995 Ken Nakata 6 1.1 gwr * All rights reserved. 7 1.1 gwr * 8 1.1 gwr * Redistribution and use in source and binary forms, with or without 9 1.1 gwr * modification, are permitted provided that the following conditions 10 1.1 gwr * are met: 11 1.1 gwr * 1. Redistributions of source code must retain the above copyright 12 1.1 gwr * notice, this list of conditions and the following disclaimer. 13 1.1 gwr * 2. Redistributions in binary form must reproduce the above copyright 14 1.1 gwr * notice, this list of conditions and the following disclaimer in the 15 1.1 gwr * documentation and/or other materials provided with the distribution. 16 1.1 gwr * 3. The name of the author may not be used to endorse or promote products 17 1.1 gwr * derived from this software without specific prior written permission. 18 1.1 gwr * 4. All advertising materials mentioning features or use of this software 19 1.1 gwr * must display the following acknowledgement: 20 1.1 gwr * This product includes software developed by Gordon Ross 21 1.1 gwr * 22 1.1 gwr * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR 23 1.1 gwr * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES 24 1.1 gwr * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. 25 1.1 gwr * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT, 26 1.1 gwr * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT 27 1.1 gwr * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, 28 1.1 gwr * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY 29 1.1 gwr * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 30 1.1 gwr * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF 31 1.1 gwr * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 32 1.1 gwr */ 33 1.1 gwr 34 1.1 gwr /* 35 1.1 gwr * mc68881 emulator 36 1.1 gwr * XXX - Just a start at it for now... 37 1.1 gwr */ 38 1.24 lukem 39 1.24 lukem #include <sys/cdefs.h> 40 1.49 isaki __KERNEL_RCSID(0, "$NetBSD: fpu_emulate.c,v 1.49 2025/01/06 07:34:24 isaki Exp $"); 41 1.20 jonathan 42 1.27 tsutsui #include <sys/param.h> 43 1.1 gwr #include <sys/types.h> 44 1.1 gwr #include <sys/signal.h> 45 1.5 briggs #include <sys/systm.h> 46 1.1 gwr #include <machine/frame.h> 47 1.1 gwr 48 1.21 briggs #if defined(DDB) && defined(DEBUG_FPE) 49 1.15 veego # include <m68k/db_machdep.h> 50 1.15 veego #endif 51 1.15 veego 52 1.3 briggs #include "fpu_emulate.h" 53 1.1 gwr 54 1.32 tsutsui #define fpe_abort(tfp, ksi, signo, code) \ 55 1.32 tsutsui do { \ 56 1.32 tsutsui (ksi)->ksi_signo = (signo); \ 57 1.32 tsutsui (ksi)->ksi_code = (code); \ 58 1.32 tsutsui (ksi)->ksi_addr = (void *)(frame)->f_pc; \ 59 1.32 tsutsui return -1; \ 60 1.32 tsutsui } while (/* CONSTCOND */ 0) 61 1.32 tsutsui 62 1.32 tsutsui static int fpu_emul_fmovmcr(struct fpemu *, struct instruction *); 63 1.32 tsutsui static int fpu_emul_fmovm(struct fpemu *, struct instruction *); 64 1.32 tsutsui static int fpu_emul_arith(struct fpemu *, struct instruction *); 65 1.32 tsutsui static int fpu_emul_type1(struct fpemu *, struct instruction *); 66 1.32 tsutsui static int fpu_emul_brcc(struct fpemu *, struct instruction *); 67 1.32 tsutsui static int test_cc(struct fpemu *, int); 68 1.32 tsutsui 69 1.33 tsutsui #ifdef DEBUG_FPE 70 1.32 tsutsui #define DUMP_INSN(insn) \ 71 1.33 tsutsui printf("%s: insn={adv=%d,siz=%d,op=%04x,w1=%04x}\n", \ 72 1.35 isaki __func__, \ 73 1.35 isaki (insn)->is_advance, (insn)->is_datasize, \ 74 1.35 isaki (insn)->is_opcode, (insn)->is_word1) 75 1.33 tsutsui #define DPRINTF(x) printf x 76 1.21 briggs #else 77 1.33 tsutsui #define DUMP_INSN(insn) do {} while (/* CONSTCOND */ 0) 78 1.33 tsutsui #define DPRINTF(x) do {} while (/* CONSTCOND */ 0) 79 1.3 briggs #endif 80 1.1 gwr 81 1.1 gwr /* 82 1.1 gwr * Emulate a floating-point instruction. 83 1.1 gwr * Return zero for success, else signal number. 84 1.1 gwr * (Typically: zero, SIGFPE, SIGILL, SIGSEGV) 85 1.1 gwr */ 86 1.3 briggs int 87 1.30 dsl fpu_emulate(struct frame *frame, struct fpframe *fpf, ksiginfo_t *ksi) 88 1.1 gwr { 89 1.32 tsutsui static struct instruction insn; 90 1.32 tsutsui static struct fpemu fe; 91 1.39 thorpej int optype, sig; 92 1.39 thorpej unsigned short sval; 93 1.32 tsutsui 94 1.32 tsutsui /* initialize insn.is_datasize to tell it is *not* initialized */ 95 1.32 tsutsui insn.is_datasize = -1; 96 1.32 tsutsui 97 1.32 tsutsui fe.fe_frame = frame; 98 1.32 tsutsui fe.fe_fpframe = fpf; 99 1.32 tsutsui fe.fe_fpsr = fpf->fpf_fpsr; 100 1.32 tsutsui fe.fe_fpcr = fpf->fpf_fpcr; 101 1.32 tsutsui 102 1.33 tsutsui DPRINTF(("%s: ENTERING: FPSR=%08x, FPCR=%08x\n", 103 1.35 isaki __func__, fe.fe_fpsr, fe.fe_fpcr)); 104 1.32 tsutsui 105 1.32 tsutsui /* always set this (to avoid a warning) */ 106 1.32 tsutsui insn.is_pc = frame->f_pc; 107 1.32 tsutsui insn.is_nextpc = 0; 108 1.32 tsutsui if (frame->f_format == 4) { 109 1.32 tsutsui /* 110 1.32 tsutsui * A format 4 is generated by the 68{EC,LC}040. The PC is 111 1.32 tsutsui * already set to the instruction following the faulting 112 1.32 tsutsui * instruction. We need to calculate that, anyway. The 113 1.32 tsutsui * fslw is the PC of the faulted instruction, which is what 114 1.32 tsutsui * we expect to be in f_pc. 115 1.32 tsutsui * 116 1.32 tsutsui * XXX - This is a hack; it assumes we at least know the 117 1.32 tsutsui * sizes of all instructions we run across. 118 1.32 tsutsui * XXX TODO: This may not be true, so we might want to save 119 1.32 tsutsui * the PC in order to restore it later. 120 1.32 tsutsui */ 121 1.32 tsutsui #if 0 122 1.32 tsutsui insn.is_nextpc = frame->f_pc; 123 1.1 gwr #endif 124 1.32 tsutsui insn.is_pc = frame->f_fmt4.f_fslw; 125 1.32 tsutsui frame->f_pc = insn.is_pc; 126 1.32 tsutsui } 127 1.1 gwr 128 1.39 thorpej if (ufetch_short((void *)(insn.is_pc), &sval)) { 129 1.33 tsutsui DPRINTF(("%s: fault reading opcode\n", __func__)); 130 1.32 tsutsui fpe_abort(frame, ksi, SIGSEGV, SEGV_ACCERR); 131 1.32 tsutsui } 132 1.3 briggs 133 1.39 thorpej if ((sval & 0xf000) != 0xf000) { 134 1.33 tsutsui DPRINTF(("%s: not coproc. insn.: opcode=0x%x\n", 135 1.41 andvar __func__, sval)); 136 1.32 tsutsui fpe_abort(frame, ksi, SIGILL, ILL_ILLOPC); 137 1.32 tsutsui } 138 1.1 gwr 139 1.39 thorpej if ((sval & 0x0E00) != 0x0200) { 140 1.41 andvar DPRINTF(("%s: bad coproc. id: opcode=0x%x\n", __func__, sval)); 141 1.32 tsutsui fpe_abort(frame, ksi, SIGILL, ILL_ILLOPC); 142 1.32 tsutsui } 143 1.1 gwr 144 1.39 thorpej insn.is_opcode = sval; 145 1.39 thorpej optype = (sval & 0x01C0); 146 1.1 gwr 147 1.39 thorpej if (ufetch_short((void *)(insn.is_pc + 2), &sval)) { 148 1.33 tsutsui DPRINTF(("%s: fault reading word1\n", __func__)); 149 1.32 tsutsui fpe_abort(frame, ksi, SIGSEGV, SEGV_ACCERR); 150 1.32 tsutsui } 151 1.39 thorpej insn.is_word1 = sval; 152 1.32 tsutsui /* all FPU instructions are at least 4-byte long */ 153 1.32 tsutsui insn.is_advance = 4; 154 1.3 briggs 155 1.32 tsutsui DUMP_INSN(&insn); 156 1.3 briggs 157 1.32 tsutsui /* 158 1.32 tsutsui * Which family (or type) of opcode is it? 159 1.32 tsutsui * Tests ordered by likelihood (hopefully). 160 1.32 tsutsui * Certainly, type 0 is the most common. 161 1.32 tsutsui */ 162 1.32 tsutsui if (optype == 0x0000) { 163 1.32 tsutsui /* type=0: generic */ 164 1.42 isaki if ((sval & 0x8000)) { 165 1.42 isaki if ((sval & 0x4000)) { 166 1.42 isaki DPRINTF(("%s: fmovm FPr\n", __func__)); 167 1.42 isaki sig = fpu_emul_fmovm(&fe, &insn); 168 1.42 isaki } else { 169 1.42 isaki DPRINTF(("%s: fmovm FPcr\n", __func__)); 170 1.42 isaki sig = fpu_emul_fmovmcr(&fe, &insn); 171 1.42 isaki } 172 1.32 tsutsui } else { 173 1.42 isaki if ((sval & 0xe000) == 0x6000) { 174 1.42 isaki /* fstore = fmove FPn,mem */ 175 1.42 isaki DPRINTF(("%s: fmove to mem\n", __func__)); 176 1.42 isaki sig = fpu_emul_fstore(&fe, &insn); 177 1.42 isaki } else if ((sval & 0xfc00) == 0x5c00) { 178 1.42 isaki /* fmovecr */ 179 1.42 isaki DPRINTF(("%s: fmovecr\n", __func__)); 180 1.42 isaki sig = fpu_emul_fmovecr(&fe, &insn); 181 1.42 isaki } else if ((sval & 0xa07f) == 0x26) { 182 1.42 isaki /* fscale */ 183 1.42 isaki DPRINTF(("%s: fscale\n", __func__)); 184 1.42 isaki sig = fpu_emul_fscale(&fe, &insn); 185 1.42 isaki } else { 186 1.42 isaki DPRINTF(("%s: other type0\n", __func__)); 187 1.42 isaki /* all other type0 insns are arithmetic */ 188 1.42 isaki sig = fpu_emul_arith(&fe, &insn); 189 1.42 isaki } 190 1.42 isaki if (sig == 0) { 191 1.42 isaki DPRINTF(("%s: type 0 returned 0\n", __func__)); 192 1.42 isaki sig = fpu_upd_excp(&fe); 193 1.42 isaki } 194 1.32 tsutsui } 195 1.32 tsutsui } else if (optype == 0x0080 || optype == 0x00C0) { 196 1.32 tsutsui /* type=2 or 3: fbcc, short or long disp. */ 197 1.33 tsutsui DPRINTF(("%s: fbcc %s\n", __func__, 198 1.35 isaki (optype & 0x40) ? "long" : "short")); 199 1.32 tsutsui sig = fpu_emul_brcc(&fe, &insn); 200 1.32 tsutsui } else if (optype == 0x0040) { 201 1.32 tsutsui /* type=1: fdbcc, fscc, ftrapcc */ 202 1.33 tsutsui DPRINTF(("%s: type1\n", __func__)); 203 1.32 tsutsui sig = fpu_emul_type1(&fe, &insn); 204 1.47 isaki /* real FTRAPcc raises T_TRAPVINST if the condition is met. */ 205 1.47 isaki if (sig == SIGFPE) { 206 1.47 isaki ksi->ksi_trap = T_TRAPVINST; 207 1.47 isaki } 208 1.32 tsutsui } else { 209 1.32 tsutsui /* type=4: fsave (privileged) */ 210 1.32 tsutsui /* type=5: frestore (privileged) */ 211 1.32 tsutsui /* type=6: reserved */ 212 1.32 tsutsui /* type=7: reserved */ 213 1.33 tsutsui DPRINTF(("%s: bad opcode type: opcode=0x%x\n", __func__, 214 1.35 isaki insn.is_opcode)); 215 1.32 tsutsui sig = SIGILL; 216 1.32 tsutsui } 217 1.3 briggs 218 1.32 tsutsui DUMP_INSN(&insn); 219 1.1 gwr 220 1.32 tsutsui /* 221 1.32 tsutsui * XXX it is not clear to me, if we should progress the PC always, 222 1.32 tsutsui * for SIGFPE || 0, or only for 0; however, without SIGFPE, we 223 1.32 tsutsui * don't pass the signalling regression tests. -is 224 1.32 tsutsui */ 225 1.32 tsutsui if ((sig == 0) || (sig == SIGFPE)) 226 1.32 tsutsui frame->f_pc += insn.is_advance; 227 1.23 chs #if defined(DDB) && defined(DEBUG_FPE) 228 1.32 tsutsui else { 229 1.33 tsutsui printf("%s: sig=%d, opcode=%x, word1=%x\n", __func__, 230 1.35 isaki sig, insn.is_opcode, insn.is_word1); 231 1.32 tsutsui kdb_trap(-1, (db_regs_t *)&frame); 232 1.32 tsutsui } 233 1.1 gwr #endif 234 1.22 is #if 0 /* XXX something is wrong */ 235 1.32 tsutsui if (frame->f_format == 4) { 236 1.32 tsutsui /* XXX Restore PC -- 68{EC,LC}040 only */ 237 1.32 tsutsui if (insn.is_nextpc) 238 1.32 tsutsui frame->f_pc = insn.is_nextpc; 239 1.32 tsutsui } 240 1.22 is #endif 241 1.1 gwr 242 1.33 tsutsui DPRINTF(("%s: EXITING: w/FPSR=%08x, FPCR=%08x\n", __func__, 243 1.35 isaki fe.fe_fpsr, fe.fe_fpcr)); 244 1.3 briggs 245 1.32 tsutsui if (sig) 246 1.32 tsutsui fpe_abort(frame, ksi, sig, 0); 247 1.32 tsutsui return sig; 248 1.1 gwr } 249 1.1 gwr 250 1.3 briggs /* update accrued exception bits and see if there's an FP exception */ 251 1.3 briggs int 252 1.30 dsl fpu_upd_excp(struct fpemu *fe) 253 1.1 gwr { 254 1.37 isaki uint32_t fpsr; 255 1.37 isaki uint32_t fpcr; 256 1.3 briggs 257 1.32 tsutsui fpsr = fe->fe_fpsr; 258 1.32 tsutsui fpcr = fe->fe_fpcr; 259 1.32 tsutsui /* 260 1.32 tsutsui * update fpsr accrued exception bits; each insn doesn't have to 261 1.32 tsutsui * update this 262 1.32 tsutsui */ 263 1.32 tsutsui if (fpsr & (FPSR_BSUN | FPSR_SNAN | FPSR_OPERR)) { 264 1.32 tsutsui fpsr |= FPSR_AIOP; 265 1.32 tsutsui } 266 1.32 tsutsui if (fpsr & FPSR_OVFL) { 267 1.32 tsutsui fpsr |= FPSR_AOVFL; 268 1.32 tsutsui } 269 1.32 tsutsui if ((fpsr & FPSR_UNFL) && (fpsr & FPSR_INEX2)) { 270 1.32 tsutsui fpsr |= FPSR_AUNFL; 271 1.32 tsutsui } 272 1.32 tsutsui if (fpsr & FPSR_DZ) { 273 1.32 tsutsui fpsr |= FPSR_ADZ; 274 1.32 tsutsui } 275 1.32 tsutsui if (fpsr & (FPSR_INEX1 | FPSR_INEX2 | FPSR_OVFL)) { 276 1.32 tsutsui fpsr |= FPSR_AINEX; 277 1.32 tsutsui } 278 1.1 gwr 279 1.32 tsutsui fe->fe_fpframe->fpf_fpsr = fe->fe_fpsr = fpsr; 280 1.1 gwr 281 1.32 tsutsui return (fpsr & fpcr & FPSR_EXCP) ? SIGFPE : 0; 282 1.3 briggs } 283 1.1 gwr 284 1.3 briggs /* update fpsr according to fp (= result of an fp op) */ 285 1.37 isaki uint32_t 286 1.30 dsl fpu_upd_fpsr(struct fpemu *fe, struct fpn *fp) 287 1.3 briggs { 288 1.37 isaki uint32_t fpsr; 289 1.1 gwr 290 1.33 tsutsui DPRINTF(("%s: previous fpsr=%08x\n", __func__, fe->fe_fpsr)); 291 1.32 tsutsui /* clear all condition code */ 292 1.32 tsutsui fpsr = fe->fe_fpsr & ~FPSR_CCB; 293 1.1 gwr 294 1.33 tsutsui DPRINTF(("%s: result is a ", __func__)); 295 1.32 tsutsui if (fp->fp_sign) { 296 1.33 tsutsui DPRINTF(("negative ")); 297 1.32 tsutsui fpsr |= FPSR_NEG; 298 1.32 tsutsui } else { 299 1.33 tsutsui DPRINTF(("positive ")); 300 1.32 tsutsui } 301 1.3 briggs 302 1.32 tsutsui switch (fp->fp_class) { 303 1.32 tsutsui case FPC_SNAN: 304 1.33 tsutsui DPRINTF(("signaling NAN\n")); 305 1.32 tsutsui fpsr |= (FPSR_NAN | FPSR_SNAN); 306 1.32 tsutsui break; 307 1.32 tsutsui case FPC_QNAN: 308 1.33 tsutsui DPRINTF(("quiet NAN\n")); 309 1.32 tsutsui fpsr |= FPSR_NAN; 310 1.32 tsutsui break; 311 1.32 tsutsui case FPC_ZERO: 312 1.33 tsutsui DPRINTF(("Zero\n")); 313 1.32 tsutsui fpsr |= FPSR_ZERO; 314 1.32 tsutsui break; 315 1.32 tsutsui case FPC_INF: 316 1.33 tsutsui DPRINTF(("Inf\n")); 317 1.32 tsutsui fpsr |= FPSR_INF; 318 1.32 tsutsui break; 319 1.32 tsutsui default: 320 1.33 tsutsui DPRINTF(("Number\n")); 321 1.32 tsutsui /* anything else is treated as if it is a number */ 322 1.32 tsutsui break; 323 1.32 tsutsui } 324 1.1 gwr 325 1.32 tsutsui fe->fe_fpsr = fe->fe_fpframe->fpf_fpsr = fpsr; 326 1.1 gwr 327 1.33 tsutsui DPRINTF(("%s: new fpsr=%08x\n", __func__, fe->fe_fpframe->fpf_fpsr)); 328 1.1 gwr 329 1.32 tsutsui return fpsr; 330 1.3 briggs } 331 1.1 gwr 332 1.3 briggs static int 333 1.30 dsl fpu_emul_fmovmcr(struct fpemu *fe, struct instruction *insn) 334 1.3 briggs { 335 1.32 tsutsui struct frame *frame = fe->fe_frame; 336 1.32 tsutsui struct fpframe *fpf = fe->fe_fpframe; 337 1.32 tsutsui int sig; 338 1.32 tsutsui int reglist; 339 1.43 isaki int regcount; 340 1.32 tsutsui int fpu_to_mem; 341 1.49 isaki int modreg; 342 1.43 isaki uint32_t tmp[3]; 343 1.32 tsutsui 344 1.32 tsutsui /* move to/from control registers */ 345 1.32 tsutsui reglist = (insn->is_word1 & 0x1c00) >> 10; 346 1.49 isaki /* Bit 13 selects direction (FPU to/from Mem) */ 347 1.49 isaki fpu_to_mem = insn->is_word1 & 0x2000; 348 1.49 isaki 349 1.49 isaki /* Check an illegal mod/reg. */ 350 1.49 isaki modreg = insn->is_opcode & 077; 351 1.49 isaki if (fpu_to_mem) { 352 1.49 isaki /* PCrel, #imm are illegal. */ 353 1.49 isaki if (modreg >= 072) { 354 1.49 isaki return SIGILL; 355 1.49 isaki } 356 1.49 isaki } else { 357 1.49 isaki /* All mod/reg can be specified. */ 358 1.49 isaki if (modreg >= 075) { 359 1.49 isaki return SIGILL; 360 1.49 isaki } 361 1.49 isaki } 362 1.49 isaki 363 1.43 isaki /* 364 1.43 isaki * If reglist is 0b000, treat it as FPIAR. This is not specification 365 1.43 isaki * but the behavior described in the 6888x user's manual. 366 1.43 isaki */ 367 1.43 isaki if (reglist == 0) 368 1.43 isaki reglist = 1; 369 1.32 tsutsui 370 1.43 isaki if (reglist == 7) { 371 1.43 isaki regcount = 3; 372 1.43 isaki } else if (reglist == 3 || reglist == 5 || reglist == 6) { 373 1.43 isaki regcount = 2; 374 1.43 isaki } else { 375 1.43 isaki regcount = 1; 376 1.43 isaki } 377 1.43 isaki insn->is_datasize = regcount * 4; 378 1.49 isaki sig = fpu_decode_ea(frame, insn, &insn->is_ea, modreg); 379 1.32 tsutsui if (sig) 380 1.32 tsutsui return sig; 381 1.32 tsutsui 382 1.43 isaki /* 383 1.43 isaki * For data register, only single register can be transferred. 384 1.43 isaki * For addr register, only FPIAR can be transferred. 385 1.43 isaki */ 386 1.43 isaki if ((insn->is_ea.ea_flags & EA_DIRECT)) { 387 1.43 isaki if (insn->is_ea.ea_regnum < 8) { 388 1.43 isaki if (regcount != 1) { 389 1.43 isaki return SIGILL; 390 1.43 isaki } 391 1.43 isaki } else { 392 1.43 isaki if (reglist != 1) { 393 1.43 isaki return SIGILL; 394 1.43 isaki } 395 1.43 isaki } 396 1.32 tsutsui } 397 1.1 gwr 398 1.43 isaki if (fpu_to_mem) { 399 1.43 isaki uint32_t *s = &tmp[0]; 400 1.43 isaki 401 1.43 isaki if ((reglist & 4)) { 402 1.43 isaki *s++ = fpf->fpf_fpcr; 403 1.32 tsutsui } 404 1.43 isaki if ((reglist & 2)) { 405 1.43 isaki *s++ = fpf->fpf_fpsr; 406 1.43 isaki } 407 1.43 isaki if ((reglist & 1)) { 408 1.43 isaki *s++ = fpf->fpf_fpiar; 409 1.32 tsutsui } 410 1.1 gwr 411 1.43 isaki sig = fpu_store_ea(frame, insn, &insn->is_ea, (char *)tmp); 412 1.43 isaki } else { 413 1.43 isaki const uint32_t *d = &tmp[0]; 414 1.43 isaki 415 1.43 isaki sig = fpu_load_ea(frame, insn, &insn->is_ea, (char *)tmp); 416 1.43 isaki if (sig) 417 1.43 isaki return sig; 418 1.43 isaki 419 1.43 isaki if ((reglist & 4)) { 420 1.43 isaki fpf->fpf_fpcr = *d++; 421 1.43 isaki fpf->fpf_fpcr &= 0x0000fff0; 422 1.32 tsutsui } 423 1.43 isaki if ((reglist & 2)) { 424 1.43 isaki fpf->fpf_fpsr = *d++; 425 1.43 isaki fpf->fpf_fpsr &= 0x0ffffff8; 426 1.32 tsutsui } 427 1.43 isaki if ((reglist & 1)) { 428 1.43 isaki fpf->fpf_fpiar = *d++; 429 1.32 tsutsui } 430 1.3 briggs } 431 1.32 tsutsui return sig; 432 1.1 gwr } 433 1.1 gwr 434 1.1 gwr /* 435 1.3 briggs * type 0: fmovem 436 1.3 briggs * Separated out of fpu_emul_type0 for efficiency. 437 1.1 gwr * In this function, we know: 438 1.3 briggs * (opcode & 0x01C0) == 0 439 1.3 briggs * (word1 & 0x8000) == 0x8000 440 1.3 briggs * 441 1.3 briggs * No conversion or rounding is done by this instruction, 442 1.3 briggs * and the FPSR is not affected. 443 1.1 gwr */ 444 1.3 briggs static int 445 1.30 dsl fpu_emul_fmovm(struct fpemu *fe, struct instruction *insn) 446 1.1 gwr { 447 1.32 tsutsui struct frame *frame = fe->fe_frame; 448 1.32 tsutsui struct fpframe *fpf = fe->fe_fpframe; 449 1.32 tsutsui int word1, sig; 450 1.32 tsutsui int reglist, regmask, regnum; 451 1.49 isaki int modreg; 452 1.32 tsutsui int fpu_to_mem, order; 453 1.38 martin /* int w1_post_incr; */ 454 1.32 tsutsui int *fpregs; 455 1.32 tsutsui 456 1.32 tsutsui insn->is_datasize = 12; 457 1.32 tsutsui word1 = insn->is_word1; 458 1.32 tsutsui 459 1.32 tsutsui /* Bit 13 selects direction (FPU to/from Mem) */ 460 1.32 tsutsui fpu_to_mem = word1 & 0x2000; 461 1.32 tsutsui 462 1.32 tsutsui /* 463 1.32 tsutsui * Bits 12,11 select register list mode: 464 1.32 tsutsui * 0,0: Static reg list, pre-decr. 465 1.32 tsutsui * 0,1: Dynamic reg list, pre-decr. 466 1.32 tsutsui * 1,0: Static reg list, post-incr. 467 1.32 tsutsui * 1,1: Dynamic reg list, post-incr 468 1.32 tsutsui */ 469 1.38 martin /* w1_post_incr = word1 & 0x1000; */ 470 1.32 tsutsui if (word1 & 0x0800) { 471 1.32 tsutsui /* dynamic reg list */ 472 1.32 tsutsui reglist = frame->f_regs[(word1 & 0x70) >> 4]; 473 1.32 tsutsui } else { 474 1.32 tsutsui reglist = word1; 475 1.32 tsutsui } 476 1.32 tsutsui reglist &= 0xFF; 477 1.32 tsutsui 478 1.49 isaki /* Check an illegal mod/reg. */ 479 1.49 isaki modreg = insn->is_opcode & 077; 480 1.49 isaki if (fpu_to_mem) { 481 1.49 isaki /* Dn, An, (An)+, PCrel, #imm are illegal. */ 482 1.49 isaki if (modreg < 020 || (modreg >> 3) == 3 || modreg >= 072) { 483 1.49 isaki return SIGILL; 484 1.49 isaki } 485 1.49 isaki } else { 486 1.49 isaki /* Dn, An, -(An), #imm are illegal. */ 487 1.49 isaki if (modreg < 020 || (modreg >> 3) == 4 || modreg >= 074) { 488 1.49 isaki return SIGILL; 489 1.49 isaki } 490 1.49 isaki } 491 1.49 isaki 492 1.49 isaki /* Get effective address. */ 493 1.49 isaki sig = fpu_decode_ea(frame, insn, &insn->is_ea, modreg); 494 1.32 tsutsui if (sig) 495 1.32 tsutsui return sig; 496 1.32 tsutsui 497 1.32 tsutsui /* Get address of soft coprocessor regs. */ 498 1.32 tsutsui fpregs = &fpf->fpf_regs[0]; 499 1.32 tsutsui 500 1.32 tsutsui if (insn->is_ea.ea_flags & EA_PREDECR) { 501 1.32 tsutsui regnum = 7; 502 1.32 tsutsui order = -1; 503 1.32 tsutsui } else { 504 1.32 tsutsui regnum = 0; 505 1.32 tsutsui order = 1; 506 1.32 tsutsui } 507 1.32 tsutsui 508 1.32 tsutsui regmask = 0x80; 509 1.32 tsutsui while ((0 <= regnum) && (regnum < 8)) { 510 1.32 tsutsui if (regmask & reglist) { 511 1.32 tsutsui if (fpu_to_mem) { 512 1.32 tsutsui sig = fpu_store_ea(frame, insn, &insn->is_ea, 513 1.35 isaki (char *)&fpregs[regnum * 3]); 514 1.33 tsutsui DPRINTF(("%s: FP%d (%08x,%08x,%08x) saved\n", 515 1.35 isaki __func__, regnum, 516 1.35 isaki fpregs[regnum * 3], 517 1.35 isaki fpregs[regnum * 3 + 1], 518 1.35 isaki fpregs[regnum * 3 + 2])); 519 1.32 tsutsui } else { /* mem to fpu */ 520 1.32 tsutsui sig = fpu_load_ea(frame, insn, &insn->is_ea, 521 1.35 isaki (char *)&fpregs[regnum * 3]); 522 1.33 tsutsui DPRINTF(("%s: FP%d (%08x,%08x,%08x) loaded\n", 523 1.35 isaki __func__, regnum, 524 1.35 isaki fpregs[regnum * 3], 525 1.35 isaki fpregs[regnum * 3 + 1], 526 1.35 isaki fpregs[regnum * 3 + 2])); 527 1.32 tsutsui } 528 1.32 tsutsui if (sig) 529 1.32 tsutsui break; 530 1.32 tsutsui } 531 1.32 tsutsui regnum += order; 532 1.32 tsutsui regmask >>= 1; 533 1.32 tsutsui } 534 1.1 gwr 535 1.32 tsutsui return sig; 536 1.1 gwr } 537 1.1 gwr 538 1.36 tsutsui struct fpn * 539 1.30 dsl fpu_cmp(struct fpemu *fe) 540 1.1 gwr { 541 1.32 tsutsui struct fpn *x = &fe->fe_f1, *y = &fe->fe_f2; 542 1.1 gwr 543 1.32 tsutsui /* take care of special cases */ 544 1.32 tsutsui if (x->fp_class < 0 || y->fp_class < 0) { 545 1.32 tsutsui /* if either of two is a SNAN, result is SNAN */ 546 1.32 tsutsui x->fp_class = 547 1.35 isaki (y->fp_class < x->fp_class) ? y->fp_class : x->fp_class; 548 1.32 tsutsui } else if (x->fp_class == FPC_INF) { 549 1.32 tsutsui if (y->fp_class == FPC_INF) { 550 1.32 tsutsui /* both infinities */ 551 1.32 tsutsui if (x->fp_sign == y->fp_sign) { 552 1.32 tsutsui /* return a signed zero */ 553 1.32 tsutsui x->fp_class = FPC_ZERO; 554 1.32 tsutsui } else { 555 1.32 tsutsui /* return a faked number w/x's sign */ 556 1.32 tsutsui x->fp_class = FPC_NUM; 557 1.32 tsutsui x->fp_exp = 16383; 558 1.32 tsutsui x->fp_mant[0] = FP_1; 559 1.32 tsutsui } 560 1.32 tsutsui } else { 561 1.32 tsutsui /* y is a number */ 562 1.32 tsutsui /* return a forged number w/x's sign */ 563 1.32 tsutsui x->fp_class = FPC_NUM; 564 1.32 tsutsui x->fp_exp = 16383; 565 1.32 tsutsui x->fp_mant[0] = FP_1; 566 1.32 tsutsui } 567 1.32 tsutsui } else if (y->fp_class == FPC_INF) { 568 1.32 tsutsui /* x is a Num but y is an Inf */ 569 1.32 tsutsui /* return a forged number w/y's sign inverted */ 570 1.32 tsutsui x->fp_class = FPC_NUM; 571 1.32 tsutsui x->fp_sign = !y->fp_sign; 572 1.3 briggs x->fp_exp = 16383; 573 1.3 briggs x->fp_mant[0] = FP_1; 574 1.3 briggs } else { 575 1.32 tsutsui /* 576 1.32 tsutsui * x and y are both numbers or zeros, 577 1.32 tsutsui * or pair of a number and a zero 578 1.32 tsutsui */ 579 1.32 tsutsui y->fp_sign = !y->fp_sign; 580 1.32 tsutsui x = fpu_add(fe); /* (x - y) */ 581 1.32 tsutsui /* 582 1.32 tsutsui * FCMP does not set Inf bit in CC, so return a forged number 583 1.32 tsutsui * (value doesn't matter) if Inf is the result of fsub. 584 1.32 tsutsui */ 585 1.32 tsutsui if (x->fp_class == FPC_INF) { 586 1.32 tsutsui x->fp_class = FPC_NUM; 587 1.32 tsutsui x->fp_exp = 16383; 588 1.32 tsutsui x->fp_mant[0] = FP_1; 589 1.32 tsutsui } 590 1.1 gwr } 591 1.32 tsutsui return x; 592 1.1 gwr } 593 1.1 gwr 594 1.1 gwr /* 595 1.40 msaitoh * arithmetic operations 596 1.1 gwr */ 597 1.3 briggs static int 598 1.30 dsl fpu_emul_arith(struct fpemu *fe, struct instruction *insn) 599 1.1 gwr { 600 1.32 tsutsui struct frame *frame = fe->fe_frame; 601 1.37 isaki uint32_t *fpregs = &(fe->fe_fpframe->fpf_regs[0]); 602 1.32 tsutsui struct fpn *res; 603 1.32 tsutsui int word1, sig = 0; 604 1.32 tsutsui int regnum, format; 605 1.49 isaki int modreg; 606 1.32 tsutsui int discard_result = 0; 607 1.37 isaki uint32_t buf[3]; 608 1.33 tsutsui #ifdef DEBUG_FPE 609 1.32 tsutsui int flags; 610 1.32 tsutsui char regname; 611 1.21 briggs #endif 612 1.16 is 613 1.32 tsutsui fe->fe_fpsr &= ~FPSR_EXCP; 614 1.3 briggs 615 1.32 tsutsui DUMP_INSN(insn); 616 1.3 briggs 617 1.33 tsutsui DPRINTF(("%s: FPSR = %08x, FPCR = %08x\n", __func__, 618 1.35 isaki fe->fe_fpsr, fe->fe_fpcr)); 619 1.3 briggs 620 1.32 tsutsui word1 = insn->is_word1; 621 1.32 tsutsui format = (word1 >> 10) & 7; 622 1.32 tsutsui regnum = (word1 >> 7) & 7; 623 1.3 briggs 624 1.32 tsutsui /* fetch a source operand : may not be used */ 625 1.33 tsutsui DPRINTF(("%s: dst/src FP%d=%08x,%08x,%08x\n", __func__, 626 1.35 isaki regnum, fpregs[regnum * 3], fpregs[regnum * 3 + 1], 627 1.35 isaki fpregs[regnum * 3 + 2])); 628 1.21 briggs 629 1.32 tsutsui fpu_explode(fe, &fe->fe_f1, FTYPE_EXT, &fpregs[regnum * 3]); 630 1.3 briggs 631 1.32 tsutsui DUMP_INSN(insn); 632 1.3 briggs 633 1.32 tsutsui /* get the other operand which is always the source */ 634 1.32 tsutsui if ((word1 & 0x4000) == 0) { 635 1.33 tsutsui DPRINTF(("%s: FP%d op FP%d => FP%d\n", __func__, 636 1.35 isaki format, regnum, regnum)); 637 1.33 tsutsui DPRINTF(("%s: src opr FP%d=%08x,%08x,%08x\n", __func__, 638 1.35 isaki format, fpregs[format * 3], fpregs[format * 3 + 1], 639 1.35 isaki fpregs[format * 3 + 2])); 640 1.32 tsutsui fpu_explode(fe, &fe->fe_f2, FTYPE_EXT, &fpregs[format * 3]); 641 1.3 briggs } else { 642 1.32 tsutsui /* the operand is in memory */ 643 1.32 tsutsui if (format == FTYPE_DBL) { 644 1.32 tsutsui insn->is_datasize = 8; 645 1.32 tsutsui } else if (format == FTYPE_SNG || format == FTYPE_LNG) { 646 1.32 tsutsui insn->is_datasize = 4; 647 1.32 tsutsui } else if (format == FTYPE_WRD) { 648 1.32 tsutsui insn->is_datasize = 2; 649 1.32 tsutsui } else if (format == FTYPE_BYT) { 650 1.32 tsutsui insn->is_datasize = 1; 651 1.32 tsutsui } else if (format == FTYPE_EXT) { 652 1.32 tsutsui insn->is_datasize = 12; 653 1.32 tsutsui } else { 654 1.32 tsutsui /* invalid or unsupported operand format */ 655 1.32 tsutsui sig = SIGFPE; 656 1.32 tsutsui return sig; 657 1.32 tsutsui } 658 1.32 tsutsui 659 1.49 isaki /* Check an illegal mod/reg. */ 660 1.49 isaki modreg = insn->is_opcode & 077; 661 1.49 isaki if ((modreg >> 3) == 1/*An*/ || modreg >= 075) { 662 1.49 isaki return SIGILL; 663 1.49 isaki } 664 1.49 isaki 665 1.49 isaki /* Get effective address. */ 666 1.49 isaki sig = fpu_decode_ea(frame, insn, &insn->is_ea, modreg); 667 1.32 tsutsui if (sig) { 668 1.33 tsutsui DPRINTF(("%s: error in fpu_decode_ea\n", __func__)); 669 1.32 tsutsui return sig; 670 1.32 tsutsui } 671 1.32 tsutsui 672 1.49 isaki if (insn->is_ea.ea_flags == EA_DIRECT && 673 1.49 isaki insn->is_datasize > 4) { 674 1.49 isaki DPRINTF(("%s: attempted to fetch dbl/ext from reg\n", 675 1.49 isaki __func__)); 676 1.49 isaki return SIGILL; 677 1.49 isaki } 678 1.49 isaki 679 1.32 tsutsui DUMP_INSN(insn); 680 1.32 tsutsui 681 1.33 tsutsui #ifdef DEBUG_FPE 682 1.33 tsutsui printf("%s: addr mode = ", __func__); 683 1.32 tsutsui flags = insn->is_ea.ea_flags; 684 1.32 tsutsui regname = (insn->is_ea.ea_regnum & 8) ? 'a' : 'd'; 685 1.32 tsutsui 686 1.32 tsutsui if (flags & EA_DIRECT) { 687 1.34 isaki printf("%c%d\n", regname, insn->is_ea.ea_regnum & 7); 688 1.32 tsutsui } else if (flags & EA_PC_REL) { 689 1.32 tsutsui if (flags & EA_OFFSET) { 690 1.32 tsutsui printf("pc@(%d)\n", insn->is_ea.ea_offset); 691 1.32 tsutsui } else if (flags & EA_INDEXED) { 692 1.32 tsutsui printf("pc@(...)\n"); 693 1.32 tsutsui } 694 1.32 tsutsui } else if (flags & EA_PREDECR) { 695 1.34 isaki printf("%c%d@-\n", regname, insn->is_ea.ea_regnum & 7); 696 1.32 tsutsui } else if (flags & EA_POSTINCR) { 697 1.32 tsutsui printf("%c%d@+\n", regname, insn->is_ea.ea_regnum & 7); 698 1.32 tsutsui } else if (flags & EA_OFFSET) { 699 1.32 tsutsui printf("%c%d@(%d)\n", regname, 700 1.35 isaki insn->is_ea.ea_regnum & 7, 701 1.35 isaki insn->is_ea.ea_offset); 702 1.32 tsutsui } else if (flags & EA_INDEXED) { 703 1.32 tsutsui printf("%c%d@(...)\n", regname, 704 1.35 isaki insn->is_ea.ea_regnum & 7); 705 1.32 tsutsui } else if (flags & EA_ABS) { 706 1.32 tsutsui printf("0x%08x\n", insn->is_ea.ea_absaddr); 707 1.32 tsutsui } else if (flags & EA_IMMED) { 708 1.34 isaki printf("#0x%08x,%08x,%08x\n", 709 1.35 isaki insn->is_ea.ea_immed[0], 710 1.35 isaki insn->is_ea.ea_immed[1], 711 1.35 isaki insn->is_ea.ea_immed[2]); 712 1.32 tsutsui } else { 713 1.32 tsutsui printf("%c%d@\n", regname, insn->is_ea.ea_regnum & 7); 714 1.32 tsutsui } 715 1.32 tsutsui #endif /* DEBUG_FPE */ 716 1.1 gwr 717 1.32 tsutsui fpu_load_ea(frame, insn, &insn->is_ea, (char*)buf); 718 1.32 tsutsui if (format == FTYPE_WRD) { 719 1.32 tsutsui /* sign-extend */ 720 1.32 tsutsui buf[0] &= 0xffff; 721 1.32 tsutsui if (buf[0] & 0x8000) 722 1.32 tsutsui buf[0] |= 0xffff0000; 723 1.32 tsutsui format = FTYPE_LNG; 724 1.32 tsutsui } else if (format == FTYPE_BYT) { 725 1.32 tsutsui /* sign-extend */ 726 1.32 tsutsui buf[0] &= 0xff; 727 1.32 tsutsui if (buf[0] & 0x80) 728 1.32 tsutsui buf[0] |= 0xffffff00; 729 1.32 tsutsui format = FTYPE_LNG; 730 1.32 tsutsui } 731 1.33 tsutsui DPRINTF(("%s: src = %08x %08x %08x, siz = %d\n", __func__, 732 1.35 isaki buf[0], buf[1], buf[2], insn->is_datasize)); 733 1.32 tsutsui fpu_explode(fe, &fe->fe_f2, format, buf); 734 1.3 briggs } 735 1.1 gwr 736 1.3 briggs DUMP_INSN(insn); 737 1.1 gwr 738 1.32 tsutsui /* 739 1.32 tsutsui * An arithmetic instruction emulate function has a prototype of 740 1.32 tsutsui * struct fpn *fpu_op(struct fpemu *); 741 1.32 tsutsui * 742 1.32 tsutsui * 1) If the instruction is monadic, then fpu_op() must use 743 1.32 tsutsui * fe->fe_f2 as its operand, and return a pointer to the 744 1.32 tsutsui * result. 745 1.32 tsutsui * 746 1.32 tsutsui * 2) If the instruction is diadic, then fpu_op() must use 747 1.32 tsutsui * fe->fe_f1 and fe->fe_f2 as its two operands, and return a 748 1.32 tsutsui * pointer to the result. 749 1.32 tsutsui * 750 1.32 tsutsui */ 751 1.32 tsutsui res = NULL; 752 1.32 tsutsui switch (word1 & 0x7f) { 753 1.32 tsutsui case 0x00: /* fmove */ 754 1.32 tsutsui res = &fe->fe_f2; 755 1.32 tsutsui break; 756 1.32 tsutsui 757 1.32 tsutsui case 0x01: /* fint */ 758 1.32 tsutsui res = fpu_int(fe); 759 1.32 tsutsui break; 760 1.32 tsutsui 761 1.32 tsutsui case 0x02: /* fsinh */ 762 1.32 tsutsui res = fpu_sinh(fe); 763 1.32 tsutsui break; 764 1.32 tsutsui 765 1.32 tsutsui case 0x03: /* fintrz */ 766 1.32 tsutsui res = fpu_intrz(fe); 767 1.32 tsutsui break; 768 1.32 tsutsui 769 1.32 tsutsui case 0x04: /* fsqrt */ 770 1.32 tsutsui res = fpu_sqrt(fe); 771 1.32 tsutsui break; 772 1.32 tsutsui 773 1.32 tsutsui case 0x06: /* flognp1 */ 774 1.32 tsutsui res = fpu_lognp1(fe); 775 1.32 tsutsui break; 776 1.32 tsutsui 777 1.32 tsutsui case 0x08: /* fetoxm1 */ 778 1.32 tsutsui res = fpu_etoxm1(fe); 779 1.32 tsutsui break; 780 1.32 tsutsui 781 1.32 tsutsui case 0x09: /* ftanh */ 782 1.32 tsutsui res = fpu_tanh(fe); 783 1.32 tsutsui break; 784 1.32 tsutsui 785 1.32 tsutsui case 0x0A: /* fatan */ 786 1.32 tsutsui res = fpu_atan(fe); 787 1.32 tsutsui break; 788 1.32 tsutsui 789 1.32 tsutsui case 0x0C: /* fasin */ 790 1.32 tsutsui res = fpu_asin(fe); 791 1.32 tsutsui break; 792 1.32 tsutsui 793 1.32 tsutsui case 0x0D: /* fatanh */ 794 1.32 tsutsui res = fpu_atanh(fe); 795 1.32 tsutsui break; 796 1.32 tsutsui 797 1.32 tsutsui case 0x0E: /* fsin */ 798 1.32 tsutsui res = fpu_sin(fe); 799 1.32 tsutsui break; 800 1.32 tsutsui 801 1.32 tsutsui case 0x0F: /* ftan */ 802 1.32 tsutsui res = fpu_tan(fe); 803 1.32 tsutsui break; 804 1.32 tsutsui 805 1.32 tsutsui case 0x10: /* fetox */ 806 1.32 tsutsui res = fpu_etox(fe); 807 1.32 tsutsui break; 808 1.32 tsutsui 809 1.32 tsutsui case 0x11: /* ftwotox */ 810 1.32 tsutsui res = fpu_twotox(fe); 811 1.32 tsutsui break; 812 1.32 tsutsui 813 1.32 tsutsui case 0x12: /* ftentox */ 814 1.32 tsutsui res = fpu_tentox(fe); 815 1.32 tsutsui break; 816 1.32 tsutsui 817 1.32 tsutsui case 0x14: /* flogn */ 818 1.32 tsutsui res = fpu_logn(fe); 819 1.32 tsutsui break; 820 1.32 tsutsui 821 1.32 tsutsui case 0x15: /* flog10 */ 822 1.32 tsutsui res = fpu_log10(fe); 823 1.32 tsutsui break; 824 1.32 tsutsui 825 1.32 tsutsui case 0x16: /* flog2 */ 826 1.32 tsutsui res = fpu_log2(fe); 827 1.32 tsutsui break; 828 1.32 tsutsui 829 1.32 tsutsui case 0x18: /* fabs */ 830 1.32 tsutsui fe->fe_f2.fp_sign = 0; 831 1.32 tsutsui res = &fe->fe_f2; 832 1.32 tsutsui break; 833 1.32 tsutsui 834 1.32 tsutsui case 0x19: /* fcosh */ 835 1.32 tsutsui res = fpu_cosh(fe); 836 1.32 tsutsui break; 837 1.32 tsutsui 838 1.32 tsutsui case 0x1A: /* fneg */ 839 1.32 tsutsui fe->fe_f2.fp_sign = !fe->fe_f2.fp_sign; 840 1.32 tsutsui res = &fe->fe_f2; 841 1.32 tsutsui break; 842 1.32 tsutsui 843 1.32 tsutsui case 0x1C: /* facos */ 844 1.32 tsutsui res = fpu_acos(fe); 845 1.32 tsutsui break; 846 1.32 tsutsui 847 1.32 tsutsui case 0x1D: /* fcos */ 848 1.32 tsutsui res = fpu_cos(fe); 849 1.32 tsutsui break; 850 1.32 tsutsui 851 1.32 tsutsui case 0x1E: /* fgetexp */ 852 1.32 tsutsui res = fpu_getexp(fe); 853 1.32 tsutsui break; 854 1.32 tsutsui 855 1.32 tsutsui case 0x1F: /* fgetman */ 856 1.32 tsutsui res = fpu_getman(fe); 857 1.32 tsutsui break; 858 1.32 tsutsui 859 1.32 tsutsui case 0x20: /* fdiv */ 860 1.32 tsutsui case 0x24: /* fsgldiv: cheating - better than nothing */ 861 1.32 tsutsui res = fpu_div(fe); 862 1.32 tsutsui break; 863 1.32 tsutsui 864 1.32 tsutsui case 0x21: /* fmod */ 865 1.32 tsutsui res = fpu_mod(fe); 866 1.32 tsutsui break; 867 1.32 tsutsui 868 1.32 tsutsui case 0x28: /* fsub */ 869 1.32 tsutsui fe->fe_f2.fp_sign = !fe->fe_f2.fp_sign; /* f2 = -f2 */ 870 1.32 tsutsui /* FALLTHROUGH */ 871 1.32 tsutsui case 0x22: /* fadd */ 872 1.32 tsutsui res = fpu_add(fe); 873 1.32 tsutsui break; 874 1.32 tsutsui 875 1.32 tsutsui case 0x23: /* fmul */ 876 1.32 tsutsui case 0x27: /* fsglmul: cheating - better than nothing */ 877 1.32 tsutsui res = fpu_mul(fe); 878 1.32 tsutsui break; 879 1.32 tsutsui 880 1.32 tsutsui case 0x25: /* frem */ 881 1.32 tsutsui res = fpu_rem(fe); 882 1.32 tsutsui break; 883 1.32 tsutsui 884 1.32 tsutsui case 0x26: 885 1.32 tsutsui /* fscale is handled by a separate function */ 886 1.32 tsutsui break; 887 1.32 tsutsui 888 1.32 tsutsui case 0x30: 889 1.32 tsutsui case 0x31: 890 1.32 tsutsui case 0x32: 891 1.32 tsutsui case 0x33: 892 1.32 tsutsui case 0x34: 893 1.32 tsutsui case 0x35: 894 1.32 tsutsui case 0x36: 895 1.32 tsutsui case 0x37: /* fsincos */ 896 1.32 tsutsui res = fpu_sincos(fe, word1 & 7); 897 1.32 tsutsui break; 898 1.3 briggs 899 1.32 tsutsui case 0x38: /* fcmp */ 900 1.32 tsutsui res = fpu_cmp(fe); 901 1.32 tsutsui discard_result = 1; 902 1.32 tsutsui break; 903 1.3 briggs 904 1.32 tsutsui case 0x3A: /* ftst */ 905 1.32 tsutsui res = &fe->fe_f2; 906 1.32 tsutsui discard_result = 1; 907 1.32 tsutsui break; 908 1.3 briggs 909 1.32 tsutsui default: /* possibly 040/060 instructions */ 910 1.33 tsutsui DPRINTF(("%s: bad opcode=0x%x, word1=0x%x\n", __func__, 911 1.35 isaki insn->is_opcode, insn->is_word1)); 912 1.32 tsutsui sig = SIGILL; 913 1.32 tsutsui } 914 1.32 tsutsui 915 1.32 tsutsui /* for sanity */ 916 1.32 tsutsui if (res == NULL) 917 1.32 tsutsui sig = SIGILL; 918 1.32 tsutsui 919 1.32 tsutsui if (sig == 0) { 920 1.32 tsutsui if (!discard_result) 921 1.32 tsutsui fpu_implode(fe, res, FTYPE_EXT, &fpregs[regnum * 3]); 922 1.1 gwr 923 1.32 tsutsui /* update fpsr according to the result of operation */ 924 1.32 tsutsui fpu_upd_fpsr(fe, res); 925 1.33 tsutsui #ifdef DEBUG_FPE 926 1.32 tsutsui if (!discard_result) { 927 1.33 tsutsui printf("%s: %08x,%08x,%08x stored in FP%d\n", __func__, 928 1.35 isaki fpregs[regnum * 3], 929 1.35 isaki fpregs[regnum * 3 + 1], 930 1.35 isaki fpregs[regnum * 3 + 2], 931 1.35 isaki regnum); 932 1.32 tsutsui } else { 933 1.32 tsutsui static const char *class_name[] = 934 1.35 isaki { "SNAN", "QNAN", "ZERO", "NUM", "INF" }; 935 1.33 tsutsui printf("%s: result(%s,%c,%d,%08x,%08x,%08x) " 936 1.35 isaki "discarded\n", __func__, 937 1.35 isaki class_name[res->fp_class + 2], 938 1.35 isaki res->fp_sign ? '-' : '+', res->fp_exp, 939 1.35 isaki res->fp_mant[0], res->fp_mant[1], 940 1.35 isaki res->fp_mant[2]); 941 1.32 tsutsui } 942 1.32 tsutsui #endif 943 1.33 tsutsui } else { 944 1.33 tsutsui DPRINTF(("%s: received signal %d\n", __func__, sig)); 945 1.31 tsutsui } 946 1.3 briggs 947 1.33 tsutsui DPRINTF(("%s: FPSR = %08x, FPCR = %08x\n", __func__, 948 1.35 isaki fe->fe_fpsr, fe->fe_fpcr)); 949 1.1 gwr 950 1.32 tsutsui DUMP_INSN(insn); 951 1.1 gwr 952 1.32 tsutsui return sig; 953 1.1 gwr } 954 1.1 gwr 955 1.32 tsutsui /* 956 1.32 tsutsui * test condition code according to the predicate in the opcode. 957 1.3 briggs * returns -1 when the predicate evaluates to true, 0 when false. 958 1.3 briggs * signal numbers are returned when an error is detected. 959 1.1 gwr */ 960 1.3 briggs static int 961 1.30 dsl test_cc(struct fpemu *fe, int pred) 962 1.1 gwr { 963 1.46 isaki int result, sig_bsun; 964 1.32 tsutsui int fpsr; 965 1.1 gwr 966 1.32 tsutsui fpsr = fe->fe_fpsr; 967 1.33 tsutsui DPRINTF(("%s: fpsr=0x%08x\n", __func__, fpsr)); 968 1.32 tsutsui pred &= 0x3f; /* lowest 6 bits */ 969 1.3 briggs 970 1.33 tsutsui DPRINTF(("%s: ", __func__)); 971 1.1 gwr 972 1.32 tsutsui if (pred >= 0x20) { 973 1.33 tsutsui DPRINTF(("Illegal condition code\n")); 974 1.32 tsutsui return SIGILL; 975 1.32 tsutsui } else if (pred & 0x10) { 976 1.32 tsutsui /* IEEE nonaware tests */ 977 1.32 tsutsui sig_bsun = 1; 978 1.32 tsutsui pred &= 0x0f; /* lower 4 bits */ 979 1.32 tsutsui } else { 980 1.32 tsutsui /* IEEE aware tests */ 981 1.33 tsutsui DPRINTF(("IEEE ")); 982 1.32 tsutsui sig_bsun = 0; 983 1.32 tsutsui } 984 1.1 gwr 985 1.46 isaki /* 986 1.46 isaki * condition real 68882 987 1.46 isaki * mnemonic in manual condition 988 1.46 isaki * -------- ---------- ---------- 989 1.46 isaki * 0000 F 0 <- = ~NAN & 0 & ~Z | 0 990 1.46 isaki * 0001 EQ Z <- = ~NAN & 0 | Z | 0 991 1.46 isaki * 0010 OGT ~(NAN|Z|N) <- = ~NAN & ~N & ~Z | 0 992 1.46 isaki * 0011 OGE Z|~(NAN|N) <- = ~NAN & ~N | Z | 0 993 1.46 isaki * 0100 OLT N&~(NAN|Z) <- = ~NAN & N & ~Z | 0 994 1.46 isaki * 0101 OLE Z|(N&~NAN) <- = ~NAN & N | Z | 0 995 1.46 isaki * 0110 OGL ~(NAN|Z) <- = ~NAN & 1 & ~Z | 0 996 1.46 isaki * 0111 OR ~NAN Z|~NAN = ~NAN & 1 | Z | 0 997 1.46 isaki * 998 1.46 isaki * 1000 UN NAN <- = 1 & 0 & ~Z | NAN 999 1.46 isaki * 1001 UEQ NAN|Z <- = 1 & 0 | Z | NAN 1000 1.46 isaki * 1010 UGT NAN|~(N|Z) <- = 1 & ~N & ~Z | NAN 1001 1.46 isaki * 1011 UGE NAN|(Z|~N) <- = 1 & ~N | Z | NAN 1002 1.46 isaki * 1100 ULT NAN|(N&~Z) <- = 1 & N & ~Z | NAN 1003 1.46 isaki * 1101 ULE NAN|(Z|N) <- = 1 & N | Z | NAN 1004 1.46 isaki * 1110 NE ~Z NAN|(~Z) = 1 & 1 & ~Z | NAN 1005 1.46 isaki * 1111 T 1 <- = 1 & 1 | Z | NAN 1006 1.46 isaki */ 1007 1.46 isaki if ((pred & 0x08) == 0) { 1008 1.46 isaki result = ((fpsr & FPSR_NAN) == 0); 1009 1.46 isaki } else { 1010 1.46 isaki result = 1; 1011 1.46 isaki } 1012 1.46 isaki switch (pred & 0x06) { 1013 1.46 isaki case 0x00: /* AND 0 */ 1014 1.46 isaki result &= 0; 1015 1.46 isaki break; 1016 1.46 isaki case 0x02: /* AND ~N */ 1017 1.46 isaki result &= ((fpsr & FPSR_NEG) == 0); 1018 1.46 isaki break; 1019 1.46 isaki case 0x04: /* AND N */ 1020 1.46 isaki result &= ((fpsr & FPSR_NEG) != 0); 1021 1.32 tsutsui break; 1022 1.46 isaki case 0x06: /* AND 1 */ 1023 1.46 isaki result &= 1; 1024 1.46 isaki break; 1025 1.46 isaki } 1026 1.46 isaki if ((pred & 0x01) == 0) { 1027 1.46 isaki result &= ((fpsr & FPSR_ZERO) == 0); 1028 1.46 isaki } else { 1029 1.46 isaki result |= ((fpsr & FPSR_ZERO) != 0); 1030 1.46 isaki } 1031 1.46 isaki if ((pred & 0x08) != 0) { 1032 1.46 isaki result |= ((fpsr & FPSR_NAN) != 0); 1033 1.32 tsutsui } 1034 1.46 isaki 1035 1.33 tsutsui DPRINTF(("=> %s (%d)\n", result ? "true" : "false", result)); 1036 1.32 tsutsui /* if it's an IEEE unaware test and NAN is set, BSUN is set */ 1037 1.32 tsutsui if (sig_bsun && (fpsr & FPSR_NAN)) { 1038 1.32 tsutsui fpsr |= FPSR_BSUN; 1039 1.32 tsutsui } 1040 1.45 isaki /* if BSUN is set, IOP is set too */ 1041 1.45 isaki if ((fpsr & FPSR_BSUN)) { 1042 1.45 isaki fpsr |= FPSR_AIOP; 1043 1.45 isaki } 1044 1.1 gwr 1045 1.32 tsutsui /* put fpsr back */ 1046 1.32 tsutsui fe->fe_fpframe->fpf_fpsr = fe->fe_fpsr = fpsr; 1047 1.1 gwr 1048 1.46 isaki return -result; 1049 1.1 gwr } 1050 1.1 gwr 1051 1.1 gwr /* 1052 1.3 briggs * type 1: fdbcc, fscc, ftrapcc 1053 1.3 briggs * In this function, we know: 1054 1.3 briggs * (opcode & 0x01C0) == 0x0040 1055 1.47 isaki * return SIGILL for an illegal instruction. 1056 1.47 isaki * return SIGFPE if FTRAPcc's condition is met. 1057 1.1 gwr */ 1058 1.3 briggs static int 1059 1.30 dsl fpu_emul_type1(struct fpemu *fe, struct instruction *insn) 1060 1.1 gwr { 1061 1.32 tsutsui struct frame *frame = fe->fe_frame; 1062 1.32 tsutsui int advance, sig, branch, displ; 1063 1.39 thorpej unsigned short sval; 1064 1.3 briggs 1065 1.32 tsutsui branch = test_cc(fe, insn->is_word1); 1066 1.44 isaki if (branch > 0) 1067 1.44 isaki return branch; 1068 1.32 tsutsui fe->fe_fpframe->fpf_fpsr = fe->fe_fpsr; 1069 1.3 briggs 1070 1.32 tsutsui sig = 0; 1071 1.32 tsutsui switch (insn->is_opcode & 070) { 1072 1.32 tsutsui case 010: /* fdbcc */ 1073 1.44 isaki if (branch) { 1074 1.32 tsutsui /* advance */ 1075 1.32 tsutsui insn->is_advance = 6; 1076 1.44 isaki } else { 1077 1.32 tsutsui /* decrement Dn and if (Dn != -1) branch */ 1078 1.32 tsutsui uint16_t count = frame->f_regs[insn->is_opcode & 7]; 1079 1.32 tsutsui 1080 1.32 tsutsui if (count-- != 0) { 1081 1.39 thorpej if (ufetch_short((void *)(insn->is_pc + 1082 1.39 thorpej insn->is_advance), 1083 1.39 thorpej &sval)) { 1084 1.33 tsutsui DPRINTF(("%s: fault reading " 1085 1.35 isaki "displacement\n", __func__)); 1086 1.32 tsutsui return SIGSEGV; 1087 1.32 tsutsui } 1088 1.39 thorpej displ = sval; 1089 1.32 tsutsui /* sign-extend the displacement */ 1090 1.32 tsutsui displ &= 0xffff; 1091 1.32 tsutsui if (displ & 0x8000) { 1092 1.32 tsutsui displ |= 0xffff0000; 1093 1.32 tsutsui } 1094 1.32 tsutsui insn->is_advance += displ; 1095 1.32 tsutsui #if 0 /* XXX */ 1096 1.32 tsutsui insn->is_nextpc = insn->is_pc + 1097 1.35 isaki insn->is_advance; 1098 1.32 tsutsui #endif 1099 1.32 tsutsui } else { 1100 1.32 tsutsui insn->is_advance = 6; 1101 1.32 tsutsui } 1102 1.32 tsutsui /* write it back */ 1103 1.32 tsutsui frame->f_regs[insn->is_opcode & 7] &= 0xffff0000; 1104 1.32 tsutsui frame->f_regs[insn->is_opcode & 7] |= (uint32_t)count; 1105 1.3 briggs } 1106 1.3 briggs break; 1107 1.1 gwr 1108 1.32 tsutsui case 070: /* ftrapcc or fscc */ 1109 1.32 tsutsui advance = 4; 1110 1.32 tsutsui if ((insn->is_opcode & 07) >= 2) { 1111 1.32 tsutsui switch (insn->is_opcode & 07) { 1112 1.32 tsutsui case 3: /* long opr */ 1113 1.32 tsutsui advance += 2; 1114 1.32 tsutsui case 2: /* word opr */ 1115 1.32 tsutsui advance += 2; 1116 1.32 tsutsui case 4: /* no opr */ 1117 1.32 tsutsui break; 1118 1.32 tsutsui default: 1119 1.32 tsutsui return SIGILL; 1120 1.32 tsutsui break; 1121 1.32 tsutsui } 1122 1.44 isaki insn->is_advance = advance; 1123 1.32 tsutsui 1124 1.44 isaki if (branch) { 1125 1.32 tsutsui /* trap */ 1126 1.32 tsutsui sig = SIGFPE; 1127 1.32 tsutsui } 1128 1.32 tsutsui break; 1129 1.32 tsutsui } 1130 1.33 tsutsui 1131 1.32 tsutsui /* FALLTHROUGH */ 1132 1.32 tsutsui default: /* fscc */ 1133 1.32 tsutsui insn->is_datasize = 1; /* always byte */ 1134 1.32 tsutsui sig = fpu_decode_ea(frame, insn, &insn->is_ea, insn->is_opcode); 1135 1.32 tsutsui if (sig) { 1136 1.32 tsutsui break; 1137 1.32 tsutsui } 1138 1.44 isaki /* set result */ 1139 1.44 isaki sig = fpu_store_ea(frame, insn, &insn->is_ea, (char *)&branch); 1140 1.32 tsutsui break; 1141 1.3 briggs } 1142 1.32 tsutsui return sig; 1143 1.3 briggs } 1144 1.1 gwr 1145 1.3 briggs /* 1146 1.3 briggs * Type 2 or 3: fbcc (also fnop) 1147 1.3 briggs * In this function, we know: 1148 1.3 briggs * (opcode & 0x0180) == 0x0080 1149 1.3 briggs */ 1150 1.3 briggs static int 1151 1.30 dsl fpu_emul_brcc(struct fpemu *fe, struct instruction *insn) 1152 1.3 briggs { 1153 1.32 tsutsui int displ, word2; 1154 1.32 tsutsui int sig; 1155 1.39 thorpej unsigned short sval; 1156 1.3 briggs 1157 1.32 tsutsui /* 1158 1.32 tsutsui * Get branch displacement. 1159 1.32 tsutsui */ 1160 1.32 tsutsui displ = insn->is_word1; 1161 1.32 tsutsui 1162 1.32 tsutsui if (insn->is_opcode & 0x40) { 1163 1.39 thorpej if (ufetch_short((void *)(insn->is_pc + insn->is_advance), 1164 1.39 thorpej &sval)) { 1165 1.33 tsutsui DPRINTF(("%s: fault reading word2\n", __func__)); 1166 1.32 tsutsui return SIGSEGV; 1167 1.32 tsutsui } 1168 1.39 thorpej word2 = sval; 1169 1.32 tsutsui displ <<= 16; 1170 1.32 tsutsui displ |= word2; 1171 1.32 tsutsui insn->is_advance += 2; 1172 1.32 tsutsui } else { 1173 1.32 tsutsui /* displacement is word sized */ 1174 1.32 tsutsui if (displ & 0x8000) 1175 1.32 tsutsui displ |= 0xFFFF0000; 1176 1.32 tsutsui } 1177 1.32 tsutsui 1178 1.32 tsutsui /* XXX: If CC, insn->is_pc += displ */ 1179 1.32 tsutsui sig = test_cc(fe, insn->is_opcode); 1180 1.32 tsutsui fe->fe_fpframe->fpf_fpsr = fe->fe_fpsr; 1181 1.32 tsutsui 1182 1.32 tsutsui if (fe->fe_fpsr & fe->fe_fpcr & FPSR_EXCP) { 1183 1.32 tsutsui return SIGFPE; /* caught an exception */ 1184 1.1 gwr } 1185 1.32 tsutsui if (sig == -1) { 1186 1.32 tsutsui /* 1187 1.32 tsutsui * branch does take place; 2 is the offset to the 1st disp word 1188 1.32 tsutsui */ 1189 1.32 tsutsui insn->is_advance = displ + 2; 1190 1.32 tsutsui #if 0 /* XXX */ 1191 1.32 tsutsui insn->is_nextpc = insn->is_pc + insn->is_advance; 1192 1.32 tsutsui #endif 1193 1.32 tsutsui } else if (sig) 1194 1.32 tsutsui return SIGILL; /* got a signal */ 1195 1.33 tsutsui DPRINTF(("%s: %s insn @ %x (%x+%x) (disp=%x)\n", __func__, 1196 1.35 isaki (sig == -1) ? "BRANCH to" : "NEXT", 1197 1.35 isaki insn->is_pc + insn->is_advance, insn->is_pc, insn->is_advance, 1198 1.35 isaki displ)); 1199 1.32 tsutsui return 0; 1200 1.1 gwr } 1201