fpu_emulate.c revision 1.25 1 1.25 cl /* $NetBSD: fpu_emulate.c,v 1.25 2003/09/22 14:18:34 cl Exp $ */
2 1.1 gwr
3 1.1 gwr /*
4 1.1 gwr * Copyright (c) 1995 Gordon W. Ross
5 1.3 briggs * some portion Copyright (c) 1995 Ken Nakata
6 1.1 gwr * All rights reserved.
7 1.1 gwr *
8 1.1 gwr * Redistribution and use in source and binary forms, with or without
9 1.1 gwr * modification, are permitted provided that the following conditions
10 1.1 gwr * are met:
11 1.1 gwr * 1. Redistributions of source code must retain the above copyright
12 1.1 gwr * notice, this list of conditions and the following disclaimer.
13 1.1 gwr * 2. Redistributions in binary form must reproduce the above copyright
14 1.1 gwr * notice, this list of conditions and the following disclaimer in the
15 1.1 gwr * documentation and/or other materials provided with the distribution.
16 1.1 gwr * 3. The name of the author may not be used to endorse or promote products
17 1.1 gwr * derived from this software without specific prior written permission.
18 1.1 gwr * 4. All advertising materials mentioning features or use of this software
19 1.1 gwr * must display the following acknowledgement:
20 1.1 gwr * This product includes software developed by Gordon Ross
21 1.1 gwr *
22 1.1 gwr * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
23 1.1 gwr * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
24 1.1 gwr * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
25 1.1 gwr * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
26 1.1 gwr * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
27 1.1 gwr * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
28 1.1 gwr * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
29 1.1 gwr * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
30 1.1 gwr * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
31 1.1 gwr * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
32 1.1 gwr */
33 1.1 gwr
34 1.1 gwr /*
35 1.1 gwr * mc68881 emulator
36 1.1 gwr * XXX - Just a start at it for now...
37 1.1 gwr */
38 1.24 lukem
39 1.24 lukem #include <sys/cdefs.h>
40 1.25 cl __KERNEL_RCSID(0, "$NetBSD: fpu_emulate.c,v 1.25 2003/09/22 14:18:34 cl Exp $");
41 1.20 jonathan
42 1.1 gwr #include <sys/types.h>
43 1.1 gwr #include <sys/signal.h>
44 1.5 briggs #include <sys/systm.h>
45 1.1 gwr #include <machine/frame.h>
46 1.1 gwr
47 1.21 briggs #if defined(DDB) && defined(DEBUG_FPE)
48 1.15 veego # include <m68k/db_machdep.h>
49 1.15 veego #endif
50 1.15 veego
51 1.3 briggs #include "fpu_emulate.h"
52 1.1 gwr
53 1.25 cl #define fpe_abort(tfp, ksi, signo, code) \
54 1.25 cl do { \
55 1.25 cl (ksi)->ksi_signo = (signo); \
56 1.25 cl (ksi)->ksi_code = (code); \
57 1.25 cl (ksi)->ksi_addr = (void *)(frame)->f_pc; \
58 1.25 cl return -1; \
59 1.25 cl } while (/*CONSTCOND*/0)
60 1.25 cl
61 1.3 briggs static int fpu_emul_fmovmcr __P((struct fpemu *fe, struct instruction *insn));
62 1.3 briggs static int fpu_emul_fmovm __P((struct fpemu *fe, struct instruction *insn));
63 1.3 briggs static int fpu_emul_arith __P((struct fpemu *fe, struct instruction *insn));
64 1.3 briggs static int fpu_emul_type1 __P((struct fpemu *fe, struct instruction *insn));
65 1.3 briggs static int fpu_emul_brcc __P((struct fpemu *fe, struct instruction *insn));
66 1.4 briggs static int test_cc __P((struct fpemu *fe, int pred));
67 1.4 briggs static struct fpn *fpu_cmp __P((struct fpemu *fe));
68 1.5 briggs
69 1.21 briggs #if DEBUG_FPE
70 1.21 briggs # define DUMP_INSN(insn) \
71 1.21 briggs printf("fpu_emulate: insn={adv=%d,siz=%d,op=%04x,w1=%04x}\n", \
72 1.3 briggs (insn)->is_advance, (insn)->is_datasize, \
73 1.21 briggs (insn)->is_opcode, (insn)->is_word1)
74 1.21 briggs #else
75 1.21 briggs # define DUMP_INSN(insn)
76 1.3 briggs #endif
77 1.1 gwr
78 1.1 gwr /*
79 1.1 gwr * Emulate a floating-point instruction.
80 1.1 gwr * Return zero for success, else signal number.
81 1.1 gwr * (Typically: zero, SIGFPE, SIGILL, SIGSEGV)
82 1.1 gwr */
83 1.3 briggs int
84 1.25 cl fpu_emulate(frame, fpf, ksi)
85 1.3 briggs struct frame *frame;
86 1.3 briggs struct fpframe *fpf;
87 1.25 cl ksiginfo_t *ksi;
88 1.1 gwr {
89 1.4 briggs static struct instruction insn;
90 1.4 briggs static struct fpemu fe;
91 1.3 briggs int word, optype, sig;
92 1.3 briggs
93 1.21 briggs
94 1.4 briggs /* initialize insn.is_datasize to tell it is *not* initialized */
95 1.3 briggs insn.is_datasize = -1;
96 1.21 briggs
97 1.3 briggs fe.fe_frame = frame;
98 1.3 briggs fe.fe_fpframe = fpf;
99 1.3 briggs fe.fe_fpsr = fpf->fpf_fpsr;
100 1.3 briggs fe.fe_fpcr = fpf->fpf_fpcr;
101 1.1 gwr
102 1.21 briggs #if DEBUG_FPE
103 1.21 briggs printf("ENTERING fpu_emulate: FPSR=%08x, FPCR=%08x\n",
104 1.21 briggs fe.fe_fpsr, fe.fe_fpcr);
105 1.1 gwr #endif
106 1.1 gwr
107 1.13 gwr /* always set this (to avoid a warning) */
108 1.21 briggs insn.is_pc = frame->f_pc;
109 1.21 briggs insn.is_nextpc = 0;
110 1.8 scottr if (frame->f_format == 4) {
111 1.8 scottr /*
112 1.8 scottr * A format 4 is generated by the 68{EC,LC}040. The PC is
113 1.8 scottr * already set to the instruction following the faulting
114 1.8 scottr * instruction. We need to calculate that, anyway. The
115 1.8 scottr * fslw is the PC of the faulted instruction, which is what
116 1.8 scottr * we expect to be in f_pc.
117 1.8 scottr *
118 1.8 scottr * XXX - This is a hack; it assumes we at least know the
119 1.22 is * sizes of all instructions we run across.
120 1.22 is * XXX TODO: This may not be true, so we might want to save the PC
121 1.22 is * in order to restore it later.
122 1.8 scottr */
123 1.22 is /* insn.is_nextpc = frame->f_pc; */
124 1.21 briggs insn.is_pc = frame->f_fmt4.f_fslw;
125 1.22 is frame->f_pc = insn.is_pc;
126 1.8 scottr }
127 1.8 scottr
128 1.21 briggs word = fusword((void *) (insn.is_pc));
129 1.3 briggs if (word < 0) {
130 1.3 briggs #ifdef DEBUG
131 1.21 briggs printf("fpu_emulate: fault reading opcode\n");
132 1.3 briggs #endif
133 1.25 cl fpe_abort(frame, ksi, SIGSEGV, SEGV_ACCERR);
134 1.3 briggs }
135 1.3 briggs
136 1.3 briggs if ((word & 0xf000) != 0xf000) {
137 1.3 briggs #ifdef DEBUG
138 1.21 briggs printf("fpu_emulate: not coproc. insn.: opcode=0x%x\n", word);
139 1.1 gwr #endif
140 1.25 cl fpe_abort(frame, ksi, SIGILL, ILL_ILLOPC);
141 1.3 briggs }
142 1.1 gwr
143 1.21 briggs if ((word & 0x0E00) != 0x0200) {
144 1.3 briggs #ifdef DEBUG
145 1.21 briggs printf("fpu_emulate: bad coproc. id: opcode=0x%x\n", word);
146 1.3 briggs #endif
147 1.25 cl fpe_abort(frame, ksi, SIGILL, ILL_ILLOPC);
148 1.3 briggs }
149 1.1 gwr
150 1.3 briggs insn.is_opcode = word;
151 1.3 briggs optype = (word & 0x01C0);
152 1.1 gwr
153 1.21 briggs word = fusword((void *) (insn.is_pc + 2));
154 1.3 briggs if (word < 0) {
155 1.3 briggs #ifdef DEBUG
156 1.21 briggs printf("fpu_emulate: fault reading word1\n");
157 1.1 gwr #endif
158 1.25 cl fpe_abort(frame, ksi, SIGSEGV, SEGV_ACCERR);
159 1.3 briggs }
160 1.3 briggs insn.is_word1 = word;
161 1.3 briggs /* all FPU instructions are at least 4-byte long */
162 1.3 briggs insn.is_advance = 4;
163 1.3 briggs
164 1.3 briggs DUMP_INSN(&insn);
165 1.3 briggs
166 1.3 briggs /*
167 1.3 briggs * Which family (or type) of opcode is it?
168 1.3 briggs * Tests ordered by likelihood (hopefully).
169 1.3 briggs * Certainly, type 0 is the most common.
170 1.3 briggs */
171 1.3 briggs if (optype == 0x0000) {
172 1.3 briggs /* type=0: generic */
173 1.3 briggs if ((word & 0xc000) == 0xc000) {
174 1.21 briggs #if DEBUG_FPE
175 1.21 briggs printf("fpu_emulate: fmovm FPr\n");
176 1.21 briggs #endif
177 1.3 briggs sig = fpu_emul_fmovm(&fe, &insn);
178 1.3 briggs } else if ((word & 0xc000) == 0x8000) {
179 1.21 briggs #if DEBUG_FPE
180 1.21 briggs printf("fpu_emulate: fmovm FPcr\n");
181 1.21 briggs #endif
182 1.3 briggs sig = fpu_emul_fmovmcr(&fe, &insn);
183 1.3 briggs } else if ((word & 0xe000) == 0x6000) {
184 1.3 briggs /* fstore = fmove FPn,mem */
185 1.21 briggs #if DEBUG_FPE
186 1.21 briggs printf("fpu_emulate: fmove to mem\n");
187 1.21 briggs #endif
188 1.3 briggs sig = fpu_emul_fstore(&fe, &insn);
189 1.3 briggs } else if ((word & 0xfc00) == 0x5c00) {
190 1.3 briggs /* fmovecr */
191 1.21 briggs #if DEBUG_FPE
192 1.21 briggs printf("fpu_emulate: fmovecr\n");
193 1.21 briggs #endif
194 1.3 briggs sig = fpu_emul_fmovecr(&fe, &insn);
195 1.3 briggs } else if ((word & 0xa07f) == 0x26) {
196 1.3 briggs /* fscale */
197 1.21 briggs #if DEBUG_FPE
198 1.21 briggs printf("fpu_emulate: fscale\n");
199 1.21 briggs #endif
200 1.3 briggs sig = fpu_emul_fscale(&fe, &insn);
201 1.3 briggs } else {
202 1.21 briggs #if DEBUG_FPE
203 1.21 briggs printf("fpu_emulate: other type0\n");
204 1.21 briggs #endif
205 1.3 briggs /* all other type0 insns are arithmetic */
206 1.3 briggs sig = fpu_emul_arith(&fe, &insn);
207 1.1 gwr }
208 1.3 briggs if (sig == 0) {
209 1.21 briggs #if DEBUG_FPE
210 1.21 briggs printf("fpu_emulate: type 0 returned 0\n");
211 1.21 briggs #endif
212 1.3 briggs sig = fpu_upd_excp(&fe);
213 1.1 gwr }
214 1.3 briggs } else if (optype == 0x0080 || optype == 0x00C0) {
215 1.3 briggs /* type=2 or 3: fbcc, short or long disp. */
216 1.21 briggs #if DEBUG_FPE
217 1.21 briggs printf("fpu_emulate: fbcc %s\n",
218 1.21 briggs (optype & 0x40) ? "long" : "short");
219 1.21 briggs #endif
220 1.3 briggs sig = fpu_emul_brcc(&fe, &insn);
221 1.3 briggs } else if (optype == 0x0040) {
222 1.3 briggs /* type=1: fdbcc, fscc, ftrapcc */
223 1.21 briggs #if DEBUG_FPE
224 1.21 briggs printf("fpu_emulate: type1\n");
225 1.21 briggs #endif
226 1.3 briggs sig = fpu_emul_type1(&fe, &insn);
227 1.3 briggs } else {
228 1.3 briggs /* type=4: fsave (privileged) */
229 1.3 briggs /* type=5: frestore (privileged) */
230 1.3 briggs /* type=6: reserved */
231 1.3 briggs /* type=7: reserved */
232 1.3 briggs #ifdef DEBUG
233 1.21 briggs printf("fpu_emulate: bad opcode type: opcode=0x%x\n", insn.is_opcode);
234 1.1 gwr #endif
235 1.3 briggs sig = SIGILL;
236 1.3 briggs }
237 1.3 briggs
238 1.3 briggs DUMP_INSN(&insn);
239 1.1 gwr
240 1.17 is /*
241 1.17 is * XXX it is not clear to me, if we should progress the PC always,
242 1.17 is * for SIGFPE || 0, or only for 0; however, without SIGFPE, we
243 1.17 is * don't pass the signalling regression tests. -is
244 1.17 is */
245 1.17 is if ((sig == 0) || (sig == SIGFPE))
246 1.3 briggs frame->f_pc += insn.is_advance;
247 1.23 chs #if defined(DDB) && defined(DEBUG_FPE)
248 1.3 briggs else {
249 1.21 briggs printf("fpu_emulate: sig=%d, opcode=%x, word1=%x\n",
250 1.3 briggs sig, insn.is_opcode, insn.is_word1);
251 1.15 veego kdb_trap(-1, (db_regs_t *)&frame);
252 1.3 briggs }
253 1.1 gwr #endif
254 1.22 is #if 0 /* XXX something is wrong */
255 1.22 is if (frame->f_format == 4) {
256 1.21 briggs /* XXX Restore PC -- 68{EC,LC}040 only */
257 1.22 is if (insn.is_nextpc)
258 1.22 is frame->f_pc = insn.is_nextpc;
259 1.22 is }
260 1.22 is #endif
261 1.1 gwr
262 1.21 briggs #if DEBUG_FPE
263 1.21 briggs printf("EXITING fpu_emulate: w/FPSR=%08x, FPCR=%08x\n",
264 1.21 briggs fe.fe_fpsr, fe.fe_fpcr);
265 1.21 briggs #endif
266 1.3 briggs
267 1.25 cl if (sig)
268 1.25 cl fpe_abort(frame, ksi, sig, 0);
269 1.3 briggs return (sig);
270 1.1 gwr }
271 1.1 gwr
272 1.3 briggs /* update accrued exception bits and see if there's an FP exception */
273 1.3 briggs int
274 1.3 briggs fpu_upd_excp(fe)
275 1.3 briggs struct fpemu *fe;
276 1.1 gwr {
277 1.3 briggs u_int fpsr;
278 1.3 briggs u_int fpcr;
279 1.3 briggs
280 1.3 briggs fpsr = fe->fe_fpsr;
281 1.3 briggs fpcr = fe->fe_fpcr;
282 1.3 briggs /* update fpsr accrued exception bits; each insn doesn't have to
283 1.3 briggs update this */
284 1.3 briggs if (fpsr & (FPSR_BSUN | FPSR_SNAN | FPSR_OPERR)) {
285 1.3 briggs fpsr |= FPSR_AIOP;
286 1.3 briggs }
287 1.3 briggs if (fpsr & FPSR_OVFL) {
288 1.3 briggs fpsr |= FPSR_AOVFL;
289 1.3 briggs }
290 1.3 briggs if ((fpsr & FPSR_UNFL) && (fpsr & FPSR_INEX2)) {
291 1.3 briggs fpsr |= FPSR_AUNFL;
292 1.3 briggs }
293 1.3 briggs if (fpsr & FPSR_DZ) {
294 1.3 briggs fpsr |= FPSR_ADZ;
295 1.3 briggs }
296 1.3 briggs if (fpsr & (FPSR_INEX1 | FPSR_INEX2 | FPSR_OVFL)) {
297 1.3 briggs fpsr |= FPSR_AINEX;
298 1.3 briggs }
299 1.1 gwr
300 1.3 briggs fe->fe_fpframe->fpf_fpsr = fe->fe_fpsr = fpsr;
301 1.1 gwr
302 1.3 briggs return (fpsr & fpcr & FPSR_EXCP) ? SIGFPE : 0;
303 1.3 briggs }
304 1.1 gwr
305 1.3 briggs /* update fpsr according to fp (= result of an fp op) */
306 1.3 briggs u_int
307 1.3 briggs fpu_upd_fpsr(fe, fp)
308 1.3 briggs struct fpemu *fe;
309 1.3 briggs struct fpn *fp;
310 1.3 briggs {
311 1.3 briggs u_int fpsr;
312 1.1 gwr
313 1.21 briggs #if DEBUG_FPE
314 1.21 briggs printf("fpu_upd_fpsr: previous fpsr=%08x\n", fe->fe_fpsr);
315 1.21 briggs #endif
316 1.3 briggs /* clear all condition code */
317 1.3 briggs fpsr = fe->fe_fpsr & ~FPSR_CCB;
318 1.1 gwr
319 1.21 briggs #if DEBUG_FPE
320 1.21 briggs printf("fpu_upd_fpsr: result is a ");
321 1.21 briggs #endif
322 1.3 briggs if (fp->fp_sign) {
323 1.21 briggs #if DEBUG_FPE
324 1.21 briggs printf("negative ");
325 1.21 briggs #endif
326 1.3 briggs fpsr |= FPSR_NEG;
327 1.21 briggs #if DEBUG_FPE
328 1.3 briggs } else {
329 1.21 briggs printf("positive ");
330 1.21 briggs #endif
331 1.3 briggs }
332 1.3 briggs
333 1.3 briggs switch (fp->fp_class) {
334 1.3 briggs case FPC_SNAN:
335 1.21 briggs #if DEBUG_FPE
336 1.21 briggs printf("signaling NAN\n");
337 1.21 briggs #endif
338 1.3 briggs fpsr |= (FPSR_NAN | FPSR_SNAN);
339 1.3 briggs break;
340 1.3 briggs case FPC_QNAN:
341 1.21 briggs #if DEBUG_FPE
342 1.21 briggs printf("quiet NAN\n");
343 1.21 briggs #endif
344 1.3 briggs fpsr |= FPSR_NAN;
345 1.3 briggs break;
346 1.3 briggs case FPC_ZERO:
347 1.21 briggs #if DEBUG_FPE
348 1.21 briggs printf("Zero\n");
349 1.21 briggs #endif
350 1.3 briggs fpsr |= FPSR_ZERO;
351 1.3 briggs break;
352 1.3 briggs case FPC_INF:
353 1.21 briggs #if DEBUG_FPE
354 1.21 briggs printf("Inf\n");
355 1.21 briggs #endif
356 1.3 briggs fpsr |= FPSR_INF;
357 1.3 briggs break;
358 1.3 briggs default:
359 1.21 briggs #if DEBUG_FPE
360 1.21 briggs printf("Number\n");
361 1.21 briggs #endif
362 1.3 briggs /* anything else is treated as if it is a number */
363 1.3 briggs break;
364 1.3 briggs }
365 1.1 gwr
366 1.3 briggs fe->fe_fpsr = fe->fe_fpframe->fpf_fpsr = fpsr;
367 1.1 gwr
368 1.21 briggs #if DEBUG_FPE
369 1.21 briggs printf("fpu_upd_fpsr: new fpsr=%08x\n", fe->fe_fpframe->fpf_fpsr);
370 1.21 briggs #endif
371 1.1 gwr
372 1.3 briggs return fpsr;
373 1.3 briggs }
374 1.1 gwr
375 1.3 briggs static int
376 1.3 briggs fpu_emul_fmovmcr(fe, insn)
377 1.3 briggs struct fpemu *fe;
378 1.3 briggs struct instruction *insn;
379 1.3 briggs {
380 1.3 briggs struct frame *frame = fe->fe_frame;
381 1.3 briggs struct fpframe *fpf = fe->fe_fpframe;
382 1.5 briggs int sig;
383 1.5 briggs int reglist;
384 1.3 briggs int fpu_to_mem;
385 1.3 briggs
386 1.3 briggs /* move to/from control registers */
387 1.3 briggs reglist = (insn->is_word1 & 0x1c00) >> 10;
388 1.3 briggs /* Bit 13 selects direction (FPU to/from Mem) */
389 1.3 briggs fpu_to_mem = insn->is_word1 & 0x2000;
390 1.3 briggs
391 1.3 briggs insn->is_datasize = 4;
392 1.3 briggs insn->is_advance = 4;
393 1.21 briggs sig = fpu_decode_ea(frame, insn, &insn->is_ea, insn->is_opcode);
394 1.3 briggs if (sig) { return sig; }
395 1.3 briggs
396 1.3 briggs if (reglist != 1 && reglist != 2 && reglist != 4 &&
397 1.21 briggs (insn->is_ea.ea_flags & EA_DIRECT)) {
398 1.3 briggs /* attempted to copy more than one FPcr to CPU regs */
399 1.3 briggs #ifdef DEBUG
400 1.21 briggs printf("fpu_emul_fmovmcr: tried to copy too many FPcr\n");
401 1.3 briggs #endif
402 1.3 briggs return SIGILL;
403 1.3 briggs }
404 1.1 gwr
405 1.3 briggs if (reglist & 4) {
406 1.3 briggs /* fpcr */
407 1.21 briggs if ((insn->is_ea.ea_flags & EA_DIRECT) &&
408 1.21 briggs insn->is_ea.ea_regnum >= 8 /* address reg */) {
409 1.3 briggs /* attempted to copy FPCR to An */
410 1.3 briggs #ifdef DEBUG
411 1.21 briggs printf("fpu_emul_fmovmcr: tried to copy FPCR from/to A%d\n",
412 1.21 briggs insn->is_ea.ea_regnum & 7);
413 1.1 gwr #endif
414 1.3 briggs return SIGILL;
415 1.3 briggs }
416 1.3 briggs if (fpu_to_mem) {
417 1.21 briggs sig = fpu_store_ea(frame, insn, &insn->is_ea,
418 1.3 briggs (char *)&fpf->fpf_fpcr);
419 1.3 briggs } else {
420 1.21 briggs sig = fpu_load_ea(frame, insn, &insn->is_ea,
421 1.3 briggs (char *)&fpf->fpf_fpcr);
422 1.3 briggs }
423 1.3 briggs }
424 1.3 briggs if (sig) { return sig; }
425 1.1 gwr
426 1.3 briggs if (reglist & 2) {
427 1.3 briggs /* fpsr */
428 1.21 briggs if ((insn->is_ea.ea_flags & EA_DIRECT) &&
429 1.21 briggs insn->is_ea.ea_regnum >= 8 /* address reg */) {
430 1.3 briggs /* attempted to copy FPSR to An */
431 1.3 briggs #ifdef DEBUG
432 1.21 briggs printf("fpu_emul_fmovmcr: tried to copy FPSR from/to A%d\n",
433 1.21 briggs insn->is_ea.ea_regnum & 7);
434 1.3 briggs #endif
435 1.3 briggs return SIGILL;
436 1.3 briggs }
437 1.3 briggs if (fpu_to_mem) {
438 1.21 briggs sig = fpu_store_ea(frame, insn, &insn->is_ea,
439 1.3 briggs (char *)&fpf->fpf_fpsr);
440 1.3 briggs } else {
441 1.21 briggs sig = fpu_load_ea(frame, insn, &insn->is_ea,
442 1.3 briggs (char *)&fpf->fpf_fpsr);
443 1.3 briggs }
444 1.3 briggs }
445 1.3 briggs if (sig) { return sig; }
446 1.3 briggs
447 1.3 briggs if (reglist & 1) {
448 1.3 briggs /* fpiar - can be moved to/from An */
449 1.3 briggs if (fpu_to_mem) {
450 1.21 briggs sig = fpu_store_ea(frame, insn, &insn->is_ea,
451 1.3 briggs (char *)&fpf->fpf_fpiar);
452 1.3 briggs } else {
453 1.21 briggs sig = fpu_load_ea(frame, insn, &insn->is_ea,
454 1.3 briggs (char *)&fpf->fpf_fpiar);
455 1.3 briggs }
456 1.3 briggs }
457 1.3 briggs return sig;
458 1.1 gwr }
459 1.1 gwr
460 1.1 gwr /*
461 1.3 briggs * type 0: fmovem
462 1.3 briggs * Separated out of fpu_emul_type0 for efficiency.
463 1.1 gwr * In this function, we know:
464 1.3 briggs * (opcode & 0x01C0) == 0
465 1.3 briggs * (word1 & 0x8000) == 0x8000
466 1.3 briggs *
467 1.3 briggs * No conversion or rounding is done by this instruction,
468 1.3 briggs * and the FPSR is not affected.
469 1.1 gwr */
470 1.3 briggs static int
471 1.3 briggs fpu_emul_fmovm(fe, insn)
472 1.3 briggs struct fpemu *fe;
473 1.3 briggs struct instruction *insn;
474 1.1 gwr {
475 1.3 briggs struct frame *frame = fe->fe_frame;
476 1.3 briggs struct fpframe *fpf = fe->fe_fpframe;
477 1.3 briggs int word1, sig;
478 1.3 briggs int reglist, regmask, regnum;
479 1.3 briggs int fpu_to_mem, order;
480 1.7 scottr int w1_post_incr;
481 1.3 briggs int *fpregs;
482 1.3 briggs
483 1.3 briggs insn->is_advance = 4;
484 1.3 briggs insn->is_datasize = 12;
485 1.3 briggs word1 = insn->is_word1;
486 1.3 briggs
487 1.3 briggs /* Bit 13 selects direction (FPU to/from Mem) */
488 1.3 briggs fpu_to_mem = word1 & 0x2000;
489 1.3 briggs
490 1.3 briggs /*
491 1.3 briggs * Bits 12,11 select register list mode:
492 1.3 briggs * 0,0: Static reg list, pre-decr.
493 1.3 briggs * 0,1: Dynamic reg list, pre-decr.
494 1.3 briggs * 1,0: Static reg list, post-incr.
495 1.3 briggs * 1,1: Dynamic reg list, post-incr
496 1.3 briggs */
497 1.3 briggs w1_post_incr = word1 & 0x1000;
498 1.3 briggs if (word1 & 0x0800) {
499 1.3 briggs /* dynamic reg list */
500 1.3 briggs reglist = frame->f_regs[(word1 & 0x70) >> 4];
501 1.3 briggs } else {
502 1.3 briggs reglist = word1;
503 1.3 briggs }
504 1.3 briggs reglist &= 0xFF;
505 1.3 briggs
506 1.3 briggs /* Get effective address. (modreg=opcode&077) */
507 1.21 briggs sig = fpu_decode_ea(frame, insn, &insn->is_ea, insn->is_opcode);
508 1.3 briggs if (sig) { return sig; }
509 1.3 briggs
510 1.3 briggs /* Get address of soft coprocessor regs. */
511 1.3 briggs fpregs = &fpf->fpf_regs[0];
512 1.3 briggs
513 1.21 briggs if (insn->is_ea.ea_flags & EA_PREDECR) {
514 1.3 briggs regnum = 7;
515 1.3 briggs order = -1;
516 1.3 briggs } else {
517 1.3 briggs regnum = 0;
518 1.3 briggs order = 1;
519 1.3 briggs }
520 1.3 briggs
521 1.21 briggs regmask = 0x80;
522 1.3 briggs while ((0 <= regnum) && (regnum < 8)) {
523 1.3 briggs if (regmask & reglist) {
524 1.3 briggs if (fpu_to_mem) {
525 1.21 briggs sig = fpu_store_ea(frame, insn, &insn->is_ea,
526 1.3 briggs (char*)&fpregs[regnum * 3]);
527 1.21 briggs #if DEBUG_FPE
528 1.21 briggs printf("fpu_emul_fmovm: FP%d (%08x,%08x,%08x) saved\n",
529 1.21 briggs regnum, fpregs[regnum * 3], fpregs[regnum * 3 + 1],
530 1.21 briggs fpregs[regnum * 3 + 2]);
531 1.21 briggs #endif
532 1.3 briggs } else { /* mem to fpu */
533 1.21 briggs sig = fpu_load_ea(frame, insn, &insn->is_ea,
534 1.3 briggs (char*)&fpregs[regnum * 3]);
535 1.21 briggs #if DEBUG_FPE
536 1.21 briggs printf("fpu_emul_fmovm: FP%d (%08x,%08x,%08x) loaded\n",
537 1.21 briggs regnum, fpregs[regnum * 3], fpregs[regnum * 3 + 1],
538 1.21 briggs fpregs[regnum * 3 + 2]);
539 1.21 briggs #endif
540 1.3 briggs }
541 1.3 briggs if (sig) { break; }
542 1.3 briggs }
543 1.3 briggs regnum += order;
544 1.21 briggs regmask >>= 1;
545 1.3 briggs }
546 1.1 gwr
547 1.3 briggs return sig;
548 1.1 gwr }
549 1.1 gwr
550 1.3 briggs static struct fpn *
551 1.3 briggs fpu_cmp(fe)
552 1.3 briggs struct fpemu *fe;
553 1.1 gwr {
554 1.3 briggs struct fpn *x = &fe->fe_f1, *y = &fe->fe_f2;
555 1.1 gwr
556 1.3 briggs /* take care of special cases */
557 1.3 briggs if (x->fp_class < 0 || y->fp_class < 0) {
558 1.3 briggs /* if either of two is a SNAN, result is SNAN */
559 1.3 briggs x->fp_class = (y->fp_class < x->fp_class) ? y->fp_class : x->fp_class;
560 1.3 briggs } else if (x->fp_class == FPC_INF) {
561 1.3 briggs if (y->fp_class == FPC_INF) {
562 1.3 briggs /* both infinities */
563 1.3 briggs if (x->fp_sign == y->fp_sign) {
564 1.3 briggs x->fp_class = FPC_ZERO; /* return a signed zero */
565 1.3 briggs } else {
566 1.3 briggs x->fp_class = FPC_NUM; /* return a faked number w/x's sign */
567 1.3 briggs x->fp_exp = 16383;
568 1.3 briggs x->fp_mant[0] = FP_1;
569 1.3 briggs }
570 1.3 briggs } else {
571 1.3 briggs /* y is a number */
572 1.3 briggs x->fp_class = FPC_NUM; /* return a forged number w/x's sign */
573 1.3 briggs x->fp_exp = 16383;
574 1.3 briggs x->fp_mant[0] = FP_1;
575 1.3 briggs }
576 1.3 briggs } else if (y->fp_class == FPC_INF) {
577 1.3 briggs /* x is a Num but y is an Inf */
578 1.3 briggs /* return a forged number w/y's sign inverted */
579 1.3 briggs x->fp_class = FPC_NUM;
580 1.3 briggs x->fp_sign = !y->fp_sign;
581 1.3 briggs x->fp_exp = 16383;
582 1.3 briggs x->fp_mant[0] = FP_1;
583 1.3 briggs } else {
584 1.3 briggs /* x and y are both numbers or zeros, or pair of a number and a zero */
585 1.3 briggs y->fp_sign = !y->fp_sign;
586 1.3 briggs x = fpu_add(fe); /* (x - y) */
587 1.1 gwr /*
588 1.3 briggs * FCMP does not set Inf bit in CC, so return a forged number
589 1.3 briggs * (value doesn't matter) if Inf is the result of fsub.
590 1.1 gwr */
591 1.3 briggs if (x->fp_class == FPC_INF) {
592 1.3 briggs x->fp_class = FPC_NUM;
593 1.3 briggs x->fp_exp = 16383;
594 1.3 briggs x->fp_mant[0] = FP_1;
595 1.1 gwr }
596 1.3 briggs }
597 1.3 briggs return x;
598 1.1 gwr }
599 1.1 gwr
600 1.1 gwr /*
601 1.3 briggs * arithmetic oprations
602 1.1 gwr */
603 1.3 briggs static int
604 1.3 briggs fpu_emul_arith(fe, insn)
605 1.3 briggs struct fpemu *fe;
606 1.3 briggs struct instruction *insn;
607 1.1 gwr {
608 1.3 briggs struct frame *frame = fe->fe_frame;
609 1.3 briggs u_int *fpregs = &(fe->fe_fpframe->fpf_regs[0]);
610 1.3 briggs struct fpn *res;
611 1.3 briggs int word1, sig = 0;
612 1.3 briggs int regnum, format;
613 1.3 briggs int discard_result = 0;
614 1.3 briggs u_int buf[3];
615 1.21 briggs #if DEBUG_FPE
616 1.3 briggs int flags;
617 1.3 briggs char regname;
618 1.21 briggs #endif
619 1.16 is
620 1.16 is fe->fe_fpsr &= ~FPSR_EXCP;
621 1.3 briggs
622 1.3 briggs DUMP_INSN(insn);
623 1.3 briggs
624 1.21 briggs #if DEBUG_FPE
625 1.21 briggs printf("fpu_emul_arith: FPSR = %08x, FPCR = %08x\n",
626 1.21 briggs fe->fe_fpsr, fe->fe_fpcr);
627 1.21 briggs #endif
628 1.3 briggs
629 1.3 briggs word1 = insn->is_word1;
630 1.3 briggs format = (word1 >> 10) & 7;
631 1.3 briggs regnum = (word1 >> 7) & 7;
632 1.3 briggs
633 1.3 briggs /* fetch a source operand : may not be used */
634 1.21 briggs #if DEBUG_FPE
635 1.21 briggs printf("fpu_emul_arith: dst/src FP%d=%08x,%08x,%08x\n",
636 1.21 briggs regnum, fpregs[regnum*3], fpregs[regnum*3+1],
637 1.21 briggs fpregs[regnum*3+2]);
638 1.21 briggs #endif
639 1.21 briggs
640 1.3 briggs fpu_explode(fe, &fe->fe_f1, FTYPE_EXT, &fpregs[regnum * 3]);
641 1.3 briggs
642 1.3 briggs DUMP_INSN(insn);
643 1.3 briggs
644 1.3 briggs /* get the other operand which is always the source */
645 1.3 briggs if ((word1 & 0x4000) == 0) {
646 1.21 briggs #if DEBUG_FPE
647 1.21 briggs printf("fpu_emul_arith: FP%d op FP%d => FP%d\n",
648 1.21 briggs format, regnum, regnum);
649 1.21 briggs printf("fpu_emul_arith: src opr FP%d=%08x,%08x,%08x\n",
650 1.21 briggs format, fpregs[format*3], fpregs[format*3+1],
651 1.21 briggs fpregs[format*3+2]);
652 1.21 briggs #endif
653 1.3 briggs fpu_explode(fe, &fe->fe_f2, FTYPE_EXT, &fpregs[format * 3]);
654 1.3 briggs } else {
655 1.3 briggs /* the operand is in memory */
656 1.3 briggs if (format == FTYPE_DBL) {
657 1.3 briggs insn->is_datasize = 8;
658 1.3 briggs } else if (format == FTYPE_SNG || format == FTYPE_LNG) {
659 1.3 briggs insn->is_datasize = 4;
660 1.3 briggs } else if (format == FTYPE_WRD) {
661 1.3 briggs insn->is_datasize = 2;
662 1.3 briggs } else if (format == FTYPE_BYT) {
663 1.3 briggs insn->is_datasize = 1;
664 1.3 briggs } else if (format == FTYPE_EXT) {
665 1.3 briggs insn->is_datasize = 12;
666 1.3 briggs } else {
667 1.3 briggs /* invalid or unsupported operand format */
668 1.3 briggs sig = SIGFPE;
669 1.3 briggs return sig;
670 1.3 briggs }
671 1.1 gwr
672 1.3 briggs /* Get effective address. (modreg=opcode&077) */
673 1.21 briggs sig = fpu_decode_ea(frame, insn, &insn->is_ea, insn->is_opcode);
674 1.3 briggs if (sig) {
675 1.21 briggs #if DEBUG_FPE
676 1.21 briggs printf("fpu_emul_arith: error in fpu_decode_ea\n");
677 1.21 briggs #endif
678 1.3 briggs return sig;
679 1.3 briggs }
680 1.1 gwr
681 1.3 briggs DUMP_INSN(insn);
682 1.1 gwr
683 1.21 briggs #if DEBUG_FPE
684 1.21 briggs printf("fpu_emul_arith: addr mode = ");
685 1.21 briggs flags = insn->is_ea.ea_flags;
686 1.21 briggs regname = (insn->is_ea.ea_regnum & 8) ? 'a' : 'd';
687 1.21 briggs
688 1.21 briggs if (flags & EA_DIRECT) {
689 1.21 briggs printf("%c%d\n",
690 1.21 briggs regname, insn->is_ea.ea_regnum & 7);
691 1.21 briggs } else if (flags & EA_PC_REL) {
692 1.21 briggs if (flags & EA_OFFSET) {
693 1.21 briggs printf("pc@(%d)\n", insn->is_ea.ea_offset);
694 1.3 briggs } else if (flags & EA_INDEXED) {
695 1.21 briggs printf("pc@(...)\n");
696 1.21 briggs }
697 1.21 briggs } else if (flags & EA_PREDECR) {
698 1.21 briggs printf("%c%d@-\n",
699 1.21 briggs regname, insn->is_ea.ea_regnum & 7);
700 1.21 briggs } else if (flags & EA_POSTINCR) {
701 1.21 briggs printf("%c%d@+\n", regname, insn->is_ea.ea_regnum & 7);
702 1.21 briggs } else if (flags & EA_OFFSET) {
703 1.21 briggs printf("%c%d@(%d)\n", regname, insn->is_ea.ea_regnum & 7,
704 1.21 briggs insn->is_ea.ea_offset);
705 1.21 briggs } else if (flags & EA_INDEXED) {
706 1.21 briggs printf("%c%d@(...)\n", regname, insn->is_ea.ea_regnum & 7);
707 1.21 briggs } else if (flags & EA_ABS) {
708 1.21 briggs printf("0x%08x\n", insn->is_ea.ea_absaddr);
709 1.21 briggs } else if (flags & EA_IMMED) {
710 1.3 briggs
711 1.21 briggs printf("#0x%08x,%08x,%08x\n", insn->is_ea.ea_immed[0],
712 1.21 briggs insn->is_ea.ea_immed[1], insn->is_ea.ea_immed[2]);
713 1.21 briggs } else {
714 1.21 briggs printf("%c%d@\n", regname, insn->is_ea.ea_regnum & 7);
715 1.21 briggs }
716 1.21 briggs #endif /* DEBUG_FPE */
717 1.3 briggs
718 1.21 briggs fpu_load_ea(frame, insn, &insn->is_ea, (char*)buf);
719 1.3 briggs if (format == FTYPE_WRD) {
720 1.3 briggs /* sign-extend */
721 1.3 briggs buf[0] &= 0xffff;
722 1.3 briggs if (buf[0] & 0x8000) {
723 1.3 briggs buf[0] |= 0xffff0000;
724 1.3 briggs }
725 1.3 briggs format = FTYPE_LNG;
726 1.3 briggs } else if (format == FTYPE_BYT) {
727 1.3 briggs /* sign-extend */
728 1.3 briggs buf[0] &= 0xff;
729 1.3 briggs if (buf[0] & 0x80) {
730 1.3 briggs buf[0] |= 0xffffff00;
731 1.3 briggs }
732 1.3 briggs format = FTYPE_LNG;
733 1.3 briggs }
734 1.21 briggs #if DEBUG_FPE
735 1.21 briggs printf("fpu_emul_arith: src = %08x %08x %08x, siz = %d\n",
736 1.21 briggs buf[0], buf[1], buf[2], insn->is_datasize);
737 1.21 briggs #endif
738 1.3 briggs fpu_explode(fe, &fe->fe_f2, format, buf);
739 1.3 briggs }
740 1.1 gwr
741 1.3 briggs DUMP_INSN(insn);
742 1.1 gwr
743 1.3 briggs /* An arithmetic instruction emulate function has a prototype of
744 1.3 briggs * struct fpn *fpu_op(struct fpemu *);
745 1.3 briggs
746 1.3 briggs * 1) If the instruction is monadic, then fpu_op() must use
747 1.3 briggs * fe->fe_f2 as its operand, and return a pointer to the
748 1.3 briggs * result.
749 1.3 briggs
750 1.3 briggs * 2) If the instruction is diadic, then fpu_op() must use
751 1.3 briggs * fe->fe_f1 and fe->fe_f2 as its two operands, and return a
752 1.3 briggs * pointer to the result.
753 1.3 briggs
754 1.3 briggs */
755 1.6 leo res = 0;
756 1.3 briggs switch (word1 & 0x3f) {
757 1.3 briggs case 0x00: /* fmove */
758 1.3 briggs res = &fe->fe_f2;
759 1.3 briggs break;
760 1.3 briggs
761 1.3 briggs case 0x01: /* fint */
762 1.3 briggs res = fpu_int(fe);
763 1.3 briggs break;
764 1.3 briggs
765 1.3 briggs case 0x02: /* fsinh */
766 1.3 briggs res = fpu_sinh(fe);
767 1.3 briggs break;
768 1.3 briggs
769 1.3 briggs case 0x03: /* fintrz */
770 1.3 briggs res = fpu_intrz(fe);
771 1.3 briggs break;
772 1.3 briggs
773 1.3 briggs case 0x04: /* fsqrt */
774 1.3 briggs res = fpu_sqrt(fe);
775 1.3 briggs break;
776 1.3 briggs
777 1.3 briggs case 0x06: /* flognp1 */
778 1.3 briggs res = fpu_lognp1(fe);
779 1.3 briggs break;
780 1.3 briggs
781 1.3 briggs case 0x08: /* fetoxm1 */
782 1.3 briggs res = fpu_etoxm1(fe);
783 1.3 briggs break;
784 1.3 briggs
785 1.3 briggs case 0x09: /* ftanh */
786 1.3 briggs res = fpu_tanh(fe);
787 1.3 briggs break;
788 1.3 briggs
789 1.3 briggs case 0x0A: /* fatan */
790 1.3 briggs res = fpu_atan(fe);
791 1.3 briggs break;
792 1.3 briggs
793 1.3 briggs case 0x0C: /* fasin */
794 1.3 briggs res = fpu_asin(fe);
795 1.3 briggs break;
796 1.3 briggs
797 1.3 briggs case 0x0D: /* fatanh */
798 1.3 briggs res = fpu_atanh(fe);
799 1.3 briggs break;
800 1.3 briggs
801 1.3 briggs case 0x0E: /* fsin */
802 1.3 briggs res = fpu_sin(fe);
803 1.3 briggs break;
804 1.3 briggs
805 1.3 briggs case 0x0F: /* ftan */
806 1.3 briggs res = fpu_tan(fe);
807 1.3 briggs break;
808 1.3 briggs
809 1.3 briggs case 0x10: /* fetox */
810 1.3 briggs res = fpu_etox(fe);
811 1.3 briggs break;
812 1.3 briggs
813 1.3 briggs case 0x11: /* ftwotox */
814 1.3 briggs res = fpu_twotox(fe);
815 1.3 briggs break;
816 1.3 briggs
817 1.3 briggs case 0x12: /* ftentox */
818 1.3 briggs res = fpu_tentox(fe);
819 1.3 briggs break;
820 1.3 briggs
821 1.3 briggs case 0x14: /* flogn */
822 1.3 briggs res = fpu_logn(fe);
823 1.3 briggs break;
824 1.3 briggs
825 1.3 briggs case 0x15: /* flog10 */
826 1.3 briggs res = fpu_log10(fe);
827 1.3 briggs break;
828 1.3 briggs
829 1.3 briggs case 0x16: /* flog2 */
830 1.3 briggs res = fpu_log2(fe);
831 1.3 briggs break;
832 1.3 briggs
833 1.3 briggs case 0x18: /* fabs */
834 1.3 briggs fe->fe_f2.fp_sign = 0;
835 1.3 briggs res = &fe->fe_f2;
836 1.3 briggs break;
837 1.3 briggs
838 1.3 briggs case 0x19: /* fcosh */
839 1.3 briggs res = fpu_cosh(fe);
840 1.3 briggs break;
841 1.3 briggs
842 1.3 briggs case 0x1A: /* fneg */
843 1.3 briggs fe->fe_f2.fp_sign = !fe->fe_f2.fp_sign;
844 1.3 briggs res = &fe->fe_f2;
845 1.3 briggs break;
846 1.3 briggs
847 1.3 briggs case 0x1C: /* facos */
848 1.3 briggs res = fpu_acos(fe);
849 1.3 briggs break;
850 1.3 briggs
851 1.3 briggs case 0x1D: /* fcos */
852 1.3 briggs res = fpu_cos(fe);
853 1.3 briggs break;
854 1.3 briggs
855 1.3 briggs case 0x1E: /* fgetexp */
856 1.3 briggs res = fpu_getexp(fe);
857 1.3 briggs break;
858 1.3 briggs
859 1.3 briggs case 0x1F: /* fgetman */
860 1.3 briggs res = fpu_getman(fe);
861 1.3 briggs break;
862 1.3 briggs
863 1.3 briggs case 0x20: /* fdiv */
864 1.3 briggs case 0x24: /* fsgldiv: cheating - better than nothing */
865 1.3 briggs res = fpu_div(fe);
866 1.3 briggs break;
867 1.3 briggs
868 1.3 briggs case 0x21: /* fmod */
869 1.3 briggs res = fpu_mod(fe);
870 1.3 briggs break;
871 1.3 briggs
872 1.3 briggs case 0x28: /* fsub */
873 1.3 briggs fe->fe_f2.fp_sign = !fe->fe_f2.fp_sign; /* f2 = -f2 */
874 1.3 briggs case 0x22: /* fadd */
875 1.3 briggs res = fpu_add(fe);
876 1.3 briggs break;
877 1.3 briggs
878 1.3 briggs case 0x23: /* fmul */
879 1.3 briggs case 0x27: /* fsglmul: cheating - better than nothing */
880 1.3 briggs res = fpu_mul(fe);
881 1.3 briggs break;
882 1.3 briggs
883 1.3 briggs case 0x25: /* frem */
884 1.3 briggs res = fpu_rem(fe);
885 1.3 briggs break;
886 1.3 briggs
887 1.3 briggs case 0x26:
888 1.3 briggs /* fscale is handled by a separate function */
889 1.3 briggs break;
890 1.3 briggs
891 1.3 briggs case 0x30:
892 1.12 is case 0x31:
893 1.3 briggs case 0x32:
894 1.3 briggs case 0x33:
895 1.3 briggs case 0x34:
896 1.3 briggs case 0x35:
897 1.3 briggs case 0x36:
898 1.3 briggs case 0x37: /* fsincos */
899 1.3 briggs res = fpu_sincos(fe, word1 & 7);
900 1.3 briggs break;
901 1.3 briggs
902 1.3 briggs case 0x38: /* fcmp */
903 1.3 briggs res = fpu_cmp(fe);
904 1.3 briggs discard_result = 1;
905 1.3 briggs break;
906 1.3 briggs
907 1.3 briggs case 0x3A: /* ftst */
908 1.3 briggs res = &fe->fe_f2;
909 1.3 briggs discard_result = 1;
910 1.3 briggs break;
911 1.3 briggs
912 1.3 briggs default:
913 1.3 briggs #ifdef DEBUG
914 1.21 briggs printf("fpu_emul_arith: bad opcode=0x%x, word1=0x%x\n",
915 1.3 briggs insn->is_opcode, insn->is_word1);
916 1.3 briggs #endif
917 1.3 briggs sig = SIGILL;
918 1.3 briggs } /* switch (word1 & 0x3f) */
919 1.1 gwr
920 1.3 briggs if (!discard_result && sig == 0) {
921 1.3 briggs fpu_implode(fe, res, FTYPE_EXT, &fpregs[regnum * 3]);
922 1.21 briggs #if DEBUG_FPE
923 1.21 briggs printf("fpu_emul_arith: %08x,%08x,%08x stored in FP%d\n",
924 1.21 briggs fpregs[regnum*3], fpregs[regnum*3+1],
925 1.21 briggs fpregs[regnum*3+2], regnum);
926 1.21 briggs } else if (sig == 0) {
927 1.3 briggs static char *class_name[] = { "SNAN", "QNAN", "ZERO", "NUM", "INF" };
928 1.21 briggs printf("fpu_emul_arith: result(%s,%c,%d,%08x,%08x,%08x) discarded\n",
929 1.3 briggs class_name[res->fp_class + 2],
930 1.3 briggs res->fp_sign ? '-' : '+', res->fp_exp,
931 1.3 briggs res->fp_mant[0], res->fp_mant[1],
932 1.21 briggs res->fp_mant[2]);
933 1.21 briggs } else {
934 1.21 briggs printf("fpu_emul_arith: received signal %d\n", sig);
935 1.21 briggs #endif
936 1.3 briggs }
937 1.3 briggs
938 1.3 briggs /* update fpsr according to the result of operation */
939 1.3 briggs fpu_upd_fpsr(fe, res);
940 1.3 briggs
941 1.21 briggs #if DEBUG_FPE
942 1.21 briggs printf("fpu_emul_arith: FPSR = %08x, FPCR = %08x\n",
943 1.21 briggs fe->fe_fpsr, fe->fe_fpcr);
944 1.21 briggs #endif
945 1.1 gwr
946 1.3 briggs DUMP_INSN(insn);
947 1.1 gwr
948 1.3 briggs return sig;
949 1.1 gwr }
950 1.1 gwr
951 1.3 briggs /* test condition code according to the predicate in the opcode.
952 1.3 briggs * returns -1 when the predicate evaluates to true, 0 when false.
953 1.3 briggs * signal numbers are returned when an error is detected.
954 1.1 gwr */
955 1.3 briggs static int
956 1.3 briggs test_cc(fe, pred)
957 1.3 briggs struct fpemu *fe;
958 1.3 briggs int pred;
959 1.1 gwr {
960 1.3 briggs int result, sig_bsun, invert;
961 1.3 briggs int fpsr;
962 1.1 gwr
963 1.3 briggs fpsr = fe->fe_fpsr;
964 1.3 briggs invert = 0;
965 1.3 briggs fpsr &= ~FPSR_EXCP; /* clear all exceptions */
966 1.21 briggs #if DEBUG_FPE
967 1.21 briggs printf("test_cc: fpsr=0x%08x\n", fpsr);
968 1.21 briggs #endif
969 1.3 briggs pred &= 0x3f; /* lowest 6 bits */
970 1.3 briggs
971 1.21 briggs #if DEBUG_FPE
972 1.21 briggs printf("test_cc: ");
973 1.21 briggs #endif
974 1.1 gwr
975 1.21 briggs if (pred >= 0x20) {
976 1.3 briggs return SIGILL;
977 1.3 briggs } else if (pred & 0x10) {
978 1.3 briggs /* IEEE nonaware tests */
979 1.3 briggs sig_bsun = 1;
980 1.21 briggs pred &= 0x0f; /* lower 4 bits */
981 1.3 briggs } else {
982 1.3 briggs /* IEEE aware tests */
983 1.21 briggs #if DEBUG_FPE
984 1.21 briggs printf("IEEE ");
985 1.21 briggs #endif
986 1.3 briggs sig_bsun = 0;
987 1.3 briggs }
988 1.1 gwr
989 1.21 briggs if (pred & 0x08) {
990 1.21 briggs #if DEBUG_FPE
991 1.21 briggs printf("Not ");
992 1.21 briggs #endif
993 1.3 briggs /* predicate is "NOT ..." */
994 1.3 briggs pred ^= 0xf; /* invert */
995 1.3 briggs invert = -1;
996 1.3 briggs }
997 1.3 briggs switch (pred) {
998 1.3 briggs case 0: /* (Signaling) False */
999 1.21 briggs #if DEBUG_FPE
1000 1.21 briggs printf("False");
1001 1.21 briggs #endif
1002 1.3 briggs result = 0;
1003 1.3 briggs break;
1004 1.3 briggs case 1: /* (Signaling) Equal */
1005 1.21 briggs #if DEBUG_FPE
1006 1.21 briggs printf("Equal");
1007 1.21 briggs #endif
1008 1.3 briggs result = -((fpsr & FPSR_ZERO) == FPSR_ZERO);
1009 1.3 briggs break;
1010 1.3 briggs case 2: /* Greater Than */
1011 1.21 briggs #if DEBUG_FPE
1012 1.21 briggs printf("GT");
1013 1.21 briggs #endif
1014 1.3 briggs result = -((fpsr & (FPSR_NAN|FPSR_ZERO|FPSR_NEG)) == 0);
1015 1.3 briggs break;
1016 1.3 briggs case 3: /* Greater or Equal */
1017 1.21 briggs #if DEBUG_FPE
1018 1.21 briggs printf("GE");
1019 1.21 briggs #endif
1020 1.3 briggs result = -((fpsr & FPSR_ZERO) ||
1021 1.3 briggs (fpsr & (FPSR_NAN|FPSR_NEG)) == 0);
1022 1.3 briggs break;
1023 1.3 briggs case 4: /* Less Than */
1024 1.21 briggs #if DEBUG_FPE
1025 1.21 briggs printf("LT");
1026 1.21 briggs #endif
1027 1.3 briggs result = -((fpsr & (FPSR_NAN|FPSR_ZERO|FPSR_NEG)) == FPSR_NEG);
1028 1.3 briggs break;
1029 1.3 briggs case 5: /* Less or Equal */
1030 1.21 briggs #if DEBUG_FPE
1031 1.21 briggs printf("LE");
1032 1.21 briggs #endif
1033 1.3 briggs result = -((fpsr & FPSR_ZERO) ||
1034 1.3 briggs ((fpsr & (FPSR_NAN|FPSR_NEG)) == FPSR_NEG));
1035 1.3 briggs break;
1036 1.3 briggs case 6: /* Greater or Less than */
1037 1.21 briggs #if DEBUG_FPE
1038 1.21 briggs printf("GLT");
1039 1.21 briggs #endif
1040 1.3 briggs result = -((fpsr & (FPSR_NAN|FPSR_ZERO)) == 0);
1041 1.3 briggs break;
1042 1.3 briggs case 7: /* Greater, Less or Equal */
1043 1.21 briggs #if DEBUG_FPE
1044 1.21 briggs printf("GLE");
1045 1.21 briggs #endif
1046 1.3 briggs result = -((fpsr & FPSR_NAN) == 0);
1047 1.3 briggs break;
1048 1.3 briggs default:
1049 1.3 briggs /* invalid predicate */
1050 1.3 briggs return SIGILL;
1051 1.3 briggs }
1052 1.3 briggs result ^= invert; /* if the predicate is "NOT ...", then
1053 1.3 briggs invert the result */
1054 1.21 briggs #if DEBUG_FPE
1055 1.21 briggs printf("=> %s (%d)\n", result ? "true" : "false", result);
1056 1.21 briggs #endif
1057 1.3 briggs /* if it's an IEEE unaware test and NAN is set, BSUN is set */
1058 1.3 briggs if (sig_bsun && (fpsr & FPSR_NAN)) {
1059 1.3 briggs fpsr |= FPSR_BSUN;
1060 1.3 briggs }
1061 1.1 gwr
1062 1.3 briggs /* put fpsr back */
1063 1.3 briggs fe->fe_fpframe->fpf_fpsr = fe->fe_fpsr = fpsr;
1064 1.1 gwr
1065 1.3 briggs return result;
1066 1.1 gwr }
1067 1.1 gwr
1068 1.1 gwr /*
1069 1.3 briggs * type 1: fdbcc, fscc, ftrapcc
1070 1.3 briggs * In this function, we know:
1071 1.3 briggs * (opcode & 0x01C0) == 0x0040
1072 1.1 gwr */
1073 1.3 briggs static int
1074 1.3 briggs fpu_emul_type1(fe, insn)
1075 1.3 briggs struct fpemu *fe;
1076 1.3 briggs struct instruction *insn;
1077 1.1 gwr {
1078 1.3 briggs struct frame *frame = fe->fe_frame;
1079 1.3 briggs int advance, sig, branch, displ;
1080 1.3 briggs
1081 1.3 briggs branch = test_cc(fe, insn->is_word1);
1082 1.3 briggs fe->fe_fpframe->fpf_fpsr = fe->fe_fpsr;
1083 1.3 briggs
1084 1.3 briggs insn->is_advance = 4;
1085 1.3 briggs sig = 0;
1086 1.3 briggs
1087 1.3 briggs switch (insn->is_opcode & 070) {
1088 1.3 briggs case 010: /* fdbcc */
1089 1.3 briggs if (branch == -1) {
1090 1.3 briggs /* advance */
1091 1.3 briggs insn->is_advance = 6;
1092 1.3 briggs } else if (!branch) {
1093 1.3 briggs /* decrement Dn and if (Dn != -1) branch */
1094 1.3 briggs u_int16_t count = frame->f_regs[insn->is_opcode & 7];
1095 1.3 briggs
1096 1.3 briggs if (count-- != 0) {
1097 1.21 briggs displ = fusword((void *) (insn->is_pc + insn->is_advance));
1098 1.3 briggs if (displ < 0) {
1099 1.3 briggs #ifdef DEBUG
1100 1.21 briggs printf("fpu_emul_type1: fault reading displacement\n");
1101 1.3 briggs #endif
1102 1.3 briggs return SIGSEGV;
1103 1.3 briggs }
1104 1.3 briggs /* sign-extend the displacement */
1105 1.3 briggs displ &= 0xffff;
1106 1.3 briggs if (displ & 0x8000) {
1107 1.3 briggs displ |= 0xffff0000;
1108 1.3 briggs }
1109 1.3 briggs insn->is_advance += displ;
1110 1.22 is /* XXX insn->is_nextpc = insn->is_pc + insn->is_advance; */
1111 1.3 briggs } else {
1112 1.3 briggs insn->is_advance = 6;
1113 1.3 briggs }
1114 1.3 briggs /* write it back */
1115 1.3 briggs frame->f_regs[insn->is_opcode & 7] &= 0xffff0000;
1116 1.3 briggs frame->f_regs[insn->is_opcode & 7] |= (u_int32_t)count;
1117 1.3 briggs } else { /* got a signal */
1118 1.3 briggs sig = SIGFPE;
1119 1.3 briggs }
1120 1.3 briggs break;
1121 1.1 gwr
1122 1.3 briggs case 070: /* ftrapcc or fscc */
1123 1.3 briggs advance = 4;
1124 1.3 briggs if ((insn->is_opcode & 07) >= 2) {
1125 1.3 briggs switch (insn->is_opcode & 07) {
1126 1.3 briggs case 3: /* long opr */
1127 1.3 briggs advance += 2;
1128 1.3 briggs case 2: /* word opr */
1129 1.3 briggs advance += 2;
1130 1.3 briggs case 4: /* no opr */
1131 1.3 briggs break;
1132 1.3 briggs default:
1133 1.1 gwr return SIGILL;
1134 1.3 briggs break;
1135 1.3 briggs }
1136 1.1 gwr
1137 1.3 briggs if (branch == 0) {
1138 1.3 briggs /* no trap */
1139 1.3 briggs insn->is_advance = advance;
1140 1.3 briggs sig = 0;
1141 1.3 briggs } else {
1142 1.3 briggs /* trap */
1143 1.3 briggs sig = SIGFPE;
1144 1.3 briggs }
1145 1.3 briggs break;
1146 1.3 briggs } /* if ((insn->is_opcode & 7) < 2), fall through to FScc */
1147 1.3 briggs
1148 1.3 briggs default: /* fscc */
1149 1.3 briggs insn->is_advance = 4;
1150 1.3 briggs insn->is_datasize = 1; /* always byte */
1151 1.21 briggs sig = fpu_decode_ea(frame, insn, &insn->is_ea, insn->is_opcode);
1152 1.3 briggs if (sig) {
1153 1.3 briggs break;
1154 1.3 briggs }
1155 1.3 briggs if (branch == -1 || branch == 0) {
1156 1.3 briggs /* set result */
1157 1.21 briggs sig = fpu_store_ea(frame, insn, &insn->is_ea, (char *)&branch);
1158 1.1 gwr } else {
1159 1.3 briggs /* got an exception */
1160 1.3 briggs sig = branch;
1161 1.3 briggs }
1162 1.3 briggs break;
1163 1.3 briggs }
1164 1.3 briggs return sig;
1165 1.3 briggs }
1166 1.1 gwr
1167 1.3 briggs /*
1168 1.3 briggs * Type 2 or 3: fbcc (also fnop)
1169 1.3 briggs * In this function, we know:
1170 1.3 briggs * (opcode & 0x0180) == 0x0080
1171 1.3 briggs */
1172 1.3 briggs static int
1173 1.3 briggs fpu_emul_brcc(fe, insn)
1174 1.3 briggs struct fpemu *fe;
1175 1.3 briggs struct instruction *insn;
1176 1.3 briggs {
1177 1.3 briggs int displ, word2;
1178 1.5 briggs int sig;
1179 1.3 briggs
1180 1.3 briggs /*
1181 1.3 briggs * Get branch displacement.
1182 1.3 briggs */
1183 1.3 briggs insn->is_advance = 4;
1184 1.3 briggs displ = insn->is_word1;
1185 1.3 briggs
1186 1.3 briggs if (insn->is_opcode & 0x40) {
1187 1.21 briggs word2 = fusword((void *) (insn->is_pc + insn->is_advance));
1188 1.3 briggs if (word2 < 0) {
1189 1.3 briggs #ifdef DEBUG
1190 1.21 briggs printf("fpu_emul_brcc: fault reading word2\n");
1191 1.3 briggs #endif
1192 1.3 briggs return SIGSEGV;
1193 1.1 gwr }
1194 1.3 briggs displ <<= 16;
1195 1.3 briggs displ |= word2;
1196 1.3 briggs insn->is_advance += 2;
1197 1.3 briggs } else /* displacement is word sized */
1198 1.3 briggs if (displ & 0x8000)
1199 1.3 briggs displ |= 0xFFFF0000;
1200 1.3 briggs
1201 1.21 briggs /* XXX: If CC, insn->is_pc += displ */
1202 1.3 briggs sig = test_cc(fe, insn->is_opcode);
1203 1.3 briggs fe->fe_fpframe->fpf_fpsr = fe->fe_fpsr;
1204 1.3 briggs
1205 1.3 briggs if (fe->fe_fpsr & fe->fe_fpcr & FPSR_EXCP) {
1206 1.3 briggs return SIGFPE; /* caught an exception */
1207 1.3 briggs }
1208 1.3 briggs if (sig == -1) {
1209 1.3 briggs /* branch does take place; 2 is the offset to the 1st disp word */
1210 1.3 briggs insn->is_advance = displ + 2;
1211 1.22 is /* XXX insn->is_nextpc = insn->is_pc + insn->is_advance; */
1212 1.3 briggs } else if (sig) {
1213 1.3 briggs return SIGILL; /* got a signal */
1214 1.3 briggs }
1215 1.21 briggs #if DEBUG_FPE
1216 1.21 briggs printf("fpu_emul_brcc: %s insn @ %x (%x+%x) (disp=%x)\n",
1217 1.21 briggs (sig == -1) ? "BRANCH to" : "NEXT",
1218 1.21 briggs insn->is_pc + insn->is_advance, insn->is_pc, insn->is_advance,
1219 1.21 briggs displ);
1220 1.21 briggs #endif
1221 1.3 briggs return 0;
1222 1.1 gwr }
1223