fpu_emulate.c revision 1.27 1 1.27 tsutsui /* $NetBSD: fpu_emulate.c,v 1.27 2007/03/09 16:23:01 tsutsui Exp $ */
2 1.1 gwr
3 1.1 gwr /*
4 1.1 gwr * Copyright (c) 1995 Gordon W. Ross
5 1.3 briggs * some portion Copyright (c) 1995 Ken Nakata
6 1.1 gwr * All rights reserved.
7 1.1 gwr *
8 1.1 gwr * Redistribution and use in source and binary forms, with or without
9 1.1 gwr * modification, are permitted provided that the following conditions
10 1.1 gwr * are met:
11 1.1 gwr * 1. Redistributions of source code must retain the above copyright
12 1.1 gwr * notice, this list of conditions and the following disclaimer.
13 1.1 gwr * 2. Redistributions in binary form must reproduce the above copyright
14 1.1 gwr * notice, this list of conditions and the following disclaimer in the
15 1.1 gwr * documentation and/or other materials provided with the distribution.
16 1.1 gwr * 3. The name of the author may not be used to endorse or promote products
17 1.1 gwr * derived from this software without specific prior written permission.
18 1.1 gwr * 4. All advertising materials mentioning features or use of this software
19 1.1 gwr * must display the following acknowledgement:
20 1.1 gwr * This product includes software developed by Gordon Ross
21 1.1 gwr *
22 1.1 gwr * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
23 1.1 gwr * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
24 1.1 gwr * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
25 1.1 gwr * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
26 1.1 gwr * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
27 1.1 gwr * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
28 1.1 gwr * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
29 1.1 gwr * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
30 1.1 gwr * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
31 1.1 gwr * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
32 1.1 gwr */
33 1.1 gwr
34 1.1 gwr /*
35 1.1 gwr * mc68881 emulator
36 1.1 gwr * XXX - Just a start at it for now...
37 1.1 gwr */
38 1.24 lukem
39 1.24 lukem #include <sys/cdefs.h>
40 1.27 tsutsui __KERNEL_RCSID(0, "$NetBSD: fpu_emulate.c,v 1.27 2007/03/09 16:23:01 tsutsui Exp $");
41 1.20 jonathan
42 1.27 tsutsui #include <sys/param.h>
43 1.1 gwr #include <sys/types.h>
44 1.1 gwr #include <sys/signal.h>
45 1.5 briggs #include <sys/systm.h>
46 1.1 gwr #include <machine/frame.h>
47 1.1 gwr
48 1.21 briggs #if defined(DDB) && defined(DEBUG_FPE)
49 1.15 veego # include <m68k/db_machdep.h>
50 1.15 veego #endif
51 1.15 veego
52 1.3 briggs #include "fpu_emulate.h"
53 1.1 gwr
54 1.25 cl #define fpe_abort(tfp, ksi, signo, code) \
55 1.25 cl do { \
56 1.25 cl (ksi)->ksi_signo = (signo); \
57 1.25 cl (ksi)->ksi_code = (code); \
58 1.25 cl (ksi)->ksi_addr = (void *)(frame)->f_pc; \
59 1.25 cl return -1; \
60 1.25 cl } while (/*CONSTCOND*/0)
61 1.25 cl
62 1.3 briggs static int fpu_emul_fmovmcr __P((struct fpemu *fe, struct instruction *insn));
63 1.3 briggs static int fpu_emul_fmovm __P((struct fpemu *fe, struct instruction *insn));
64 1.3 briggs static int fpu_emul_arith __P((struct fpemu *fe, struct instruction *insn));
65 1.3 briggs static int fpu_emul_type1 __P((struct fpemu *fe, struct instruction *insn));
66 1.3 briggs static int fpu_emul_brcc __P((struct fpemu *fe, struct instruction *insn));
67 1.4 briggs static int test_cc __P((struct fpemu *fe, int pred));
68 1.4 briggs static struct fpn *fpu_cmp __P((struct fpemu *fe));
69 1.5 briggs
70 1.21 briggs #if DEBUG_FPE
71 1.21 briggs # define DUMP_INSN(insn) \
72 1.21 briggs printf("fpu_emulate: insn={adv=%d,siz=%d,op=%04x,w1=%04x}\n", \
73 1.3 briggs (insn)->is_advance, (insn)->is_datasize, \
74 1.21 briggs (insn)->is_opcode, (insn)->is_word1)
75 1.21 briggs #else
76 1.21 briggs # define DUMP_INSN(insn)
77 1.3 briggs #endif
78 1.1 gwr
79 1.1 gwr /*
80 1.1 gwr * Emulate a floating-point instruction.
81 1.1 gwr * Return zero for success, else signal number.
82 1.1 gwr * (Typically: zero, SIGFPE, SIGILL, SIGSEGV)
83 1.1 gwr */
84 1.3 briggs int
85 1.25 cl fpu_emulate(frame, fpf, ksi)
86 1.3 briggs struct frame *frame;
87 1.3 briggs struct fpframe *fpf;
88 1.25 cl ksiginfo_t *ksi;
89 1.1 gwr {
90 1.4 briggs static struct instruction insn;
91 1.4 briggs static struct fpemu fe;
92 1.3 briggs int word, optype, sig;
93 1.3 briggs
94 1.21 briggs
95 1.4 briggs /* initialize insn.is_datasize to tell it is *not* initialized */
96 1.3 briggs insn.is_datasize = -1;
97 1.21 briggs
98 1.3 briggs fe.fe_frame = frame;
99 1.3 briggs fe.fe_fpframe = fpf;
100 1.3 briggs fe.fe_fpsr = fpf->fpf_fpsr;
101 1.3 briggs fe.fe_fpcr = fpf->fpf_fpcr;
102 1.1 gwr
103 1.21 briggs #if DEBUG_FPE
104 1.21 briggs printf("ENTERING fpu_emulate: FPSR=%08x, FPCR=%08x\n",
105 1.21 briggs fe.fe_fpsr, fe.fe_fpcr);
106 1.1 gwr #endif
107 1.1 gwr
108 1.13 gwr /* always set this (to avoid a warning) */
109 1.21 briggs insn.is_pc = frame->f_pc;
110 1.21 briggs insn.is_nextpc = 0;
111 1.8 scottr if (frame->f_format == 4) {
112 1.8 scottr /*
113 1.8 scottr * A format 4 is generated by the 68{EC,LC}040. The PC is
114 1.8 scottr * already set to the instruction following the faulting
115 1.8 scottr * instruction. We need to calculate that, anyway. The
116 1.8 scottr * fslw is the PC of the faulted instruction, which is what
117 1.8 scottr * we expect to be in f_pc.
118 1.8 scottr *
119 1.8 scottr * XXX - This is a hack; it assumes we at least know the
120 1.22 is * sizes of all instructions we run across.
121 1.22 is * XXX TODO: This may not be true, so we might want to save the PC
122 1.22 is * in order to restore it later.
123 1.8 scottr */
124 1.22 is /* insn.is_nextpc = frame->f_pc; */
125 1.21 briggs insn.is_pc = frame->f_fmt4.f_fslw;
126 1.22 is frame->f_pc = insn.is_pc;
127 1.8 scottr }
128 1.8 scottr
129 1.21 briggs word = fusword((void *) (insn.is_pc));
130 1.3 briggs if (word < 0) {
131 1.3 briggs #ifdef DEBUG
132 1.21 briggs printf("fpu_emulate: fault reading opcode\n");
133 1.3 briggs #endif
134 1.25 cl fpe_abort(frame, ksi, SIGSEGV, SEGV_ACCERR);
135 1.3 briggs }
136 1.3 briggs
137 1.3 briggs if ((word & 0xf000) != 0xf000) {
138 1.3 briggs #ifdef DEBUG
139 1.21 briggs printf("fpu_emulate: not coproc. insn.: opcode=0x%x\n", word);
140 1.1 gwr #endif
141 1.25 cl fpe_abort(frame, ksi, SIGILL, ILL_ILLOPC);
142 1.3 briggs }
143 1.1 gwr
144 1.21 briggs if ((word & 0x0E00) != 0x0200) {
145 1.3 briggs #ifdef DEBUG
146 1.21 briggs printf("fpu_emulate: bad coproc. id: opcode=0x%x\n", word);
147 1.3 briggs #endif
148 1.25 cl fpe_abort(frame, ksi, SIGILL, ILL_ILLOPC);
149 1.3 briggs }
150 1.1 gwr
151 1.3 briggs insn.is_opcode = word;
152 1.3 briggs optype = (word & 0x01C0);
153 1.1 gwr
154 1.21 briggs word = fusword((void *) (insn.is_pc + 2));
155 1.3 briggs if (word < 0) {
156 1.3 briggs #ifdef DEBUG
157 1.21 briggs printf("fpu_emulate: fault reading word1\n");
158 1.1 gwr #endif
159 1.25 cl fpe_abort(frame, ksi, SIGSEGV, SEGV_ACCERR);
160 1.3 briggs }
161 1.3 briggs insn.is_word1 = word;
162 1.3 briggs /* all FPU instructions are at least 4-byte long */
163 1.3 briggs insn.is_advance = 4;
164 1.3 briggs
165 1.3 briggs DUMP_INSN(&insn);
166 1.3 briggs
167 1.3 briggs /*
168 1.3 briggs * Which family (or type) of opcode is it?
169 1.3 briggs * Tests ordered by likelihood (hopefully).
170 1.3 briggs * Certainly, type 0 is the most common.
171 1.3 briggs */
172 1.3 briggs if (optype == 0x0000) {
173 1.3 briggs /* type=0: generic */
174 1.3 briggs if ((word & 0xc000) == 0xc000) {
175 1.21 briggs #if DEBUG_FPE
176 1.21 briggs printf("fpu_emulate: fmovm FPr\n");
177 1.21 briggs #endif
178 1.3 briggs sig = fpu_emul_fmovm(&fe, &insn);
179 1.3 briggs } else if ((word & 0xc000) == 0x8000) {
180 1.21 briggs #if DEBUG_FPE
181 1.21 briggs printf("fpu_emulate: fmovm FPcr\n");
182 1.21 briggs #endif
183 1.3 briggs sig = fpu_emul_fmovmcr(&fe, &insn);
184 1.3 briggs } else if ((word & 0xe000) == 0x6000) {
185 1.3 briggs /* fstore = fmove FPn,mem */
186 1.21 briggs #if DEBUG_FPE
187 1.21 briggs printf("fpu_emulate: fmove to mem\n");
188 1.21 briggs #endif
189 1.3 briggs sig = fpu_emul_fstore(&fe, &insn);
190 1.3 briggs } else if ((word & 0xfc00) == 0x5c00) {
191 1.3 briggs /* fmovecr */
192 1.21 briggs #if DEBUG_FPE
193 1.21 briggs printf("fpu_emulate: fmovecr\n");
194 1.21 briggs #endif
195 1.3 briggs sig = fpu_emul_fmovecr(&fe, &insn);
196 1.3 briggs } else if ((word & 0xa07f) == 0x26) {
197 1.3 briggs /* fscale */
198 1.21 briggs #if DEBUG_FPE
199 1.21 briggs printf("fpu_emulate: fscale\n");
200 1.21 briggs #endif
201 1.3 briggs sig = fpu_emul_fscale(&fe, &insn);
202 1.3 briggs } else {
203 1.21 briggs #if DEBUG_FPE
204 1.21 briggs printf("fpu_emulate: other type0\n");
205 1.21 briggs #endif
206 1.3 briggs /* all other type0 insns are arithmetic */
207 1.3 briggs sig = fpu_emul_arith(&fe, &insn);
208 1.1 gwr }
209 1.3 briggs if (sig == 0) {
210 1.21 briggs #if DEBUG_FPE
211 1.21 briggs printf("fpu_emulate: type 0 returned 0\n");
212 1.21 briggs #endif
213 1.3 briggs sig = fpu_upd_excp(&fe);
214 1.1 gwr }
215 1.3 briggs } else if (optype == 0x0080 || optype == 0x00C0) {
216 1.3 briggs /* type=2 or 3: fbcc, short or long disp. */
217 1.21 briggs #if DEBUG_FPE
218 1.21 briggs printf("fpu_emulate: fbcc %s\n",
219 1.21 briggs (optype & 0x40) ? "long" : "short");
220 1.21 briggs #endif
221 1.3 briggs sig = fpu_emul_brcc(&fe, &insn);
222 1.3 briggs } else if (optype == 0x0040) {
223 1.3 briggs /* type=1: fdbcc, fscc, ftrapcc */
224 1.21 briggs #if DEBUG_FPE
225 1.21 briggs printf("fpu_emulate: type1\n");
226 1.21 briggs #endif
227 1.3 briggs sig = fpu_emul_type1(&fe, &insn);
228 1.3 briggs } else {
229 1.3 briggs /* type=4: fsave (privileged) */
230 1.3 briggs /* type=5: frestore (privileged) */
231 1.3 briggs /* type=6: reserved */
232 1.3 briggs /* type=7: reserved */
233 1.3 briggs #ifdef DEBUG
234 1.21 briggs printf("fpu_emulate: bad opcode type: opcode=0x%x\n", insn.is_opcode);
235 1.1 gwr #endif
236 1.3 briggs sig = SIGILL;
237 1.3 briggs }
238 1.3 briggs
239 1.3 briggs DUMP_INSN(&insn);
240 1.1 gwr
241 1.17 is /*
242 1.17 is * XXX it is not clear to me, if we should progress the PC always,
243 1.17 is * for SIGFPE || 0, or only for 0; however, without SIGFPE, we
244 1.17 is * don't pass the signalling regression tests. -is
245 1.17 is */
246 1.17 is if ((sig == 0) || (sig == SIGFPE))
247 1.3 briggs frame->f_pc += insn.is_advance;
248 1.23 chs #if defined(DDB) && defined(DEBUG_FPE)
249 1.3 briggs else {
250 1.21 briggs printf("fpu_emulate: sig=%d, opcode=%x, word1=%x\n",
251 1.3 briggs sig, insn.is_opcode, insn.is_word1);
252 1.15 veego kdb_trap(-1, (db_regs_t *)&frame);
253 1.3 briggs }
254 1.1 gwr #endif
255 1.22 is #if 0 /* XXX something is wrong */
256 1.22 is if (frame->f_format == 4) {
257 1.21 briggs /* XXX Restore PC -- 68{EC,LC}040 only */
258 1.22 is if (insn.is_nextpc)
259 1.22 is frame->f_pc = insn.is_nextpc;
260 1.22 is }
261 1.22 is #endif
262 1.1 gwr
263 1.21 briggs #if DEBUG_FPE
264 1.21 briggs printf("EXITING fpu_emulate: w/FPSR=%08x, FPCR=%08x\n",
265 1.21 briggs fe.fe_fpsr, fe.fe_fpcr);
266 1.21 briggs #endif
267 1.3 briggs
268 1.25 cl if (sig)
269 1.25 cl fpe_abort(frame, ksi, sig, 0);
270 1.3 briggs return (sig);
271 1.1 gwr }
272 1.1 gwr
273 1.3 briggs /* update accrued exception bits and see if there's an FP exception */
274 1.3 briggs int
275 1.3 briggs fpu_upd_excp(fe)
276 1.3 briggs struct fpemu *fe;
277 1.1 gwr {
278 1.3 briggs u_int fpsr;
279 1.3 briggs u_int fpcr;
280 1.3 briggs
281 1.3 briggs fpsr = fe->fe_fpsr;
282 1.3 briggs fpcr = fe->fe_fpcr;
283 1.3 briggs /* update fpsr accrued exception bits; each insn doesn't have to
284 1.3 briggs update this */
285 1.3 briggs if (fpsr & (FPSR_BSUN | FPSR_SNAN | FPSR_OPERR)) {
286 1.3 briggs fpsr |= FPSR_AIOP;
287 1.3 briggs }
288 1.3 briggs if (fpsr & FPSR_OVFL) {
289 1.3 briggs fpsr |= FPSR_AOVFL;
290 1.3 briggs }
291 1.3 briggs if ((fpsr & FPSR_UNFL) && (fpsr & FPSR_INEX2)) {
292 1.3 briggs fpsr |= FPSR_AUNFL;
293 1.3 briggs }
294 1.3 briggs if (fpsr & FPSR_DZ) {
295 1.3 briggs fpsr |= FPSR_ADZ;
296 1.3 briggs }
297 1.3 briggs if (fpsr & (FPSR_INEX1 | FPSR_INEX2 | FPSR_OVFL)) {
298 1.3 briggs fpsr |= FPSR_AINEX;
299 1.3 briggs }
300 1.1 gwr
301 1.3 briggs fe->fe_fpframe->fpf_fpsr = fe->fe_fpsr = fpsr;
302 1.1 gwr
303 1.3 briggs return (fpsr & fpcr & FPSR_EXCP) ? SIGFPE : 0;
304 1.3 briggs }
305 1.1 gwr
306 1.3 briggs /* update fpsr according to fp (= result of an fp op) */
307 1.3 briggs u_int
308 1.3 briggs fpu_upd_fpsr(fe, fp)
309 1.3 briggs struct fpemu *fe;
310 1.3 briggs struct fpn *fp;
311 1.3 briggs {
312 1.3 briggs u_int fpsr;
313 1.1 gwr
314 1.21 briggs #if DEBUG_FPE
315 1.21 briggs printf("fpu_upd_fpsr: previous fpsr=%08x\n", fe->fe_fpsr);
316 1.21 briggs #endif
317 1.3 briggs /* clear all condition code */
318 1.3 briggs fpsr = fe->fe_fpsr & ~FPSR_CCB;
319 1.1 gwr
320 1.21 briggs #if DEBUG_FPE
321 1.21 briggs printf("fpu_upd_fpsr: result is a ");
322 1.21 briggs #endif
323 1.3 briggs if (fp->fp_sign) {
324 1.21 briggs #if DEBUG_FPE
325 1.21 briggs printf("negative ");
326 1.21 briggs #endif
327 1.3 briggs fpsr |= FPSR_NEG;
328 1.21 briggs #if DEBUG_FPE
329 1.3 briggs } else {
330 1.21 briggs printf("positive ");
331 1.21 briggs #endif
332 1.3 briggs }
333 1.3 briggs
334 1.3 briggs switch (fp->fp_class) {
335 1.3 briggs case FPC_SNAN:
336 1.21 briggs #if DEBUG_FPE
337 1.21 briggs printf("signaling NAN\n");
338 1.21 briggs #endif
339 1.3 briggs fpsr |= (FPSR_NAN | FPSR_SNAN);
340 1.3 briggs break;
341 1.3 briggs case FPC_QNAN:
342 1.21 briggs #if DEBUG_FPE
343 1.21 briggs printf("quiet NAN\n");
344 1.21 briggs #endif
345 1.3 briggs fpsr |= FPSR_NAN;
346 1.3 briggs break;
347 1.3 briggs case FPC_ZERO:
348 1.21 briggs #if DEBUG_FPE
349 1.21 briggs printf("Zero\n");
350 1.21 briggs #endif
351 1.3 briggs fpsr |= FPSR_ZERO;
352 1.3 briggs break;
353 1.3 briggs case FPC_INF:
354 1.21 briggs #if DEBUG_FPE
355 1.21 briggs printf("Inf\n");
356 1.21 briggs #endif
357 1.3 briggs fpsr |= FPSR_INF;
358 1.3 briggs break;
359 1.3 briggs default:
360 1.21 briggs #if DEBUG_FPE
361 1.21 briggs printf("Number\n");
362 1.21 briggs #endif
363 1.3 briggs /* anything else is treated as if it is a number */
364 1.3 briggs break;
365 1.3 briggs }
366 1.1 gwr
367 1.3 briggs fe->fe_fpsr = fe->fe_fpframe->fpf_fpsr = fpsr;
368 1.1 gwr
369 1.21 briggs #if DEBUG_FPE
370 1.21 briggs printf("fpu_upd_fpsr: new fpsr=%08x\n", fe->fe_fpframe->fpf_fpsr);
371 1.21 briggs #endif
372 1.1 gwr
373 1.3 briggs return fpsr;
374 1.3 briggs }
375 1.1 gwr
376 1.3 briggs static int
377 1.3 briggs fpu_emul_fmovmcr(fe, insn)
378 1.3 briggs struct fpemu *fe;
379 1.3 briggs struct instruction *insn;
380 1.3 briggs {
381 1.3 briggs struct frame *frame = fe->fe_frame;
382 1.3 briggs struct fpframe *fpf = fe->fe_fpframe;
383 1.5 briggs int sig;
384 1.5 briggs int reglist;
385 1.3 briggs int fpu_to_mem;
386 1.3 briggs
387 1.3 briggs /* move to/from control registers */
388 1.3 briggs reglist = (insn->is_word1 & 0x1c00) >> 10;
389 1.3 briggs /* Bit 13 selects direction (FPU to/from Mem) */
390 1.3 briggs fpu_to_mem = insn->is_word1 & 0x2000;
391 1.3 briggs
392 1.3 briggs insn->is_datasize = 4;
393 1.3 briggs insn->is_advance = 4;
394 1.21 briggs sig = fpu_decode_ea(frame, insn, &insn->is_ea, insn->is_opcode);
395 1.3 briggs if (sig) { return sig; }
396 1.3 briggs
397 1.3 briggs if (reglist != 1 && reglist != 2 && reglist != 4 &&
398 1.21 briggs (insn->is_ea.ea_flags & EA_DIRECT)) {
399 1.3 briggs /* attempted to copy more than one FPcr to CPU regs */
400 1.3 briggs #ifdef DEBUG
401 1.21 briggs printf("fpu_emul_fmovmcr: tried to copy too many FPcr\n");
402 1.3 briggs #endif
403 1.3 briggs return SIGILL;
404 1.3 briggs }
405 1.1 gwr
406 1.3 briggs if (reglist & 4) {
407 1.3 briggs /* fpcr */
408 1.21 briggs if ((insn->is_ea.ea_flags & EA_DIRECT) &&
409 1.21 briggs insn->is_ea.ea_regnum >= 8 /* address reg */) {
410 1.3 briggs /* attempted to copy FPCR to An */
411 1.3 briggs #ifdef DEBUG
412 1.21 briggs printf("fpu_emul_fmovmcr: tried to copy FPCR from/to A%d\n",
413 1.21 briggs insn->is_ea.ea_regnum & 7);
414 1.1 gwr #endif
415 1.3 briggs return SIGILL;
416 1.3 briggs }
417 1.3 briggs if (fpu_to_mem) {
418 1.21 briggs sig = fpu_store_ea(frame, insn, &insn->is_ea,
419 1.3 briggs (char *)&fpf->fpf_fpcr);
420 1.3 briggs } else {
421 1.21 briggs sig = fpu_load_ea(frame, insn, &insn->is_ea,
422 1.3 briggs (char *)&fpf->fpf_fpcr);
423 1.3 briggs }
424 1.3 briggs }
425 1.3 briggs if (sig) { return sig; }
426 1.1 gwr
427 1.3 briggs if (reglist & 2) {
428 1.3 briggs /* fpsr */
429 1.21 briggs if ((insn->is_ea.ea_flags & EA_DIRECT) &&
430 1.21 briggs insn->is_ea.ea_regnum >= 8 /* address reg */) {
431 1.3 briggs /* attempted to copy FPSR to An */
432 1.3 briggs #ifdef DEBUG
433 1.21 briggs printf("fpu_emul_fmovmcr: tried to copy FPSR from/to A%d\n",
434 1.21 briggs insn->is_ea.ea_regnum & 7);
435 1.3 briggs #endif
436 1.3 briggs return SIGILL;
437 1.3 briggs }
438 1.3 briggs if (fpu_to_mem) {
439 1.21 briggs sig = fpu_store_ea(frame, insn, &insn->is_ea,
440 1.3 briggs (char *)&fpf->fpf_fpsr);
441 1.3 briggs } else {
442 1.21 briggs sig = fpu_load_ea(frame, insn, &insn->is_ea,
443 1.3 briggs (char *)&fpf->fpf_fpsr);
444 1.3 briggs }
445 1.3 briggs }
446 1.3 briggs if (sig) { return sig; }
447 1.3 briggs
448 1.3 briggs if (reglist & 1) {
449 1.3 briggs /* fpiar - can be moved to/from An */
450 1.3 briggs if (fpu_to_mem) {
451 1.21 briggs sig = fpu_store_ea(frame, insn, &insn->is_ea,
452 1.3 briggs (char *)&fpf->fpf_fpiar);
453 1.3 briggs } else {
454 1.21 briggs sig = fpu_load_ea(frame, insn, &insn->is_ea,
455 1.3 briggs (char *)&fpf->fpf_fpiar);
456 1.3 briggs }
457 1.3 briggs }
458 1.3 briggs return sig;
459 1.1 gwr }
460 1.1 gwr
461 1.1 gwr /*
462 1.3 briggs * type 0: fmovem
463 1.3 briggs * Separated out of fpu_emul_type0 for efficiency.
464 1.1 gwr * In this function, we know:
465 1.3 briggs * (opcode & 0x01C0) == 0
466 1.3 briggs * (word1 & 0x8000) == 0x8000
467 1.3 briggs *
468 1.3 briggs * No conversion or rounding is done by this instruction,
469 1.3 briggs * and the FPSR is not affected.
470 1.1 gwr */
471 1.3 briggs static int
472 1.3 briggs fpu_emul_fmovm(fe, insn)
473 1.3 briggs struct fpemu *fe;
474 1.3 briggs struct instruction *insn;
475 1.1 gwr {
476 1.3 briggs struct frame *frame = fe->fe_frame;
477 1.3 briggs struct fpframe *fpf = fe->fe_fpframe;
478 1.3 briggs int word1, sig;
479 1.3 briggs int reglist, regmask, regnum;
480 1.3 briggs int fpu_to_mem, order;
481 1.7 scottr int w1_post_incr;
482 1.3 briggs int *fpregs;
483 1.3 briggs
484 1.3 briggs insn->is_advance = 4;
485 1.3 briggs insn->is_datasize = 12;
486 1.3 briggs word1 = insn->is_word1;
487 1.3 briggs
488 1.3 briggs /* Bit 13 selects direction (FPU to/from Mem) */
489 1.3 briggs fpu_to_mem = word1 & 0x2000;
490 1.3 briggs
491 1.3 briggs /*
492 1.3 briggs * Bits 12,11 select register list mode:
493 1.3 briggs * 0,0: Static reg list, pre-decr.
494 1.3 briggs * 0,1: Dynamic reg list, pre-decr.
495 1.3 briggs * 1,0: Static reg list, post-incr.
496 1.3 briggs * 1,1: Dynamic reg list, post-incr
497 1.3 briggs */
498 1.3 briggs w1_post_incr = word1 & 0x1000;
499 1.3 briggs if (word1 & 0x0800) {
500 1.3 briggs /* dynamic reg list */
501 1.3 briggs reglist = frame->f_regs[(word1 & 0x70) >> 4];
502 1.3 briggs } else {
503 1.3 briggs reglist = word1;
504 1.3 briggs }
505 1.3 briggs reglist &= 0xFF;
506 1.3 briggs
507 1.3 briggs /* Get effective address. (modreg=opcode&077) */
508 1.21 briggs sig = fpu_decode_ea(frame, insn, &insn->is_ea, insn->is_opcode);
509 1.3 briggs if (sig) { return sig; }
510 1.3 briggs
511 1.3 briggs /* Get address of soft coprocessor regs. */
512 1.3 briggs fpregs = &fpf->fpf_regs[0];
513 1.3 briggs
514 1.21 briggs if (insn->is_ea.ea_flags & EA_PREDECR) {
515 1.3 briggs regnum = 7;
516 1.3 briggs order = -1;
517 1.3 briggs } else {
518 1.3 briggs regnum = 0;
519 1.3 briggs order = 1;
520 1.3 briggs }
521 1.3 briggs
522 1.21 briggs regmask = 0x80;
523 1.3 briggs while ((0 <= regnum) && (regnum < 8)) {
524 1.3 briggs if (regmask & reglist) {
525 1.3 briggs if (fpu_to_mem) {
526 1.21 briggs sig = fpu_store_ea(frame, insn, &insn->is_ea,
527 1.3 briggs (char*)&fpregs[regnum * 3]);
528 1.21 briggs #if DEBUG_FPE
529 1.21 briggs printf("fpu_emul_fmovm: FP%d (%08x,%08x,%08x) saved\n",
530 1.21 briggs regnum, fpregs[regnum * 3], fpregs[regnum * 3 + 1],
531 1.21 briggs fpregs[regnum * 3 + 2]);
532 1.21 briggs #endif
533 1.3 briggs } else { /* mem to fpu */
534 1.21 briggs sig = fpu_load_ea(frame, insn, &insn->is_ea,
535 1.3 briggs (char*)&fpregs[regnum * 3]);
536 1.21 briggs #if DEBUG_FPE
537 1.21 briggs printf("fpu_emul_fmovm: FP%d (%08x,%08x,%08x) loaded\n",
538 1.21 briggs regnum, fpregs[regnum * 3], fpregs[regnum * 3 + 1],
539 1.21 briggs fpregs[regnum * 3 + 2]);
540 1.21 briggs #endif
541 1.3 briggs }
542 1.3 briggs if (sig) { break; }
543 1.3 briggs }
544 1.3 briggs regnum += order;
545 1.21 briggs regmask >>= 1;
546 1.3 briggs }
547 1.1 gwr
548 1.3 briggs return sig;
549 1.1 gwr }
550 1.1 gwr
551 1.3 briggs static struct fpn *
552 1.3 briggs fpu_cmp(fe)
553 1.3 briggs struct fpemu *fe;
554 1.1 gwr {
555 1.3 briggs struct fpn *x = &fe->fe_f1, *y = &fe->fe_f2;
556 1.1 gwr
557 1.3 briggs /* take care of special cases */
558 1.3 briggs if (x->fp_class < 0 || y->fp_class < 0) {
559 1.3 briggs /* if either of two is a SNAN, result is SNAN */
560 1.3 briggs x->fp_class = (y->fp_class < x->fp_class) ? y->fp_class : x->fp_class;
561 1.3 briggs } else if (x->fp_class == FPC_INF) {
562 1.3 briggs if (y->fp_class == FPC_INF) {
563 1.3 briggs /* both infinities */
564 1.3 briggs if (x->fp_sign == y->fp_sign) {
565 1.3 briggs x->fp_class = FPC_ZERO; /* return a signed zero */
566 1.3 briggs } else {
567 1.3 briggs x->fp_class = FPC_NUM; /* return a faked number w/x's sign */
568 1.3 briggs x->fp_exp = 16383;
569 1.3 briggs x->fp_mant[0] = FP_1;
570 1.3 briggs }
571 1.3 briggs } else {
572 1.3 briggs /* y is a number */
573 1.3 briggs x->fp_class = FPC_NUM; /* return a forged number w/x's sign */
574 1.3 briggs x->fp_exp = 16383;
575 1.3 briggs x->fp_mant[0] = FP_1;
576 1.3 briggs }
577 1.3 briggs } else if (y->fp_class == FPC_INF) {
578 1.3 briggs /* x is a Num but y is an Inf */
579 1.3 briggs /* return a forged number w/y's sign inverted */
580 1.3 briggs x->fp_class = FPC_NUM;
581 1.3 briggs x->fp_sign = !y->fp_sign;
582 1.3 briggs x->fp_exp = 16383;
583 1.3 briggs x->fp_mant[0] = FP_1;
584 1.3 briggs } else {
585 1.3 briggs /* x and y are both numbers or zeros, or pair of a number and a zero */
586 1.3 briggs y->fp_sign = !y->fp_sign;
587 1.3 briggs x = fpu_add(fe); /* (x - y) */
588 1.1 gwr /*
589 1.3 briggs * FCMP does not set Inf bit in CC, so return a forged number
590 1.3 briggs * (value doesn't matter) if Inf is the result of fsub.
591 1.1 gwr */
592 1.3 briggs if (x->fp_class == FPC_INF) {
593 1.3 briggs x->fp_class = FPC_NUM;
594 1.3 briggs x->fp_exp = 16383;
595 1.3 briggs x->fp_mant[0] = FP_1;
596 1.1 gwr }
597 1.3 briggs }
598 1.3 briggs return x;
599 1.1 gwr }
600 1.1 gwr
601 1.1 gwr /*
602 1.3 briggs * arithmetic oprations
603 1.1 gwr */
604 1.3 briggs static int
605 1.3 briggs fpu_emul_arith(fe, insn)
606 1.3 briggs struct fpemu *fe;
607 1.3 briggs struct instruction *insn;
608 1.1 gwr {
609 1.3 briggs struct frame *frame = fe->fe_frame;
610 1.3 briggs u_int *fpregs = &(fe->fe_fpframe->fpf_regs[0]);
611 1.3 briggs struct fpn *res;
612 1.3 briggs int word1, sig = 0;
613 1.3 briggs int regnum, format;
614 1.3 briggs int discard_result = 0;
615 1.3 briggs u_int buf[3];
616 1.21 briggs #if DEBUG_FPE
617 1.3 briggs int flags;
618 1.3 briggs char regname;
619 1.21 briggs #endif
620 1.16 is
621 1.16 is fe->fe_fpsr &= ~FPSR_EXCP;
622 1.3 briggs
623 1.3 briggs DUMP_INSN(insn);
624 1.3 briggs
625 1.21 briggs #if DEBUG_FPE
626 1.21 briggs printf("fpu_emul_arith: FPSR = %08x, FPCR = %08x\n",
627 1.21 briggs fe->fe_fpsr, fe->fe_fpcr);
628 1.21 briggs #endif
629 1.3 briggs
630 1.3 briggs word1 = insn->is_word1;
631 1.3 briggs format = (word1 >> 10) & 7;
632 1.3 briggs regnum = (word1 >> 7) & 7;
633 1.3 briggs
634 1.3 briggs /* fetch a source operand : may not be used */
635 1.21 briggs #if DEBUG_FPE
636 1.21 briggs printf("fpu_emul_arith: dst/src FP%d=%08x,%08x,%08x\n",
637 1.21 briggs regnum, fpregs[regnum*3], fpregs[regnum*3+1],
638 1.21 briggs fpregs[regnum*3+2]);
639 1.21 briggs #endif
640 1.21 briggs
641 1.3 briggs fpu_explode(fe, &fe->fe_f1, FTYPE_EXT, &fpregs[regnum * 3]);
642 1.3 briggs
643 1.3 briggs DUMP_INSN(insn);
644 1.3 briggs
645 1.3 briggs /* get the other operand which is always the source */
646 1.3 briggs if ((word1 & 0x4000) == 0) {
647 1.21 briggs #if DEBUG_FPE
648 1.21 briggs printf("fpu_emul_arith: FP%d op FP%d => FP%d\n",
649 1.21 briggs format, regnum, regnum);
650 1.21 briggs printf("fpu_emul_arith: src opr FP%d=%08x,%08x,%08x\n",
651 1.21 briggs format, fpregs[format*3], fpregs[format*3+1],
652 1.21 briggs fpregs[format*3+2]);
653 1.21 briggs #endif
654 1.3 briggs fpu_explode(fe, &fe->fe_f2, FTYPE_EXT, &fpregs[format * 3]);
655 1.3 briggs } else {
656 1.3 briggs /* the operand is in memory */
657 1.3 briggs if (format == FTYPE_DBL) {
658 1.3 briggs insn->is_datasize = 8;
659 1.3 briggs } else if (format == FTYPE_SNG || format == FTYPE_LNG) {
660 1.3 briggs insn->is_datasize = 4;
661 1.3 briggs } else if (format == FTYPE_WRD) {
662 1.3 briggs insn->is_datasize = 2;
663 1.3 briggs } else if (format == FTYPE_BYT) {
664 1.3 briggs insn->is_datasize = 1;
665 1.3 briggs } else if (format == FTYPE_EXT) {
666 1.3 briggs insn->is_datasize = 12;
667 1.3 briggs } else {
668 1.3 briggs /* invalid or unsupported operand format */
669 1.3 briggs sig = SIGFPE;
670 1.3 briggs return sig;
671 1.3 briggs }
672 1.1 gwr
673 1.3 briggs /* Get effective address. (modreg=opcode&077) */
674 1.21 briggs sig = fpu_decode_ea(frame, insn, &insn->is_ea, insn->is_opcode);
675 1.3 briggs if (sig) {
676 1.21 briggs #if DEBUG_FPE
677 1.21 briggs printf("fpu_emul_arith: error in fpu_decode_ea\n");
678 1.21 briggs #endif
679 1.3 briggs return sig;
680 1.3 briggs }
681 1.1 gwr
682 1.3 briggs DUMP_INSN(insn);
683 1.1 gwr
684 1.21 briggs #if DEBUG_FPE
685 1.21 briggs printf("fpu_emul_arith: addr mode = ");
686 1.21 briggs flags = insn->is_ea.ea_flags;
687 1.21 briggs regname = (insn->is_ea.ea_regnum & 8) ? 'a' : 'd';
688 1.21 briggs
689 1.21 briggs if (flags & EA_DIRECT) {
690 1.21 briggs printf("%c%d\n",
691 1.21 briggs regname, insn->is_ea.ea_regnum & 7);
692 1.21 briggs } else if (flags & EA_PC_REL) {
693 1.21 briggs if (flags & EA_OFFSET) {
694 1.21 briggs printf("pc@(%d)\n", insn->is_ea.ea_offset);
695 1.3 briggs } else if (flags & EA_INDEXED) {
696 1.21 briggs printf("pc@(...)\n");
697 1.21 briggs }
698 1.21 briggs } else if (flags & EA_PREDECR) {
699 1.21 briggs printf("%c%d@-\n",
700 1.21 briggs regname, insn->is_ea.ea_regnum & 7);
701 1.21 briggs } else if (flags & EA_POSTINCR) {
702 1.21 briggs printf("%c%d@+\n", regname, insn->is_ea.ea_regnum & 7);
703 1.21 briggs } else if (flags & EA_OFFSET) {
704 1.21 briggs printf("%c%d@(%d)\n", regname, insn->is_ea.ea_regnum & 7,
705 1.21 briggs insn->is_ea.ea_offset);
706 1.21 briggs } else if (flags & EA_INDEXED) {
707 1.21 briggs printf("%c%d@(...)\n", regname, insn->is_ea.ea_regnum & 7);
708 1.21 briggs } else if (flags & EA_ABS) {
709 1.21 briggs printf("0x%08x\n", insn->is_ea.ea_absaddr);
710 1.21 briggs } else if (flags & EA_IMMED) {
711 1.3 briggs
712 1.21 briggs printf("#0x%08x,%08x,%08x\n", insn->is_ea.ea_immed[0],
713 1.21 briggs insn->is_ea.ea_immed[1], insn->is_ea.ea_immed[2]);
714 1.21 briggs } else {
715 1.21 briggs printf("%c%d@\n", regname, insn->is_ea.ea_regnum & 7);
716 1.21 briggs }
717 1.21 briggs #endif /* DEBUG_FPE */
718 1.3 briggs
719 1.21 briggs fpu_load_ea(frame, insn, &insn->is_ea, (char*)buf);
720 1.3 briggs if (format == FTYPE_WRD) {
721 1.3 briggs /* sign-extend */
722 1.3 briggs buf[0] &= 0xffff;
723 1.3 briggs if (buf[0] & 0x8000) {
724 1.3 briggs buf[0] |= 0xffff0000;
725 1.3 briggs }
726 1.3 briggs format = FTYPE_LNG;
727 1.3 briggs } else if (format == FTYPE_BYT) {
728 1.3 briggs /* sign-extend */
729 1.3 briggs buf[0] &= 0xff;
730 1.3 briggs if (buf[0] & 0x80) {
731 1.3 briggs buf[0] |= 0xffffff00;
732 1.3 briggs }
733 1.3 briggs format = FTYPE_LNG;
734 1.3 briggs }
735 1.21 briggs #if DEBUG_FPE
736 1.21 briggs printf("fpu_emul_arith: src = %08x %08x %08x, siz = %d\n",
737 1.21 briggs buf[0], buf[1], buf[2], insn->is_datasize);
738 1.21 briggs #endif
739 1.3 briggs fpu_explode(fe, &fe->fe_f2, format, buf);
740 1.3 briggs }
741 1.1 gwr
742 1.3 briggs DUMP_INSN(insn);
743 1.1 gwr
744 1.3 briggs /* An arithmetic instruction emulate function has a prototype of
745 1.3 briggs * struct fpn *fpu_op(struct fpemu *);
746 1.3 briggs
747 1.3 briggs * 1) If the instruction is monadic, then fpu_op() must use
748 1.3 briggs * fe->fe_f2 as its operand, and return a pointer to the
749 1.3 briggs * result.
750 1.3 briggs
751 1.3 briggs * 2) If the instruction is diadic, then fpu_op() must use
752 1.3 briggs * fe->fe_f1 and fe->fe_f2 as its two operands, and return a
753 1.3 briggs * pointer to the result.
754 1.3 briggs
755 1.3 briggs */
756 1.6 leo res = 0;
757 1.3 briggs switch (word1 & 0x3f) {
758 1.3 briggs case 0x00: /* fmove */
759 1.3 briggs res = &fe->fe_f2;
760 1.3 briggs break;
761 1.3 briggs
762 1.3 briggs case 0x01: /* fint */
763 1.3 briggs res = fpu_int(fe);
764 1.3 briggs break;
765 1.3 briggs
766 1.3 briggs case 0x02: /* fsinh */
767 1.3 briggs res = fpu_sinh(fe);
768 1.3 briggs break;
769 1.3 briggs
770 1.3 briggs case 0x03: /* fintrz */
771 1.3 briggs res = fpu_intrz(fe);
772 1.3 briggs break;
773 1.3 briggs
774 1.3 briggs case 0x04: /* fsqrt */
775 1.3 briggs res = fpu_sqrt(fe);
776 1.3 briggs break;
777 1.3 briggs
778 1.3 briggs case 0x06: /* flognp1 */
779 1.3 briggs res = fpu_lognp1(fe);
780 1.3 briggs break;
781 1.3 briggs
782 1.3 briggs case 0x08: /* fetoxm1 */
783 1.3 briggs res = fpu_etoxm1(fe);
784 1.3 briggs break;
785 1.3 briggs
786 1.3 briggs case 0x09: /* ftanh */
787 1.3 briggs res = fpu_tanh(fe);
788 1.3 briggs break;
789 1.3 briggs
790 1.3 briggs case 0x0A: /* fatan */
791 1.3 briggs res = fpu_atan(fe);
792 1.3 briggs break;
793 1.3 briggs
794 1.3 briggs case 0x0C: /* fasin */
795 1.3 briggs res = fpu_asin(fe);
796 1.3 briggs break;
797 1.3 briggs
798 1.3 briggs case 0x0D: /* fatanh */
799 1.3 briggs res = fpu_atanh(fe);
800 1.3 briggs break;
801 1.3 briggs
802 1.3 briggs case 0x0E: /* fsin */
803 1.3 briggs res = fpu_sin(fe);
804 1.3 briggs break;
805 1.3 briggs
806 1.3 briggs case 0x0F: /* ftan */
807 1.3 briggs res = fpu_tan(fe);
808 1.3 briggs break;
809 1.3 briggs
810 1.3 briggs case 0x10: /* fetox */
811 1.3 briggs res = fpu_etox(fe);
812 1.3 briggs break;
813 1.3 briggs
814 1.3 briggs case 0x11: /* ftwotox */
815 1.3 briggs res = fpu_twotox(fe);
816 1.3 briggs break;
817 1.3 briggs
818 1.3 briggs case 0x12: /* ftentox */
819 1.3 briggs res = fpu_tentox(fe);
820 1.3 briggs break;
821 1.3 briggs
822 1.3 briggs case 0x14: /* flogn */
823 1.3 briggs res = fpu_logn(fe);
824 1.3 briggs break;
825 1.3 briggs
826 1.3 briggs case 0x15: /* flog10 */
827 1.3 briggs res = fpu_log10(fe);
828 1.3 briggs break;
829 1.3 briggs
830 1.3 briggs case 0x16: /* flog2 */
831 1.3 briggs res = fpu_log2(fe);
832 1.3 briggs break;
833 1.3 briggs
834 1.3 briggs case 0x18: /* fabs */
835 1.3 briggs fe->fe_f2.fp_sign = 0;
836 1.3 briggs res = &fe->fe_f2;
837 1.3 briggs break;
838 1.3 briggs
839 1.3 briggs case 0x19: /* fcosh */
840 1.3 briggs res = fpu_cosh(fe);
841 1.3 briggs break;
842 1.3 briggs
843 1.3 briggs case 0x1A: /* fneg */
844 1.3 briggs fe->fe_f2.fp_sign = !fe->fe_f2.fp_sign;
845 1.3 briggs res = &fe->fe_f2;
846 1.3 briggs break;
847 1.3 briggs
848 1.3 briggs case 0x1C: /* facos */
849 1.3 briggs res = fpu_acos(fe);
850 1.3 briggs break;
851 1.3 briggs
852 1.3 briggs case 0x1D: /* fcos */
853 1.3 briggs res = fpu_cos(fe);
854 1.3 briggs break;
855 1.3 briggs
856 1.3 briggs case 0x1E: /* fgetexp */
857 1.3 briggs res = fpu_getexp(fe);
858 1.3 briggs break;
859 1.3 briggs
860 1.3 briggs case 0x1F: /* fgetman */
861 1.3 briggs res = fpu_getman(fe);
862 1.3 briggs break;
863 1.3 briggs
864 1.3 briggs case 0x20: /* fdiv */
865 1.3 briggs case 0x24: /* fsgldiv: cheating - better than nothing */
866 1.3 briggs res = fpu_div(fe);
867 1.3 briggs break;
868 1.3 briggs
869 1.3 briggs case 0x21: /* fmod */
870 1.3 briggs res = fpu_mod(fe);
871 1.3 briggs break;
872 1.3 briggs
873 1.3 briggs case 0x28: /* fsub */
874 1.3 briggs fe->fe_f2.fp_sign = !fe->fe_f2.fp_sign; /* f2 = -f2 */
875 1.3 briggs case 0x22: /* fadd */
876 1.3 briggs res = fpu_add(fe);
877 1.3 briggs break;
878 1.3 briggs
879 1.3 briggs case 0x23: /* fmul */
880 1.3 briggs case 0x27: /* fsglmul: cheating - better than nothing */
881 1.3 briggs res = fpu_mul(fe);
882 1.3 briggs break;
883 1.3 briggs
884 1.3 briggs case 0x25: /* frem */
885 1.3 briggs res = fpu_rem(fe);
886 1.3 briggs break;
887 1.3 briggs
888 1.3 briggs case 0x26:
889 1.3 briggs /* fscale is handled by a separate function */
890 1.3 briggs break;
891 1.3 briggs
892 1.3 briggs case 0x30:
893 1.12 is case 0x31:
894 1.3 briggs case 0x32:
895 1.3 briggs case 0x33:
896 1.3 briggs case 0x34:
897 1.3 briggs case 0x35:
898 1.3 briggs case 0x36:
899 1.3 briggs case 0x37: /* fsincos */
900 1.3 briggs res = fpu_sincos(fe, word1 & 7);
901 1.3 briggs break;
902 1.3 briggs
903 1.3 briggs case 0x38: /* fcmp */
904 1.3 briggs res = fpu_cmp(fe);
905 1.3 briggs discard_result = 1;
906 1.3 briggs break;
907 1.3 briggs
908 1.3 briggs case 0x3A: /* ftst */
909 1.3 briggs res = &fe->fe_f2;
910 1.3 briggs discard_result = 1;
911 1.3 briggs break;
912 1.3 briggs
913 1.3 briggs default:
914 1.3 briggs #ifdef DEBUG
915 1.21 briggs printf("fpu_emul_arith: bad opcode=0x%x, word1=0x%x\n",
916 1.3 briggs insn->is_opcode, insn->is_word1);
917 1.3 briggs #endif
918 1.3 briggs sig = SIGILL;
919 1.3 briggs } /* switch (word1 & 0x3f) */
920 1.1 gwr
921 1.3 briggs if (!discard_result && sig == 0) {
922 1.3 briggs fpu_implode(fe, res, FTYPE_EXT, &fpregs[regnum * 3]);
923 1.21 briggs #if DEBUG_FPE
924 1.21 briggs printf("fpu_emul_arith: %08x,%08x,%08x stored in FP%d\n",
925 1.21 briggs fpregs[regnum*3], fpregs[regnum*3+1],
926 1.21 briggs fpregs[regnum*3+2], regnum);
927 1.21 briggs } else if (sig == 0) {
928 1.27 tsutsui static const char *class_name[] =
929 1.27 tsutsui { "SNAN", "QNAN", "ZERO", "NUM", "INF" };
930 1.21 briggs printf("fpu_emul_arith: result(%s,%c,%d,%08x,%08x,%08x) discarded\n",
931 1.3 briggs class_name[res->fp_class + 2],
932 1.3 briggs res->fp_sign ? '-' : '+', res->fp_exp,
933 1.3 briggs res->fp_mant[0], res->fp_mant[1],
934 1.21 briggs res->fp_mant[2]);
935 1.21 briggs } else {
936 1.21 briggs printf("fpu_emul_arith: received signal %d\n", sig);
937 1.21 briggs #endif
938 1.3 briggs }
939 1.3 briggs
940 1.3 briggs /* update fpsr according to the result of operation */
941 1.3 briggs fpu_upd_fpsr(fe, res);
942 1.3 briggs
943 1.21 briggs #if DEBUG_FPE
944 1.21 briggs printf("fpu_emul_arith: FPSR = %08x, FPCR = %08x\n",
945 1.21 briggs fe->fe_fpsr, fe->fe_fpcr);
946 1.21 briggs #endif
947 1.1 gwr
948 1.3 briggs DUMP_INSN(insn);
949 1.1 gwr
950 1.3 briggs return sig;
951 1.1 gwr }
952 1.1 gwr
953 1.3 briggs /* test condition code according to the predicate in the opcode.
954 1.3 briggs * returns -1 when the predicate evaluates to true, 0 when false.
955 1.3 briggs * signal numbers are returned when an error is detected.
956 1.1 gwr */
957 1.3 briggs static int
958 1.3 briggs test_cc(fe, pred)
959 1.3 briggs struct fpemu *fe;
960 1.3 briggs int pred;
961 1.1 gwr {
962 1.3 briggs int result, sig_bsun, invert;
963 1.3 briggs int fpsr;
964 1.1 gwr
965 1.3 briggs fpsr = fe->fe_fpsr;
966 1.3 briggs invert = 0;
967 1.3 briggs fpsr &= ~FPSR_EXCP; /* clear all exceptions */
968 1.21 briggs #if DEBUG_FPE
969 1.21 briggs printf("test_cc: fpsr=0x%08x\n", fpsr);
970 1.21 briggs #endif
971 1.3 briggs pred &= 0x3f; /* lowest 6 bits */
972 1.3 briggs
973 1.21 briggs #if DEBUG_FPE
974 1.21 briggs printf("test_cc: ");
975 1.21 briggs #endif
976 1.1 gwr
977 1.21 briggs if (pred >= 0x20) {
978 1.3 briggs return SIGILL;
979 1.3 briggs } else if (pred & 0x10) {
980 1.3 briggs /* IEEE nonaware tests */
981 1.3 briggs sig_bsun = 1;
982 1.21 briggs pred &= 0x0f; /* lower 4 bits */
983 1.3 briggs } else {
984 1.3 briggs /* IEEE aware tests */
985 1.21 briggs #if DEBUG_FPE
986 1.21 briggs printf("IEEE ");
987 1.21 briggs #endif
988 1.3 briggs sig_bsun = 0;
989 1.3 briggs }
990 1.1 gwr
991 1.21 briggs if (pred & 0x08) {
992 1.21 briggs #if DEBUG_FPE
993 1.21 briggs printf("Not ");
994 1.21 briggs #endif
995 1.3 briggs /* predicate is "NOT ..." */
996 1.3 briggs pred ^= 0xf; /* invert */
997 1.3 briggs invert = -1;
998 1.3 briggs }
999 1.3 briggs switch (pred) {
1000 1.3 briggs case 0: /* (Signaling) False */
1001 1.21 briggs #if DEBUG_FPE
1002 1.21 briggs printf("False");
1003 1.21 briggs #endif
1004 1.3 briggs result = 0;
1005 1.3 briggs break;
1006 1.3 briggs case 1: /* (Signaling) Equal */
1007 1.21 briggs #if DEBUG_FPE
1008 1.21 briggs printf("Equal");
1009 1.21 briggs #endif
1010 1.3 briggs result = -((fpsr & FPSR_ZERO) == FPSR_ZERO);
1011 1.3 briggs break;
1012 1.3 briggs case 2: /* Greater Than */
1013 1.21 briggs #if DEBUG_FPE
1014 1.21 briggs printf("GT");
1015 1.21 briggs #endif
1016 1.3 briggs result = -((fpsr & (FPSR_NAN|FPSR_ZERO|FPSR_NEG)) == 0);
1017 1.3 briggs break;
1018 1.3 briggs case 3: /* Greater or Equal */
1019 1.21 briggs #if DEBUG_FPE
1020 1.21 briggs printf("GE");
1021 1.21 briggs #endif
1022 1.3 briggs result = -((fpsr & FPSR_ZERO) ||
1023 1.3 briggs (fpsr & (FPSR_NAN|FPSR_NEG)) == 0);
1024 1.3 briggs break;
1025 1.3 briggs case 4: /* Less Than */
1026 1.21 briggs #if DEBUG_FPE
1027 1.21 briggs printf("LT");
1028 1.21 briggs #endif
1029 1.3 briggs result = -((fpsr & (FPSR_NAN|FPSR_ZERO|FPSR_NEG)) == FPSR_NEG);
1030 1.3 briggs break;
1031 1.3 briggs case 5: /* Less or Equal */
1032 1.21 briggs #if DEBUG_FPE
1033 1.21 briggs printf("LE");
1034 1.21 briggs #endif
1035 1.3 briggs result = -((fpsr & FPSR_ZERO) ||
1036 1.3 briggs ((fpsr & (FPSR_NAN|FPSR_NEG)) == FPSR_NEG));
1037 1.3 briggs break;
1038 1.3 briggs case 6: /* Greater or Less than */
1039 1.21 briggs #if DEBUG_FPE
1040 1.21 briggs printf("GLT");
1041 1.21 briggs #endif
1042 1.3 briggs result = -((fpsr & (FPSR_NAN|FPSR_ZERO)) == 0);
1043 1.3 briggs break;
1044 1.3 briggs case 7: /* Greater, Less or Equal */
1045 1.21 briggs #if DEBUG_FPE
1046 1.21 briggs printf("GLE");
1047 1.21 briggs #endif
1048 1.3 briggs result = -((fpsr & FPSR_NAN) == 0);
1049 1.3 briggs break;
1050 1.3 briggs default:
1051 1.3 briggs /* invalid predicate */
1052 1.3 briggs return SIGILL;
1053 1.3 briggs }
1054 1.3 briggs result ^= invert; /* if the predicate is "NOT ...", then
1055 1.3 briggs invert the result */
1056 1.21 briggs #if DEBUG_FPE
1057 1.21 briggs printf("=> %s (%d)\n", result ? "true" : "false", result);
1058 1.21 briggs #endif
1059 1.3 briggs /* if it's an IEEE unaware test and NAN is set, BSUN is set */
1060 1.3 briggs if (sig_bsun && (fpsr & FPSR_NAN)) {
1061 1.3 briggs fpsr |= FPSR_BSUN;
1062 1.3 briggs }
1063 1.1 gwr
1064 1.3 briggs /* put fpsr back */
1065 1.3 briggs fe->fe_fpframe->fpf_fpsr = fe->fe_fpsr = fpsr;
1066 1.1 gwr
1067 1.3 briggs return result;
1068 1.1 gwr }
1069 1.1 gwr
1070 1.1 gwr /*
1071 1.3 briggs * type 1: fdbcc, fscc, ftrapcc
1072 1.3 briggs * In this function, we know:
1073 1.3 briggs * (opcode & 0x01C0) == 0x0040
1074 1.1 gwr */
1075 1.3 briggs static int
1076 1.3 briggs fpu_emul_type1(fe, insn)
1077 1.3 briggs struct fpemu *fe;
1078 1.3 briggs struct instruction *insn;
1079 1.1 gwr {
1080 1.3 briggs struct frame *frame = fe->fe_frame;
1081 1.3 briggs int advance, sig, branch, displ;
1082 1.3 briggs
1083 1.3 briggs branch = test_cc(fe, insn->is_word1);
1084 1.3 briggs fe->fe_fpframe->fpf_fpsr = fe->fe_fpsr;
1085 1.3 briggs
1086 1.3 briggs insn->is_advance = 4;
1087 1.3 briggs sig = 0;
1088 1.3 briggs
1089 1.3 briggs switch (insn->is_opcode & 070) {
1090 1.3 briggs case 010: /* fdbcc */
1091 1.3 briggs if (branch == -1) {
1092 1.3 briggs /* advance */
1093 1.3 briggs insn->is_advance = 6;
1094 1.3 briggs } else if (!branch) {
1095 1.3 briggs /* decrement Dn and if (Dn != -1) branch */
1096 1.3 briggs u_int16_t count = frame->f_regs[insn->is_opcode & 7];
1097 1.3 briggs
1098 1.3 briggs if (count-- != 0) {
1099 1.21 briggs displ = fusword((void *) (insn->is_pc + insn->is_advance));
1100 1.3 briggs if (displ < 0) {
1101 1.3 briggs #ifdef DEBUG
1102 1.21 briggs printf("fpu_emul_type1: fault reading displacement\n");
1103 1.3 briggs #endif
1104 1.3 briggs return SIGSEGV;
1105 1.3 briggs }
1106 1.3 briggs /* sign-extend the displacement */
1107 1.3 briggs displ &= 0xffff;
1108 1.3 briggs if (displ & 0x8000) {
1109 1.3 briggs displ |= 0xffff0000;
1110 1.3 briggs }
1111 1.3 briggs insn->is_advance += displ;
1112 1.22 is /* XXX insn->is_nextpc = insn->is_pc + insn->is_advance; */
1113 1.3 briggs } else {
1114 1.3 briggs insn->is_advance = 6;
1115 1.3 briggs }
1116 1.3 briggs /* write it back */
1117 1.3 briggs frame->f_regs[insn->is_opcode & 7] &= 0xffff0000;
1118 1.3 briggs frame->f_regs[insn->is_opcode & 7] |= (u_int32_t)count;
1119 1.3 briggs } else { /* got a signal */
1120 1.3 briggs sig = SIGFPE;
1121 1.3 briggs }
1122 1.3 briggs break;
1123 1.1 gwr
1124 1.3 briggs case 070: /* ftrapcc or fscc */
1125 1.3 briggs advance = 4;
1126 1.3 briggs if ((insn->is_opcode & 07) >= 2) {
1127 1.3 briggs switch (insn->is_opcode & 07) {
1128 1.3 briggs case 3: /* long opr */
1129 1.3 briggs advance += 2;
1130 1.3 briggs case 2: /* word opr */
1131 1.3 briggs advance += 2;
1132 1.3 briggs case 4: /* no opr */
1133 1.3 briggs break;
1134 1.3 briggs default:
1135 1.1 gwr return SIGILL;
1136 1.3 briggs break;
1137 1.3 briggs }
1138 1.1 gwr
1139 1.3 briggs if (branch == 0) {
1140 1.3 briggs /* no trap */
1141 1.3 briggs insn->is_advance = advance;
1142 1.3 briggs sig = 0;
1143 1.3 briggs } else {
1144 1.3 briggs /* trap */
1145 1.3 briggs sig = SIGFPE;
1146 1.3 briggs }
1147 1.3 briggs break;
1148 1.3 briggs } /* if ((insn->is_opcode & 7) < 2), fall through to FScc */
1149 1.3 briggs
1150 1.3 briggs default: /* fscc */
1151 1.3 briggs insn->is_advance = 4;
1152 1.3 briggs insn->is_datasize = 1; /* always byte */
1153 1.21 briggs sig = fpu_decode_ea(frame, insn, &insn->is_ea, insn->is_opcode);
1154 1.3 briggs if (sig) {
1155 1.3 briggs break;
1156 1.3 briggs }
1157 1.3 briggs if (branch == -1 || branch == 0) {
1158 1.3 briggs /* set result */
1159 1.21 briggs sig = fpu_store_ea(frame, insn, &insn->is_ea, (char *)&branch);
1160 1.1 gwr } else {
1161 1.3 briggs /* got an exception */
1162 1.3 briggs sig = branch;
1163 1.3 briggs }
1164 1.3 briggs break;
1165 1.3 briggs }
1166 1.3 briggs return sig;
1167 1.3 briggs }
1168 1.1 gwr
1169 1.3 briggs /*
1170 1.3 briggs * Type 2 or 3: fbcc (also fnop)
1171 1.3 briggs * In this function, we know:
1172 1.3 briggs * (opcode & 0x0180) == 0x0080
1173 1.3 briggs */
1174 1.3 briggs static int
1175 1.3 briggs fpu_emul_brcc(fe, insn)
1176 1.3 briggs struct fpemu *fe;
1177 1.3 briggs struct instruction *insn;
1178 1.3 briggs {
1179 1.3 briggs int displ, word2;
1180 1.5 briggs int sig;
1181 1.3 briggs
1182 1.3 briggs /*
1183 1.3 briggs * Get branch displacement.
1184 1.3 briggs */
1185 1.3 briggs insn->is_advance = 4;
1186 1.3 briggs displ = insn->is_word1;
1187 1.3 briggs
1188 1.3 briggs if (insn->is_opcode & 0x40) {
1189 1.21 briggs word2 = fusword((void *) (insn->is_pc + insn->is_advance));
1190 1.3 briggs if (word2 < 0) {
1191 1.3 briggs #ifdef DEBUG
1192 1.21 briggs printf("fpu_emul_brcc: fault reading word2\n");
1193 1.3 briggs #endif
1194 1.3 briggs return SIGSEGV;
1195 1.1 gwr }
1196 1.3 briggs displ <<= 16;
1197 1.3 briggs displ |= word2;
1198 1.3 briggs insn->is_advance += 2;
1199 1.3 briggs } else /* displacement is word sized */
1200 1.3 briggs if (displ & 0x8000)
1201 1.3 briggs displ |= 0xFFFF0000;
1202 1.3 briggs
1203 1.21 briggs /* XXX: If CC, insn->is_pc += displ */
1204 1.3 briggs sig = test_cc(fe, insn->is_opcode);
1205 1.3 briggs fe->fe_fpframe->fpf_fpsr = fe->fe_fpsr;
1206 1.3 briggs
1207 1.3 briggs if (fe->fe_fpsr & fe->fe_fpcr & FPSR_EXCP) {
1208 1.3 briggs return SIGFPE; /* caught an exception */
1209 1.3 briggs }
1210 1.3 briggs if (sig == -1) {
1211 1.3 briggs /* branch does take place; 2 is the offset to the 1st disp word */
1212 1.3 briggs insn->is_advance = displ + 2;
1213 1.22 is /* XXX insn->is_nextpc = insn->is_pc + insn->is_advance; */
1214 1.3 briggs } else if (sig) {
1215 1.3 briggs return SIGILL; /* got a signal */
1216 1.3 briggs }
1217 1.21 briggs #if DEBUG_FPE
1218 1.21 briggs printf("fpu_emul_brcc: %s insn @ %x (%x+%x) (disp=%x)\n",
1219 1.21 briggs (sig == -1) ? "BRANCH to" : "NEXT",
1220 1.21 briggs insn->is_pc + insn->is_advance, insn->is_pc, insn->is_advance,
1221 1.21 briggs displ);
1222 1.21 briggs #endif
1223 1.3 briggs return 0;
1224 1.1 gwr }
1225