Home | History | Annotate | Line # | Download | only in fpe
fpu_emulate.c revision 1.5
      1  1.5  briggs /*	$NetBSD: fpu_emulate.c,v 1.5 1996/04/30 11:52:13 briggs Exp $	*/
      2  1.1     gwr 
      3  1.1     gwr /*
      4  1.1     gwr  * Copyright (c) 1995 Gordon W. Ross
      5  1.3  briggs  * some portion Copyright (c) 1995 Ken Nakata
      6  1.1     gwr  * All rights reserved.
      7  1.1     gwr  *
      8  1.1     gwr  * Redistribution and use in source and binary forms, with or without
      9  1.1     gwr  * modification, are permitted provided that the following conditions
     10  1.1     gwr  * are met:
     11  1.1     gwr  * 1. Redistributions of source code must retain the above copyright
     12  1.1     gwr  *    notice, this list of conditions and the following disclaimer.
     13  1.1     gwr  * 2. Redistributions in binary form must reproduce the above copyright
     14  1.1     gwr  *    notice, this list of conditions and the following disclaimer in the
     15  1.1     gwr  *    documentation and/or other materials provided with the distribution.
     16  1.1     gwr  * 3. The name of the author may not be used to endorse or promote products
     17  1.1     gwr  *    derived from this software without specific prior written permission.
     18  1.1     gwr  * 4. All advertising materials mentioning features or use of this software
     19  1.1     gwr  *    must display the following acknowledgement:
     20  1.1     gwr  *      This product includes software developed by Gordon Ross
     21  1.1     gwr  *
     22  1.1     gwr  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     23  1.1     gwr  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     24  1.1     gwr  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     25  1.1     gwr  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     26  1.1     gwr  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     27  1.1     gwr  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     28  1.1     gwr  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     29  1.1     gwr  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     30  1.1     gwr  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     31  1.1     gwr  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     32  1.1     gwr  */
     33  1.1     gwr 
     34  1.1     gwr /*
     35  1.1     gwr  * mc68881 emulator
     36  1.1     gwr  * XXX - Just a start at it for now...
     37  1.1     gwr  */
     38  1.1     gwr 
     39  1.1     gwr #include <sys/types.h>
     40  1.1     gwr #include <sys/signal.h>
     41  1.5  briggs #include <sys/systm.h>
     42  1.1     gwr #include <machine/frame.h>
     43  1.1     gwr 
     44  1.3  briggs #include "fpu_emulate.h"
     45  1.1     gwr 
     46  1.3  briggs static int fpu_emul_fmovmcr __P((struct fpemu *fe, struct instruction *insn));
     47  1.3  briggs static int fpu_emul_fmovm __P((struct fpemu *fe, struct instruction *insn));
     48  1.3  briggs static int fpu_emul_arith __P((struct fpemu *fe, struct instruction *insn));
     49  1.3  briggs static int fpu_emul_type1 __P((struct fpemu *fe, struct instruction *insn));
     50  1.3  briggs static int fpu_emul_brcc __P((struct fpemu *fe, struct instruction *insn));
     51  1.4  briggs static int test_cc __P((struct fpemu *fe, int pred));
     52  1.4  briggs static struct fpn *fpu_cmp __P((struct fpemu *fe));
     53  1.3  briggs 
     54  1.5  briggs int	fusword __P((void *));
     55  1.5  briggs 
     56  1.3  briggs #if !defined(DL_DEFAULT)
     57  1.3  briggs #  if defined(DEBUG_WITH_FPU)
     58  1.3  briggs #    define DL_DEFAULT DL_ALL
     59  1.3  briggs #  else
     60  1.3  briggs #    define DL_DEFAULT 0
     61  1.3  briggs #  endif
     62  1.3  briggs #endif
     63  1.3  briggs 
     64  1.4  briggs int fpu_debug_level;
     65  1.5  briggs #if DEBUG
     66  1.3  briggs static int global_debug_level = DL_DEFAULT;
     67  1.5  briggs #endif
     68  1.3  briggs 
     69  1.3  briggs #define DUMP_INSN(insn)							\
     70  1.4  briggs if (fpu_debug_level & DL_DUMPINSN) {					\
     71  1.3  briggs     printf("  fpu_emulate: insn={adv=%d,siz=%d,op=%04x,w1=%04x}\n",	\
     72  1.3  briggs 	   (insn)->is_advance, (insn)->is_datasize,			\
     73  1.3  briggs 	   (insn)->is_opcode, (insn)->is_word1);			\
     74  1.3  briggs }
     75  1.3  briggs 
     76  1.3  briggs #ifdef DEBUG_WITH_FPU
     77  1.3  briggs /* mock fpframe for FPE - it's never overwritten by the real fpframe */
     78  1.3  briggs struct fpframe mockfpf;
     79  1.3  briggs #endif
     80  1.1     gwr 
     81  1.1     gwr /*
     82  1.1     gwr  * Emulate a floating-point instruction.
     83  1.1     gwr  * Return zero for success, else signal number.
     84  1.1     gwr  * (Typically: zero, SIGFPE, SIGILL, SIGSEGV)
     85  1.1     gwr  */
     86  1.3  briggs int
     87  1.3  briggs fpu_emulate(frame, fpf)
     88  1.3  briggs      struct frame *frame;
     89  1.3  briggs      struct fpframe *fpf;
     90  1.1     gwr {
     91  1.4  briggs     static struct instruction insn;
     92  1.4  briggs     static struct fpemu fe;
     93  1.3  briggs     int word, optype, sig;
     94  1.3  briggs 
     95  1.3  briggs #ifdef DEBUG
     96  1.4  briggs     /* initialize insn.is_datasize to tell it is *not* initialized */
     97  1.3  briggs     insn.is_datasize = -1;
     98  1.3  briggs #endif
     99  1.3  briggs     fe.fe_frame = frame;
    100  1.3  briggs #ifdef DEBUG_WITH_FPU
    101  1.3  briggs     fe.fe_fpframe = &mockfpf;
    102  1.3  briggs     fe.fe_fpsr = mockfpf.fpf_fpsr;
    103  1.3  briggs     fe.fe_fpcr = mockfpf.fpf_fpcr;
    104  1.3  briggs #else
    105  1.3  briggs     fe.fe_fpframe = fpf;
    106  1.3  briggs     fe.fe_fpsr = fpf->fpf_fpsr;
    107  1.3  briggs     fe.fe_fpcr = fpf->fpf_fpcr;
    108  1.3  briggs #endif
    109  1.1     gwr 
    110  1.3  briggs #ifdef DEBUG
    111  1.4  briggs     if ((fpu_debug_level = (fe.fe_fpcr >> 16) & 0x0000ffff) == 0) {
    112  1.3  briggs 	/* set the default */
    113  1.4  briggs 	fpu_debug_level = global_debug_level;
    114  1.3  briggs     }
    115  1.1     gwr #endif
    116  1.1     gwr 
    117  1.4  briggs     if (fpu_debug_level & DL_VERBOSE) {
    118  1.3  briggs 	printf("ENTERING fpu_emulate: FPSR=%08x, FPCR=%08x\n",
    119  1.3  briggs 	       fe.fe_fpsr, fe.fe_fpcr);
    120  1.3  briggs     }
    121  1.5  briggs     word = fusword((void *) (frame->f_pc));
    122  1.3  briggs     if (word < 0) {
    123  1.3  briggs #ifdef DEBUG
    124  1.3  briggs 	printf("  fpu_emulate: fault reading opcode\n");
    125  1.3  briggs #endif
    126  1.3  briggs 	return SIGSEGV;
    127  1.3  briggs     }
    128  1.3  briggs 
    129  1.3  briggs     if ((word & 0xf000) != 0xf000) {
    130  1.3  briggs #ifdef DEBUG
    131  1.3  briggs 	printf("  fpu_emulate: not coproc. insn.: opcode=0x%x\n", word);
    132  1.1     gwr #endif
    133  1.3  briggs 	return SIGILL;
    134  1.3  briggs     }
    135  1.1     gwr 
    136  1.3  briggs     if (
    137  1.3  briggs #ifdef  DEBUG_WITH_FPU
    138  1.3  briggs 	(word & 0x0E00) != 0x0c00 /* accept fake ID == 6 */
    139  1.3  briggs #else
    140  1.3  briggs 	(word & 0x0E00) != 0x0200
    141  1.1     gwr #endif
    142  1.3  briggs 	) {
    143  1.3  briggs #ifdef DEBUG
    144  1.3  briggs 	printf("  fpu_emulate: bad coproc. id: opcode=0x%x\n", word);
    145  1.3  briggs #endif
    146  1.3  briggs 	return SIGILL;
    147  1.3  briggs     }
    148  1.1     gwr 
    149  1.3  briggs     insn.is_opcode = word;
    150  1.3  briggs     optype = (word & 0x01C0);
    151  1.1     gwr 
    152  1.5  briggs     word = fusword((void *) (frame->f_pc + 2));
    153  1.3  briggs     if (word < 0) {
    154  1.3  briggs #ifdef DEBUG
    155  1.3  briggs 	printf("  fpu_emulate: fault reading word1\n");
    156  1.1     gwr #endif
    157  1.3  briggs 	return SIGSEGV;
    158  1.3  briggs     }
    159  1.3  briggs     insn.is_word1 = word;
    160  1.3  briggs     /* all FPU instructions are at least 4-byte long */
    161  1.3  briggs     insn.is_advance = 4;
    162  1.3  briggs 
    163  1.3  briggs     DUMP_INSN(&insn);
    164  1.3  briggs 
    165  1.3  briggs     /*
    166  1.3  briggs      * Which family (or type) of opcode is it?
    167  1.3  briggs      * Tests ordered by likelihood (hopefully).
    168  1.3  briggs      * Certainly, type 0 is the most common.
    169  1.3  briggs      */
    170  1.3  briggs     if (optype == 0x0000) {
    171  1.3  briggs 	/* type=0: generic */
    172  1.3  briggs 	if ((word & 0xc000) == 0xc000) {
    173  1.4  briggs 	    if (fpu_debug_level & DL_INSN)
    174  1.3  briggs 		printf("  fpu_emulate: fmovm FPr\n");
    175  1.3  briggs 	    sig = fpu_emul_fmovm(&fe, &insn);
    176  1.3  briggs 	} else if ((word & 0xc000) == 0x8000) {
    177  1.4  briggs 	    if (fpu_debug_level & DL_INSN)
    178  1.3  briggs 		printf("  fpu_emulate: fmovm FPcr\n");
    179  1.3  briggs 	    sig = fpu_emul_fmovmcr(&fe, &insn);
    180  1.3  briggs 	} else if ((word & 0xe000) == 0x6000) {
    181  1.3  briggs 	    /* fstore = fmove FPn,mem */
    182  1.4  briggs 	    if (fpu_debug_level & DL_INSN)
    183  1.3  briggs 		printf("  fpu_emulate: fmove to mem\n");
    184  1.3  briggs 	    sig = fpu_emul_fstore(&fe, &insn);
    185  1.3  briggs 	} else if ((word & 0xfc00) == 0x5c00) {
    186  1.3  briggs 	    /* fmovecr */
    187  1.4  briggs 	    if (fpu_debug_level & DL_INSN)
    188  1.3  briggs 		printf("  fpu_emulate: fmovecr\n");
    189  1.3  briggs 	    sig = fpu_emul_fmovecr(&fe, &insn);
    190  1.3  briggs 	} else if ((word & 0xa07f) == 0x26) {
    191  1.3  briggs 	    /* fscale */
    192  1.4  briggs 	    if (fpu_debug_level & DL_INSN)
    193  1.3  briggs 		printf("  fpu_emulate: fscale\n");
    194  1.3  briggs 	    sig = fpu_emul_fscale(&fe, &insn);
    195  1.3  briggs 	} else {
    196  1.4  briggs 	    if (fpu_debug_level & DL_INSN)
    197  1.3  briggs 		printf("  fpu_emulte: other type0\n");
    198  1.3  briggs 	    /* all other type0 insns are arithmetic */
    199  1.3  briggs 	    sig = fpu_emul_arith(&fe, &insn);
    200  1.1     gwr 	}
    201  1.3  briggs 	if (sig == 0) {
    202  1.4  briggs 	    if (fpu_debug_level & DL_VERBOSE)
    203  1.3  briggs 		printf("  fpu_emulate: type 0 returned 0\n");
    204  1.3  briggs 	    sig = fpu_upd_excp(&fe);
    205  1.1     gwr 	}
    206  1.3  briggs     } else if (optype == 0x0080 || optype == 0x00C0) {
    207  1.3  briggs 	/* type=2 or 3: fbcc, short or long disp. */
    208  1.4  briggs 	if (fpu_debug_level & DL_INSN)
    209  1.3  briggs 	    printf("  fpu_emulate: fbcc %s\n",
    210  1.3  briggs 		   (optype & 0x40) ? "long" : "short");
    211  1.3  briggs 	sig = fpu_emul_brcc(&fe, &insn);
    212  1.3  briggs     } else if (optype == 0x0040) {
    213  1.3  briggs 	/* type=1: fdbcc, fscc, ftrapcc */
    214  1.4  briggs 	if (fpu_debug_level & DL_INSN)
    215  1.3  briggs 	    printf("  fpu_emulate: type1\n");
    216  1.3  briggs 	sig = fpu_emul_type1(&fe, &insn);
    217  1.3  briggs     } else {
    218  1.3  briggs 	/* type=4: fsave    (privileged) */
    219  1.3  briggs 	/* type=5: frestore (privileged) */
    220  1.3  briggs 	/* type=6: reserved */
    221  1.3  briggs 	/* type=7: reserved */
    222  1.3  briggs #ifdef DEBUG
    223  1.3  briggs 	printf(" fpu_emulate: bad opcode type: opcode=0x%x\n", insn.is_opcode);
    224  1.1     gwr #endif
    225  1.3  briggs 	sig = SIGILL;
    226  1.3  briggs     }
    227  1.3  briggs 
    228  1.3  briggs     DUMP_INSN(&insn);
    229  1.1     gwr 
    230  1.3  briggs     if (sig == 0) {
    231  1.3  briggs 	frame->f_pc += insn.is_advance;
    232  1.3  briggs     }
    233  1.1     gwr #if defined(DDB) && defined(DEBUG)
    234  1.3  briggs     else {
    235  1.3  briggs 	printf(" fpu_emulate: sig=%d, opcode=%x, word1=%x\n",
    236  1.3  briggs 	       sig, insn.is_opcode, insn.is_word1);
    237  1.3  briggs 	kdb_trap(-1, frame);
    238  1.3  briggs     }
    239  1.1     gwr #endif
    240  1.1     gwr 
    241  1.4  briggs     if (fpu_debug_level & DL_VERBOSE)
    242  1.3  briggs 	printf("EXITING fpu_emulate: w/FPSR=%08x, FPCR=%08x\n",
    243  1.3  briggs 	       fe.fe_fpsr, fe.fe_fpcr);
    244  1.3  briggs 
    245  1.3  briggs     return (sig);
    246  1.1     gwr }
    247  1.1     gwr 
    248  1.3  briggs /* update accrued exception bits and see if there's an FP exception */
    249  1.3  briggs int
    250  1.3  briggs fpu_upd_excp(fe)
    251  1.3  briggs      struct fpemu *fe;
    252  1.1     gwr {
    253  1.3  briggs     u_int fpsr;
    254  1.3  briggs     u_int fpcr;
    255  1.3  briggs 
    256  1.3  briggs     fpsr = fe->fe_fpsr;
    257  1.3  briggs     fpcr = fe->fe_fpcr;
    258  1.3  briggs     /* update fpsr accrued exception bits; each insn doesn't have to
    259  1.3  briggs        update this */
    260  1.3  briggs     if (fpsr & (FPSR_BSUN | FPSR_SNAN | FPSR_OPERR)) {
    261  1.3  briggs 	fpsr |= FPSR_AIOP;
    262  1.3  briggs     }
    263  1.3  briggs     if (fpsr & FPSR_OVFL) {
    264  1.3  briggs 	fpsr |= FPSR_AOVFL;
    265  1.3  briggs     }
    266  1.3  briggs     if ((fpsr & FPSR_UNFL) && (fpsr & FPSR_INEX2)) {
    267  1.3  briggs 	fpsr |= FPSR_AUNFL;
    268  1.3  briggs     }
    269  1.3  briggs     if (fpsr & FPSR_DZ) {
    270  1.3  briggs 	fpsr |= FPSR_ADZ;
    271  1.3  briggs     }
    272  1.3  briggs     if (fpsr & (FPSR_INEX1 | FPSR_INEX2 | FPSR_OVFL)) {
    273  1.3  briggs 	fpsr |= FPSR_AINEX;
    274  1.3  briggs     }
    275  1.1     gwr 
    276  1.3  briggs     fe->fe_fpframe->fpf_fpsr = fe->fe_fpsr = fpsr;
    277  1.1     gwr 
    278  1.3  briggs     return (fpsr & fpcr & FPSR_EXCP) ? SIGFPE : 0;
    279  1.3  briggs }
    280  1.1     gwr 
    281  1.3  briggs /* update fpsr according to fp (= result of an fp op) */
    282  1.3  briggs u_int
    283  1.3  briggs fpu_upd_fpsr(fe, fp)
    284  1.3  briggs      struct fpemu *fe;
    285  1.3  briggs      struct fpn *fp;
    286  1.3  briggs {
    287  1.3  briggs     u_int fpsr;
    288  1.1     gwr 
    289  1.4  briggs     if (fpu_debug_level & DL_RESULT)
    290  1.3  briggs 	printf("  fpu_upd_fpsr: previous fpsr=%08x\n", fe->fe_fpsr);
    291  1.1     gwr 
    292  1.3  briggs     /* clear all condition code */
    293  1.3  briggs     fpsr = fe->fe_fpsr & ~FPSR_CCB;
    294  1.1     gwr 
    295  1.4  briggs     if (fpu_debug_level & DL_RESULT)
    296  1.3  briggs 	printf("  fpu_upd_fpsr: result is a ");
    297  1.3  briggs 
    298  1.3  briggs     if (fp->fp_sign) {
    299  1.4  briggs 	if (fpu_debug_level & DL_RESULT)
    300  1.3  briggs 	    printf("negative ");
    301  1.3  briggs 	fpsr |= FPSR_NEG;
    302  1.3  briggs     } else {
    303  1.4  briggs 	if (fpu_debug_level & DL_RESULT)
    304  1.3  briggs 	    printf("positive ");
    305  1.3  briggs     }
    306  1.3  briggs 
    307  1.3  briggs     switch (fp->fp_class) {
    308  1.3  briggs     case FPC_SNAN:
    309  1.4  briggs 	if (fpu_debug_level & DL_RESULT)
    310  1.3  briggs 	    printf("signaling NAN\n");
    311  1.3  briggs 	fpsr |= (FPSR_NAN | FPSR_SNAN);
    312  1.3  briggs 	break;
    313  1.3  briggs     case FPC_QNAN:
    314  1.4  briggs 	if (fpu_debug_level & DL_RESULT)
    315  1.3  briggs 	    printf("quiet NAN\n");
    316  1.3  briggs 	fpsr |= FPSR_NAN;
    317  1.3  briggs 	break;
    318  1.3  briggs     case FPC_ZERO:
    319  1.4  briggs 	if (fpu_debug_level & DL_RESULT)
    320  1.3  briggs 	    printf("Zero\n");
    321  1.3  briggs 	fpsr |= FPSR_ZERO;
    322  1.3  briggs 	break;
    323  1.3  briggs     case FPC_INF:
    324  1.4  briggs 	if (fpu_debug_level & DL_RESULT)
    325  1.3  briggs 	    printf("Inf\n");
    326  1.3  briggs 	fpsr |= FPSR_INF;
    327  1.3  briggs 	break;
    328  1.3  briggs     default:
    329  1.4  briggs 	if (fpu_debug_level & DL_RESULT)
    330  1.3  briggs 	    printf("Number\n");
    331  1.3  briggs 	/* anything else is treated as if it is a number */
    332  1.3  briggs 	break;
    333  1.3  briggs     }
    334  1.1     gwr 
    335  1.3  briggs     fe->fe_fpsr = fe->fe_fpframe->fpf_fpsr = fpsr;
    336  1.1     gwr 
    337  1.4  briggs     if (fpu_debug_level & DL_RESULT)
    338  1.3  briggs 	printf("  fpu_upd_fpsr: new fpsr=%08x\n", fe->fe_fpframe->fpf_fpsr);
    339  1.1     gwr 
    340  1.3  briggs     return fpsr;
    341  1.3  briggs }
    342  1.1     gwr 
    343  1.3  briggs static int
    344  1.3  briggs fpu_emul_fmovmcr(fe, insn)
    345  1.3  briggs      struct fpemu *fe;
    346  1.3  briggs      struct instruction *insn;
    347  1.3  briggs {
    348  1.3  briggs     struct frame *frame = fe->fe_frame;
    349  1.3  briggs     struct fpframe *fpf = fe->fe_fpframe;
    350  1.5  briggs     int sig;
    351  1.5  briggs     int reglist;
    352  1.3  briggs     int fpu_to_mem;
    353  1.3  briggs 
    354  1.3  briggs     /* move to/from control registers */
    355  1.3  briggs     reglist = (insn->is_word1 & 0x1c00) >> 10;
    356  1.3  briggs     /* Bit 13 selects direction (FPU to/from Mem) */
    357  1.3  briggs     fpu_to_mem = insn->is_word1 & 0x2000;
    358  1.3  briggs 
    359  1.3  briggs     insn->is_datasize = 4;
    360  1.3  briggs     insn->is_advance = 4;
    361  1.3  briggs     sig = fpu_decode_ea(frame, insn, &insn->is_ea0, insn->is_opcode);
    362  1.3  briggs     if (sig) { return sig; }
    363  1.3  briggs 
    364  1.3  briggs     if (reglist != 1 && reglist != 2 && reglist != 4 &&
    365  1.3  briggs 	(insn->is_ea0.ea_flags & EA_DIRECT)) {
    366  1.3  briggs 	/* attempted to copy more than one FPcr to CPU regs */
    367  1.3  briggs #ifdef DEBUG
    368  1.3  briggs 	printf("  fpu_emul_fmovmcr: tried to copy too many FPcr\n");
    369  1.3  briggs #endif
    370  1.3  briggs 	return SIGILL;
    371  1.3  briggs     }
    372  1.1     gwr 
    373  1.3  briggs     if (reglist & 4) {
    374  1.3  briggs 	/* fpcr */
    375  1.3  briggs 	if ((insn->is_ea0.ea_flags & EA_DIRECT) &&
    376  1.3  briggs 	    insn->is_ea0.ea_regnum >= 8 /* address reg */) {
    377  1.3  briggs 	    /* attempted to copy FPCR to An */
    378  1.3  briggs #ifdef DEBUG
    379  1.3  briggs 	    printf("  fpu_emul_fmovmcr: tried to copy FPCR from/to A%d\n",
    380  1.3  briggs 		   insn->is_ea0.ea_regnum & 7);
    381  1.1     gwr #endif
    382  1.3  briggs 	    return SIGILL;
    383  1.3  briggs 	}
    384  1.3  briggs 	if (fpu_to_mem) {
    385  1.3  briggs 	    sig = fpu_store_ea(frame, insn, &insn->is_ea0,
    386  1.3  briggs 			       (char *)&fpf->fpf_fpcr);
    387  1.3  briggs 	} else {
    388  1.3  briggs 	    sig = fpu_load_ea(frame, insn, &insn->is_ea0,
    389  1.3  briggs 			      (char *)&fpf->fpf_fpcr);
    390  1.3  briggs 	}
    391  1.3  briggs     }
    392  1.3  briggs     if (sig) { return sig; }
    393  1.1     gwr 
    394  1.3  briggs     if (reglist & 2) {
    395  1.3  briggs 	/* fpsr */
    396  1.3  briggs 	if ((insn->is_ea0.ea_flags & EA_DIRECT) &&
    397  1.3  briggs 	    insn->is_ea0.ea_regnum >= 8 /* address reg */) {
    398  1.3  briggs 	    /* attempted to copy FPSR to An */
    399  1.3  briggs #ifdef DEBUG
    400  1.3  briggs 	    printf("  fpu_emul_fmovmcr: tried to copy FPSR from/to A%d\n",
    401  1.3  briggs 		   insn->is_ea0.ea_regnum & 7);
    402  1.3  briggs #endif
    403  1.3  briggs 	    return SIGILL;
    404  1.3  briggs 	}
    405  1.3  briggs 	if (fpu_to_mem) {
    406  1.3  briggs 	    sig = fpu_store_ea(frame, insn, &insn->is_ea0,
    407  1.3  briggs 			       (char *)&fpf->fpf_fpsr);
    408  1.3  briggs 	} else {
    409  1.3  briggs 	    sig = fpu_load_ea(frame, insn, &insn->is_ea0,
    410  1.3  briggs 			      (char *)&fpf->fpf_fpsr);
    411  1.3  briggs 	}
    412  1.3  briggs     }
    413  1.3  briggs     if (sig) { return sig; }
    414  1.3  briggs 
    415  1.3  briggs     if (reglist & 1) {
    416  1.3  briggs 	/* fpiar - can be moved to/from An */
    417  1.3  briggs 	if (fpu_to_mem) {
    418  1.3  briggs 	    sig = fpu_store_ea(frame, insn, &insn->is_ea0,
    419  1.3  briggs 			       (char *)&fpf->fpf_fpiar);
    420  1.3  briggs 	} else {
    421  1.3  briggs 	    sig = fpu_load_ea(frame, insn, &insn->is_ea0,
    422  1.3  briggs 			      (char *)&fpf->fpf_fpiar);
    423  1.3  briggs 	}
    424  1.3  briggs     }
    425  1.3  briggs     return sig;
    426  1.1     gwr }
    427  1.1     gwr 
    428  1.1     gwr /*
    429  1.3  briggs  * type 0: fmovem
    430  1.3  briggs  * Separated out of fpu_emul_type0 for efficiency.
    431  1.1     gwr  * In this function, we know:
    432  1.3  briggs  *   (opcode & 0x01C0) == 0
    433  1.3  briggs  *   (word1 & 0x8000) == 0x8000
    434  1.3  briggs  *
    435  1.3  briggs  * No conversion or rounding is done by this instruction,
    436  1.3  briggs  * and the FPSR is not affected.
    437  1.1     gwr  */
    438  1.3  briggs static int
    439  1.3  briggs fpu_emul_fmovm(fe, insn)
    440  1.3  briggs      struct fpemu *fe;
    441  1.3  briggs      struct instruction *insn;
    442  1.1     gwr {
    443  1.3  briggs     struct frame *frame = fe->fe_frame;
    444  1.3  briggs     struct fpframe *fpf = fe->fe_fpframe;
    445  1.3  briggs     int word1, sig;
    446  1.3  briggs     int reglist, regmask, regnum;
    447  1.3  briggs     int fpu_to_mem, order;
    448  1.3  briggs     int w1_post_incr;		/* XXX - FP regs order? */
    449  1.3  briggs     int *fpregs;
    450  1.3  briggs 
    451  1.3  briggs     insn->is_advance = 4;
    452  1.3  briggs     insn->is_datasize = 12;
    453  1.3  briggs     word1 = insn->is_word1;
    454  1.3  briggs 
    455  1.3  briggs     /* Bit 13 selects direction (FPU to/from Mem) */
    456  1.3  briggs     fpu_to_mem = word1 & 0x2000;
    457  1.3  briggs 
    458  1.3  briggs     /*
    459  1.3  briggs      * Bits 12,11 select register list mode:
    460  1.3  briggs      * 0,0: Static  reg list, pre-decr.
    461  1.3  briggs      * 0,1: Dynamic reg list, pre-decr.
    462  1.3  briggs      * 1,0: Static  reg list, post-incr.
    463  1.3  briggs      * 1,1: Dynamic reg list, post-incr
    464  1.3  briggs      */
    465  1.3  briggs     w1_post_incr = word1 & 0x1000;
    466  1.3  briggs     if (word1 & 0x0800) {
    467  1.3  briggs 	/* dynamic reg list */
    468  1.3  briggs 	reglist = frame->f_regs[(word1 & 0x70) >> 4];
    469  1.3  briggs     } else {
    470  1.3  briggs 	reglist = word1;
    471  1.3  briggs     }
    472  1.3  briggs     reglist &= 0xFF;
    473  1.3  briggs 
    474  1.3  briggs     /* Get effective address. (modreg=opcode&077) */
    475  1.3  briggs     sig = fpu_decode_ea(frame, insn, &insn->is_ea0, insn->is_opcode);
    476  1.3  briggs     if (sig) { return sig; }
    477  1.3  briggs 
    478  1.3  briggs     /* Get address of soft coprocessor regs. */
    479  1.3  briggs     fpregs = &fpf->fpf_regs[0];
    480  1.3  briggs 
    481  1.3  briggs     if (insn->is_ea0.ea_flags & EA_PREDECR) {
    482  1.3  briggs 	regnum = 7;
    483  1.3  briggs 	order = -1;
    484  1.3  briggs     } else {
    485  1.3  briggs 	regnum = 0;
    486  1.3  briggs 	order = 1;
    487  1.3  briggs     }
    488  1.3  briggs 
    489  1.3  briggs     while ((0 <= regnum) && (regnum < 8)) {
    490  1.3  briggs 	regmask = 1 << regnum;
    491  1.3  briggs 	if (regmask & reglist) {
    492  1.3  briggs 	    if (fpu_to_mem) {
    493  1.3  briggs 		sig = fpu_store_ea(frame, insn, &insn->is_ea0,
    494  1.3  briggs 				   (char*)&fpregs[regnum * 3]);
    495  1.4  briggs 		if (fpu_debug_level & DL_RESULT)
    496  1.3  briggs 		    printf("  fpu_emul_fmovm: FP%d (%08x,%08x,%08x) saved\n",
    497  1.3  briggs 			   regnum, fpregs[regnum * 3], fpregs[regnum * 3 + 1],
    498  1.3  briggs 			   fpregs[regnum * 3 + 2]);
    499  1.3  briggs 	    } else {		/* mem to fpu */
    500  1.3  briggs 		sig = fpu_load_ea(frame, insn, &insn->is_ea0,
    501  1.3  briggs 				  (char*)&fpregs[regnum * 3]);
    502  1.4  briggs 		if (fpu_debug_level & DL_RESULT)
    503  1.3  briggs 		    printf("  fpu_emul_fmovm: FP%d (%08x,%08x,%08x) loaded\n",
    504  1.3  briggs 			   regnum, fpregs[regnum * 3], fpregs[regnum * 3 + 1],
    505  1.3  briggs 			   fpregs[regnum * 3 + 2]);
    506  1.3  briggs 	    }
    507  1.3  briggs 	    if (sig) { break; }
    508  1.3  briggs 	}
    509  1.3  briggs 	regnum += order;
    510  1.3  briggs     }
    511  1.1     gwr 
    512  1.3  briggs     return sig;
    513  1.1     gwr }
    514  1.1     gwr 
    515  1.3  briggs static struct fpn *
    516  1.3  briggs fpu_cmp(fe)
    517  1.3  briggs      struct fpemu *fe;
    518  1.1     gwr {
    519  1.3  briggs     struct fpn *x = &fe->fe_f1, *y = &fe->fe_f2;
    520  1.1     gwr 
    521  1.3  briggs     /* take care of special cases */
    522  1.3  briggs     if (x->fp_class < 0 || y->fp_class < 0) {
    523  1.3  briggs 	/* if either of two is a SNAN, result is SNAN */
    524  1.3  briggs 	x->fp_class = (y->fp_class < x->fp_class) ? y->fp_class : x->fp_class;
    525  1.3  briggs     } else if (x->fp_class == FPC_INF) {
    526  1.3  briggs 	if (y->fp_class == FPC_INF) {
    527  1.3  briggs 	    /* both infinities */
    528  1.3  briggs 	    if (x->fp_sign == y->fp_sign) {
    529  1.3  briggs 		x->fp_class = FPC_ZERO;	/* return a signed zero */
    530  1.3  briggs 	    } else {
    531  1.3  briggs 		x->fp_class = FPC_NUM; /* return a faked number w/x's sign */
    532  1.3  briggs 		x->fp_exp = 16383;
    533  1.3  briggs 		x->fp_mant[0] = FP_1;
    534  1.3  briggs 	    }
    535  1.3  briggs 	} else {
    536  1.3  briggs 	    /* y is a number */
    537  1.3  briggs 	    x->fp_class = FPC_NUM; /* return a forged number w/x's sign */
    538  1.3  briggs 	    x->fp_exp = 16383;
    539  1.3  briggs 	    x->fp_mant[0] = FP_1;
    540  1.3  briggs 	}
    541  1.3  briggs     } else if (y->fp_class == FPC_INF) {
    542  1.3  briggs 	/* x is a Num but y is an Inf */
    543  1.3  briggs 	/* return a forged number w/y's sign inverted */
    544  1.3  briggs 	x->fp_class = FPC_NUM;
    545  1.3  briggs 	x->fp_sign = !y->fp_sign;
    546  1.3  briggs 	x->fp_exp = 16383;
    547  1.3  briggs 	x->fp_mant[0] = FP_1;
    548  1.3  briggs     } else {
    549  1.3  briggs 	/* x and y are both numbers or zeros, or pair of a number and a zero */
    550  1.3  briggs 	y->fp_sign = !y->fp_sign;
    551  1.3  briggs 	x = fpu_add(fe);	/* (x - y) */
    552  1.1     gwr 	/*
    553  1.3  briggs 	 * FCMP does not set Inf bit in CC, so return a forged number
    554  1.3  briggs 	 * (value doesn't matter) if Inf is the result of fsub.
    555  1.1     gwr 	 */
    556  1.3  briggs 	if (x->fp_class == FPC_INF) {
    557  1.3  briggs 	    x->fp_class = FPC_NUM;
    558  1.3  briggs 	    x->fp_exp = 16383;
    559  1.3  briggs 	    x->fp_mant[0] = FP_1;
    560  1.1     gwr 	}
    561  1.3  briggs     }
    562  1.3  briggs     return x;
    563  1.1     gwr }
    564  1.1     gwr 
    565  1.1     gwr /*
    566  1.3  briggs  * arithmetic oprations
    567  1.1     gwr  */
    568  1.3  briggs static int
    569  1.3  briggs fpu_emul_arith(fe, insn)
    570  1.3  briggs      struct fpemu *fe;
    571  1.3  briggs      struct instruction *insn;
    572  1.1     gwr {
    573  1.3  briggs     struct frame *frame = fe->fe_frame;
    574  1.3  briggs     u_int *fpregs = &(fe->fe_fpframe->fpf_regs[0]);
    575  1.3  briggs     struct fpn *res;
    576  1.3  briggs     int word1, sig = 0;
    577  1.3  briggs     int regnum, format;
    578  1.3  briggs     int discard_result = 0;
    579  1.3  briggs     u_int buf[3];
    580  1.3  briggs     int flags;
    581  1.3  briggs     char regname;
    582  1.3  briggs 
    583  1.3  briggs     DUMP_INSN(insn);
    584  1.3  briggs 
    585  1.4  briggs     if (fpu_debug_level & DL_ARITH) {
    586  1.3  briggs 	printf("  fpu_emul_arith: FPSR = %08x, FPCR = %08x\n",
    587  1.3  briggs 	       fe->fe_fpsr, fe->fe_fpcr);
    588  1.3  briggs     }
    589  1.3  briggs 
    590  1.3  briggs     word1 = insn->is_word1;
    591  1.3  briggs     format = (word1 >> 10) & 7;
    592  1.3  briggs     regnum = (word1 >> 7) & 7;
    593  1.3  briggs 
    594  1.3  briggs     /* fetch a source operand : may not be used */
    595  1.4  briggs     if (fpu_debug_level & DL_ARITH) {
    596  1.3  briggs 	printf("  fpu_emul_arith: dst/src FP%d=%08x,%08x,%08x\n",
    597  1.3  briggs 	       regnum, fpregs[regnum*3], fpregs[regnum*3+1],
    598  1.3  briggs 	       fpregs[regnum*3+2]);
    599  1.3  briggs     }
    600  1.3  briggs     fpu_explode(fe, &fe->fe_f1, FTYPE_EXT, &fpregs[regnum * 3]);
    601  1.3  briggs 
    602  1.3  briggs     DUMP_INSN(insn);
    603  1.3  briggs 
    604  1.3  briggs     /* get the other operand which is always the source */
    605  1.3  briggs     if ((word1 & 0x4000) == 0) {
    606  1.4  briggs 	if (fpu_debug_level & DL_ARITH) {
    607  1.3  briggs 	    printf("  fpu_emul_arith: FP%d op FP%d => FP%d\n",
    608  1.3  briggs 		   format, regnum, regnum);
    609  1.3  briggs 	    printf("  fpu_emul_arith: src opr FP%d=%08x,%08x,%08x\n",
    610  1.3  briggs 		   format, fpregs[format*3], fpregs[format*3+1],
    611  1.3  briggs 		   fpregs[format*3+2]);
    612  1.3  briggs 	}
    613  1.3  briggs 	fpu_explode(fe, &fe->fe_f2, FTYPE_EXT, &fpregs[format * 3]);
    614  1.3  briggs     } else {
    615  1.3  briggs 	/* the operand is in memory */
    616  1.3  briggs 	if (format == FTYPE_DBL) {
    617  1.3  briggs 	    insn->is_datasize = 8;
    618  1.3  briggs 	} else if (format == FTYPE_SNG || format == FTYPE_LNG) {
    619  1.3  briggs 	    insn->is_datasize = 4;
    620  1.3  briggs 	} else if (format == FTYPE_WRD) {
    621  1.3  briggs 	    insn->is_datasize = 2;
    622  1.3  briggs 	} else if (format == FTYPE_BYT) {
    623  1.3  briggs 	    insn->is_datasize = 1;
    624  1.3  briggs 	} else if (format == FTYPE_EXT) {
    625  1.3  briggs 	    insn->is_datasize = 12;
    626  1.3  briggs 	} else {
    627  1.3  briggs 	    /* invalid or unsupported operand format */
    628  1.3  briggs 	    sig = SIGFPE;
    629  1.3  briggs 	    return sig;
    630  1.3  briggs 	}
    631  1.1     gwr 
    632  1.3  briggs 	/* Get effective address. (modreg=opcode&077) */
    633  1.3  briggs 	sig = fpu_decode_ea(frame, insn, &insn->is_ea0, insn->is_opcode);
    634  1.3  briggs 	if (sig) {
    635  1.4  briggs 	    if (fpu_debug_level & DL_ARITH) {
    636  1.3  briggs 		printf("  fpu_emul_arith: error in fpu_decode_ea\n");
    637  1.3  briggs 	    }
    638  1.3  briggs 	    return sig;
    639  1.3  briggs 	}
    640  1.1     gwr 
    641  1.3  briggs 	DUMP_INSN(insn);
    642  1.1     gwr 
    643  1.4  briggs 	if (fpu_debug_level & DL_ARITH) {
    644  1.3  briggs 	    printf("  fpu_emul_arith: addr mode = ");
    645  1.3  briggs 	    flags = insn->is_ea0.ea_flags;
    646  1.3  briggs 	    regname = (insn->is_ea0.ea_regnum & 8) ? 'a' : 'd';
    647  1.3  briggs 
    648  1.3  briggs 	    if (flags & EA_DIRECT) {
    649  1.3  briggs 		printf("%c%d\n",
    650  1.3  briggs 		       regname, insn->is_ea0.ea_regnum & 7);
    651  1.3  briggs 	    } else if (flags & EA_PC_REL) {
    652  1.3  briggs 		if (flags & EA_OFFSET) {
    653  1.3  briggs 		    printf("pc@(%d)\n", insn->is_ea0.ea_offset);
    654  1.3  briggs 		} else if (flags & EA_INDEXED) {
    655  1.3  briggs 		    printf("pc@(...)\n");
    656  1.3  briggs 		}
    657  1.3  briggs 	    } else if (flags & EA_PREDECR) {
    658  1.3  briggs 		printf("%c%d@-\n",
    659  1.3  briggs 		       regname, insn->is_ea0.ea_regnum & 7);
    660  1.3  briggs 	    } else if (flags & EA_POSTINCR) {
    661  1.3  briggs 		printf("%c%d@+\n", regname, insn->is_ea0.ea_regnum & 7);
    662  1.3  briggs 	    } else if (flags & EA_OFFSET) {
    663  1.3  briggs 		printf("%c%d@(%d)\n", regname, insn->is_ea0.ea_regnum & 7,
    664  1.3  briggs 		       insn->is_ea0.ea_offset);
    665  1.3  briggs 	    } else if (flags & EA_INDEXED) {
    666  1.3  briggs 		printf("%c%d@(...)\n", regname, insn->is_ea0.ea_regnum & 7);
    667  1.3  briggs 	    } else if (flags & EA_ABS) {
    668  1.3  briggs 		printf("0x%08x\n", insn->is_ea0.ea_absaddr);
    669  1.3  briggs 	    } else if (flags & EA_IMMED) {
    670  1.3  briggs 
    671  1.3  briggs 		printf("#0x%08x,%08x,%08x\n", insn->is_ea0.ea_immed[0],
    672  1.3  briggs 		       insn->is_ea0.ea_immed[1], insn->is_ea0.ea_immed[2]);
    673  1.3  briggs 	    } else {
    674  1.3  briggs 		printf("%c%d@\n", regname, insn->is_ea0.ea_regnum & 7);
    675  1.3  briggs 	    }
    676  1.4  briggs 	} /* if (fpu_debug_level & DL_ARITH) */
    677  1.3  briggs 
    678  1.3  briggs 	fpu_load_ea(frame, insn, &insn->is_ea0, (char*)buf);
    679  1.3  briggs 	if (format == FTYPE_WRD) {
    680  1.3  briggs 	    /* sign-extend */
    681  1.3  briggs 	    buf[0] &= 0xffff;
    682  1.3  briggs 	    if (buf[0] & 0x8000) {
    683  1.3  briggs 		buf[0] |= 0xffff0000;
    684  1.3  briggs 	    }
    685  1.3  briggs 	    format = FTYPE_LNG;
    686  1.3  briggs 	} else if (format == FTYPE_BYT) {
    687  1.3  briggs 	    /* sign-extend */
    688  1.3  briggs 	    buf[0] &= 0xff;
    689  1.3  briggs 	    if (buf[0] & 0x80) {
    690  1.3  briggs 		buf[0] |= 0xffffff00;
    691  1.3  briggs 	    }
    692  1.3  briggs 	    format = FTYPE_LNG;
    693  1.3  briggs 	}
    694  1.4  briggs 	if (fpu_debug_level & DL_ARITH) {
    695  1.3  briggs 	    printf("  fpu_emul_arith: src = %08x %08x %08x, siz = %d\n",
    696  1.3  briggs 		   buf[0], buf[1], buf[2], insn->is_datasize);
    697  1.3  briggs 	}
    698  1.3  briggs 	fpu_explode(fe, &fe->fe_f2, format, buf);
    699  1.3  briggs     }
    700  1.1     gwr 
    701  1.3  briggs     DUMP_INSN(insn);
    702  1.1     gwr 
    703  1.3  briggs     /* An arithmetic instruction emulate function has a prototype of
    704  1.3  briggs      * struct fpn *fpu_op(struct fpemu *);
    705  1.3  briggs 
    706  1.3  briggs      * 1) If the instruction is monadic, then fpu_op() must use
    707  1.3  briggs      * fe->fe_f2 as its operand, and return a pointer to the
    708  1.3  briggs      * result.
    709  1.3  briggs 
    710  1.3  briggs      * 2) If the instruction is diadic, then fpu_op() must use
    711  1.3  briggs      * fe->fe_f1 and fe->fe_f2 as its two operands, and return a
    712  1.3  briggs      * pointer to the result.
    713  1.3  briggs 
    714  1.3  briggs      */
    715  1.3  briggs     switch (word1 & 0x3f) {
    716  1.3  briggs     case 0x00:			/* fmove */
    717  1.3  briggs 	res = &fe->fe_f2;
    718  1.3  briggs 	break;
    719  1.3  briggs 
    720  1.3  briggs     case 0x01:			/* fint */
    721  1.3  briggs 	res = fpu_int(fe);
    722  1.3  briggs 	break;
    723  1.3  briggs 
    724  1.3  briggs     case 0x02:			/* fsinh */
    725  1.3  briggs 	res = fpu_sinh(fe);
    726  1.3  briggs 	break;
    727  1.3  briggs 
    728  1.3  briggs     case 0x03:			/* fintrz */
    729  1.3  briggs 	res = fpu_intrz(fe);
    730  1.3  briggs 	break;
    731  1.3  briggs 
    732  1.3  briggs     case 0x04:			/* fsqrt */
    733  1.3  briggs 	res = fpu_sqrt(fe);
    734  1.3  briggs 	break;
    735  1.3  briggs 
    736  1.3  briggs     case 0x06:			/* flognp1 */
    737  1.3  briggs 	res = fpu_lognp1(fe);
    738  1.3  briggs 	break;
    739  1.3  briggs 
    740  1.3  briggs     case 0x08:			/* fetoxm1 */
    741  1.3  briggs 	res = fpu_etoxm1(fe);
    742  1.3  briggs 	break;
    743  1.3  briggs 
    744  1.3  briggs     case 0x09:			/* ftanh */
    745  1.3  briggs 	res = fpu_tanh(fe);
    746  1.3  briggs 	break;
    747  1.3  briggs 
    748  1.3  briggs     case 0x0A:			/* fatan */
    749  1.3  briggs 	res = fpu_atan(fe);
    750  1.3  briggs 	break;
    751  1.3  briggs 
    752  1.3  briggs     case 0x0C:			/* fasin */
    753  1.3  briggs 	res = fpu_asin(fe);
    754  1.3  briggs 	break;
    755  1.3  briggs 
    756  1.3  briggs     case 0x0D:			/* fatanh */
    757  1.3  briggs 	res = fpu_atanh(fe);
    758  1.3  briggs 	break;
    759  1.3  briggs 
    760  1.3  briggs     case 0x0E:			/* fsin */
    761  1.3  briggs 	res = fpu_sin(fe);
    762  1.3  briggs 	break;
    763  1.3  briggs 
    764  1.3  briggs     case 0x0F:			/* ftan */
    765  1.3  briggs 	res = fpu_tan(fe);
    766  1.3  briggs 	break;
    767  1.3  briggs 
    768  1.3  briggs     case 0x10:			/* fetox */
    769  1.3  briggs 	res = fpu_etox(fe);
    770  1.3  briggs 	break;
    771  1.3  briggs 
    772  1.3  briggs     case 0x11:			/* ftwotox */
    773  1.3  briggs 	res = fpu_twotox(fe);
    774  1.3  briggs 	break;
    775  1.3  briggs 
    776  1.3  briggs     case 0x12:			/* ftentox */
    777  1.3  briggs 	res = fpu_tentox(fe);
    778  1.3  briggs 	break;
    779  1.3  briggs 
    780  1.3  briggs     case 0x14:			/* flogn */
    781  1.3  briggs 	res = fpu_logn(fe);
    782  1.3  briggs 	break;
    783  1.3  briggs 
    784  1.3  briggs     case 0x15:			/* flog10 */
    785  1.3  briggs 	res = fpu_log10(fe);
    786  1.3  briggs 	break;
    787  1.3  briggs 
    788  1.3  briggs     case 0x16:			/* flog2 */
    789  1.3  briggs 	res = fpu_log2(fe);
    790  1.3  briggs 	break;
    791  1.3  briggs 
    792  1.3  briggs     case 0x18:			/* fabs */
    793  1.3  briggs 	fe->fe_f2.fp_sign = 0;
    794  1.3  briggs 	res = &fe->fe_f2;
    795  1.3  briggs 	break;
    796  1.3  briggs 
    797  1.3  briggs     case 0x19:			/* fcosh */
    798  1.3  briggs 	res = fpu_cosh(fe);
    799  1.3  briggs 	break;
    800  1.3  briggs 
    801  1.3  briggs     case 0x1A:			/* fneg */
    802  1.3  briggs 	fe->fe_f2.fp_sign = !fe->fe_f2.fp_sign;
    803  1.3  briggs 	res = &fe->fe_f2;
    804  1.3  briggs 	break;
    805  1.3  briggs 
    806  1.3  briggs     case 0x1C:			/* facos */
    807  1.3  briggs 	res = fpu_acos(fe);
    808  1.3  briggs 	break;
    809  1.3  briggs 
    810  1.3  briggs     case 0x1D:			/* fcos */
    811  1.3  briggs 	res = fpu_cos(fe);
    812  1.3  briggs 	break;
    813  1.3  briggs 
    814  1.3  briggs     case 0x1E:			/* fgetexp */
    815  1.3  briggs 	res = fpu_getexp(fe);
    816  1.3  briggs 	break;
    817  1.3  briggs 
    818  1.3  briggs     case 0x1F:			/* fgetman */
    819  1.3  briggs 	res = fpu_getman(fe);
    820  1.3  briggs 	break;
    821  1.3  briggs 
    822  1.3  briggs     case 0x20:			/* fdiv */
    823  1.3  briggs     case 0x24:			/* fsgldiv: cheating - better than nothing */
    824  1.3  briggs 	res = fpu_div(fe);
    825  1.3  briggs 	break;
    826  1.3  briggs 
    827  1.3  briggs     case 0x21:			/* fmod */
    828  1.3  briggs 	res = fpu_mod(fe);
    829  1.3  briggs 	break;
    830  1.3  briggs 
    831  1.3  briggs     case 0x28:			/* fsub */
    832  1.3  briggs 	fe->fe_f2.fp_sign = !fe->fe_f2.fp_sign; /* f2 = -f2 */
    833  1.3  briggs     case 0x22:			/* fadd */
    834  1.3  briggs 	res = fpu_add(fe);
    835  1.3  briggs 	break;
    836  1.3  briggs 
    837  1.3  briggs     case 0x23:			/* fmul */
    838  1.3  briggs     case 0x27:			/* fsglmul: cheating - better than nothing */
    839  1.3  briggs 	res = fpu_mul(fe);
    840  1.3  briggs 	break;
    841  1.3  briggs 
    842  1.3  briggs     case 0x25:			/* frem */
    843  1.3  briggs 	res = fpu_rem(fe);
    844  1.3  briggs 	break;
    845  1.3  briggs 
    846  1.3  briggs     case 0x26:
    847  1.3  briggs 	/* fscale is handled by a separate function */
    848  1.3  briggs 	break;
    849  1.3  briggs 
    850  1.3  briggs     case 0x30:
    851  1.3  briggs     case 0x32:
    852  1.3  briggs     case 0x33:
    853  1.3  briggs     case 0x34:
    854  1.3  briggs     case 0x35:
    855  1.3  briggs     case 0x36:
    856  1.3  briggs     case 0x37:			/* fsincos */
    857  1.3  briggs 	res = fpu_sincos(fe, word1 & 7);
    858  1.3  briggs 	break;
    859  1.3  briggs 
    860  1.3  briggs     case 0x38:			/* fcmp */
    861  1.3  briggs 	res = fpu_cmp(fe);
    862  1.3  briggs 	discard_result = 1;
    863  1.3  briggs 	break;
    864  1.3  briggs 
    865  1.3  briggs     case 0x3A:			/* ftst */
    866  1.3  briggs 	res = &fe->fe_f2;
    867  1.3  briggs 	discard_result = 1;
    868  1.3  briggs 	break;
    869  1.3  briggs 
    870  1.3  briggs     default:
    871  1.3  briggs #ifdef DEBUG
    872  1.3  briggs 	printf("  fpu_emul_arith: bad opcode=0x%x, word1=0x%x\n",
    873  1.3  briggs 	       insn->is_opcode, insn->is_word1);
    874  1.3  briggs #endif
    875  1.3  briggs 	sig = SIGILL;
    876  1.3  briggs     } /* switch (word1 & 0x3f) */
    877  1.1     gwr 
    878  1.3  briggs     if (!discard_result && sig == 0) {
    879  1.3  briggs 	fpu_implode(fe, res, FTYPE_EXT, &fpregs[regnum * 3]);
    880  1.4  briggs 	if (fpu_debug_level & DL_ARITH) {
    881  1.3  briggs 	    printf("  fpu_emul_arith: %08x,%08x,%08x stored in FP%d\n",
    882  1.3  briggs 		   fpregs[regnum*3], fpregs[regnum*3+1],
    883  1.3  briggs 		   fpregs[regnum*3+2], regnum);
    884  1.3  briggs 	}
    885  1.4  briggs     } else if (sig == 0 && fpu_debug_level & DL_ARITH) {
    886  1.3  briggs 	static char *class_name[] = { "SNAN", "QNAN", "ZERO", "NUM", "INF" };
    887  1.3  briggs 	printf("  fpu_emul_arith: result(%s,%c,%d,%08x,%08x,%08x,%08x) discarded\n",
    888  1.3  briggs 	       class_name[res->fp_class + 2],
    889  1.3  briggs 	       res->fp_sign ? '-' : '+', res->fp_exp,
    890  1.3  briggs 	       res->fp_mant[0], res->fp_mant[1],
    891  1.3  briggs 	       res->fp_mant[2], res->fp_mant[3]);
    892  1.4  briggs     } else if (fpu_debug_level & DL_ARITH) {
    893  1.3  briggs 	printf("  fpu_emul_arith: received signal %d\n", sig);
    894  1.3  briggs     }
    895  1.3  briggs 
    896  1.3  briggs     /* update fpsr according to the result of operation */
    897  1.3  briggs     fpu_upd_fpsr(fe, res);
    898  1.3  briggs 
    899  1.4  briggs     if (fpu_debug_level & DL_ARITH) {
    900  1.3  briggs 	printf("  fpu_emul_arith: FPSR = %08x, FPCR = %08x\n",
    901  1.3  briggs 	       fe->fe_fpsr, fe->fe_fpcr);
    902  1.3  briggs     }
    903  1.1     gwr 
    904  1.3  briggs     DUMP_INSN(insn);
    905  1.1     gwr 
    906  1.3  briggs     return sig;
    907  1.1     gwr }
    908  1.1     gwr 
    909  1.3  briggs /* test condition code according to the predicate in the opcode.
    910  1.3  briggs  * returns -1 when the predicate evaluates to true, 0 when false.
    911  1.3  briggs  * signal numbers are returned when an error is detected.
    912  1.1     gwr  */
    913  1.3  briggs static int
    914  1.3  briggs test_cc(fe, pred)
    915  1.3  briggs      struct fpemu *fe;
    916  1.3  briggs      int pred;
    917  1.1     gwr {
    918  1.3  briggs     int result, sig_bsun, invert;
    919  1.3  briggs     int fpsr;
    920  1.1     gwr 
    921  1.3  briggs     fpsr = fe->fe_fpsr;
    922  1.3  briggs     invert = 0;
    923  1.3  briggs     fpsr &= ~FPSR_EXCP;		/* clear all exceptions */
    924  1.4  briggs     if (fpu_debug_level & DL_TESTCC) {
    925  1.3  briggs 	printf("  test_cc: fpsr=0x%08x\n", fpsr);
    926  1.3  briggs     }
    927  1.3  briggs     pred &= 0x3f;		/* lowest 6 bits */
    928  1.3  briggs 
    929  1.4  briggs     if (fpu_debug_level & DL_TESTCC) {
    930  1.3  briggs 	printf("  test_cc: ");
    931  1.3  briggs     }
    932  1.1     gwr 
    933  1.3  briggs     if (pred >= 040) {
    934  1.3  briggs 	return SIGILL;
    935  1.3  briggs     } else if (pred & 0x10) {
    936  1.3  briggs 	/* IEEE nonaware tests */
    937  1.3  briggs 	sig_bsun = 1;
    938  1.3  briggs 	pred &= 017;		/* lower 4 bits */
    939  1.3  briggs     } else {
    940  1.3  briggs 	/* IEEE aware tests */
    941  1.4  briggs 	if (fpu_debug_level & DL_TESTCC) {
    942  1.3  briggs 	    printf("IEEE ");
    943  1.3  briggs 	}
    944  1.3  briggs 	sig_bsun = 0;
    945  1.3  briggs     }
    946  1.1     gwr 
    947  1.3  briggs     if (pred >= 010) {
    948  1.4  briggs 	if (fpu_debug_level & DL_TESTCC) {
    949  1.3  briggs 	    printf("Not ");
    950  1.3  briggs 	}
    951  1.3  briggs 	/* predicate is "NOT ..." */
    952  1.3  briggs 	pred ^= 0xf;		/* invert */
    953  1.3  briggs 	invert = -1;
    954  1.3  briggs     }
    955  1.3  briggs     switch (pred) {
    956  1.3  briggs     case 0:			/* (Signaling) False */
    957  1.4  briggs 	if (fpu_debug_level & DL_TESTCC) {
    958  1.3  briggs 	    printf("False");
    959  1.3  briggs 	}
    960  1.3  briggs 	result = 0;
    961  1.3  briggs 	break;
    962  1.3  briggs     case 1:			/* (Signaling) Equal */
    963  1.4  briggs 	if (fpu_debug_level & DL_TESTCC) {
    964  1.3  briggs 	    printf("Equal");
    965  1.3  briggs 	}
    966  1.3  briggs 	result = -((fpsr & FPSR_ZERO) == FPSR_ZERO);
    967  1.3  briggs 	break;
    968  1.3  briggs     case 2:			/* Greater Than */
    969  1.4  briggs 	if (fpu_debug_level & DL_TESTCC) {
    970  1.3  briggs 	    printf("GT");
    971  1.3  briggs 	}
    972  1.3  briggs 	result = -((fpsr & (FPSR_NAN|FPSR_ZERO|FPSR_NEG)) == 0);
    973  1.3  briggs 	break;
    974  1.3  briggs     case 3:			/* Greater or Equal */
    975  1.4  briggs 	if (fpu_debug_level & DL_TESTCC) {
    976  1.3  briggs 	    printf("GE");
    977  1.3  briggs 	}
    978  1.3  briggs 	result = -((fpsr & FPSR_ZERO) ||
    979  1.3  briggs 		   (fpsr & (FPSR_NAN|FPSR_NEG)) == 0);
    980  1.3  briggs 	break;
    981  1.3  briggs     case 4:			/* Less Than */
    982  1.4  briggs 	if (fpu_debug_level & DL_TESTCC) {
    983  1.3  briggs 	    printf("LT");
    984  1.3  briggs 	}
    985  1.3  briggs 	result = -((fpsr & (FPSR_NAN|FPSR_ZERO|FPSR_NEG)) == FPSR_NEG);
    986  1.3  briggs 	break;
    987  1.3  briggs     case 5:			/* Less or Equal */
    988  1.4  briggs 	if (fpu_debug_level & DL_TESTCC) {
    989  1.3  briggs 	    printf("LE");
    990  1.3  briggs 	}
    991  1.3  briggs 	result = -((fpsr & FPSR_ZERO) ||
    992  1.3  briggs 		   ((fpsr & (FPSR_NAN|FPSR_NEG)) == FPSR_NEG));
    993  1.3  briggs 	break;
    994  1.3  briggs     case 6:			/* Greater or Less than */
    995  1.4  briggs 	if (fpu_debug_level & DL_TESTCC) {
    996  1.3  briggs 	    printf("GLT");
    997  1.3  briggs 	}
    998  1.3  briggs 	result = -((fpsr & (FPSR_NAN|FPSR_ZERO)) == 0);
    999  1.3  briggs 	break;
   1000  1.3  briggs     case 7:			/* Greater, Less or Equal */
   1001  1.4  briggs 	if (fpu_debug_level & DL_TESTCC) {
   1002  1.3  briggs 	    printf("GLE");
   1003  1.3  briggs 	}
   1004  1.3  briggs 	result = -((fpsr & FPSR_NAN) == 0);
   1005  1.3  briggs 	break;
   1006  1.3  briggs     default:
   1007  1.3  briggs 	/* invalid predicate */
   1008  1.3  briggs 	return SIGILL;
   1009  1.3  briggs     }
   1010  1.3  briggs     result ^= invert;		/* if the predicate is "NOT ...", then
   1011  1.3  briggs 				   invert the result */
   1012  1.4  briggs     if (fpu_debug_level & DL_TESTCC) {
   1013  1.3  briggs 	printf(" => %s (%d)\n", result ? "true" : "false", result);
   1014  1.3  briggs     }
   1015  1.3  briggs     /* if it's an IEEE unaware test and NAN is set, BSUN is set */
   1016  1.3  briggs     if (sig_bsun && (fpsr & FPSR_NAN)) {
   1017  1.3  briggs 	fpsr |= FPSR_BSUN;
   1018  1.3  briggs     }
   1019  1.1     gwr 
   1020  1.3  briggs     /* put fpsr back */
   1021  1.3  briggs     fe->fe_fpframe->fpf_fpsr = fe->fe_fpsr = fpsr;
   1022  1.1     gwr 
   1023  1.3  briggs     return result;
   1024  1.1     gwr }
   1025  1.1     gwr 
   1026  1.1     gwr /*
   1027  1.3  briggs  * type 1: fdbcc, fscc, ftrapcc
   1028  1.3  briggs  * In this function, we know:
   1029  1.3  briggs  *   (opcode & 0x01C0) == 0x0040
   1030  1.1     gwr  */
   1031  1.3  briggs static int
   1032  1.3  briggs fpu_emul_type1(fe, insn)
   1033  1.3  briggs      struct fpemu *fe;
   1034  1.3  briggs      struct instruction *insn;
   1035  1.1     gwr {
   1036  1.3  briggs     struct frame *frame = fe->fe_frame;
   1037  1.3  briggs     int advance, sig, branch, displ;
   1038  1.3  briggs 
   1039  1.3  briggs     branch = test_cc(fe, insn->is_word1);
   1040  1.3  briggs     fe->fe_fpframe->fpf_fpsr = fe->fe_fpsr;
   1041  1.3  briggs 
   1042  1.3  briggs     insn->is_advance = 4;
   1043  1.3  briggs     sig = 0;
   1044  1.3  briggs 
   1045  1.3  briggs     switch (insn->is_opcode & 070) {
   1046  1.3  briggs     case 010:			/* fdbcc */
   1047  1.3  briggs 	if (branch == -1) {
   1048  1.3  briggs 	    /* advance */
   1049  1.3  briggs 	    insn->is_advance = 6;
   1050  1.3  briggs 	} else if (!branch) {
   1051  1.3  briggs 	    /* decrement Dn and if (Dn != -1) branch */
   1052  1.3  briggs 	    u_int16_t count = frame->f_regs[insn->is_opcode & 7];
   1053  1.3  briggs 
   1054  1.3  briggs 	    if (count-- != 0) {
   1055  1.5  briggs 		displ = fusword((void *) (frame->f_pc + insn->is_advance));
   1056  1.3  briggs 		if (displ < 0) {
   1057  1.3  briggs #ifdef DEBUG
   1058  1.3  briggs 		    printf("  fpu_emul_type1: fault reading displacement\n");
   1059  1.3  briggs #endif
   1060  1.3  briggs 		    return SIGSEGV;
   1061  1.3  briggs 		}
   1062  1.3  briggs 		/* sign-extend the displacement */
   1063  1.3  briggs 		displ &= 0xffff;
   1064  1.3  briggs 		if (displ & 0x8000) {
   1065  1.3  briggs 		    displ |= 0xffff0000;
   1066  1.3  briggs 		}
   1067  1.3  briggs 		insn->is_advance += displ;
   1068  1.3  briggs 	    } else {
   1069  1.3  briggs 		insn->is_advance = 6;
   1070  1.3  briggs 	    }
   1071  1.3  briggs 	    /* write it back */
   1072  1.3  briggs 	    frame->f_regs[insn->is_opcode & 7] &= 0xffff0000;
   1073  1.3  briggs 	    frame->f_regs[insn->is_opcode & 7] |= (u_int32_t)count;
   1074  1.3  briggs 	} else {		/* got a signal */
   1075  1.3  briggs 	    sig = SIGFPE;
   1076  1.3  briggs 	}
   1077  1.3  briggs 	break;
   1078  1.1     gwr 
   1079  1.3  briggs     case 070:			/* ftrapcc or fscc */
   1080  1.3  briggs 	advance = 4;
   1081  1.3  briggs 	if ((insn->is_opcode & 07) >= 2) {
   1082  1.3  briggs 	    switch (insn->is_opcode & 07) {
   1083  1.3  briggs 	    case 3:		/* long opr */
   1084  1.3  briggs 		advance += 2;
   1085  1.3  briggs 	    case 2:		/* word opr */
   1086  1.3  briggs 		advance += 2;
   1087  1.3  briggs 	    case 4:		/* no opr */
   1088  1.3  briggs 		break;
   1089  1.3  briggs 	    default:
   1090  1.1     gwr 		return SIGILL;
   1091  1.3  briggs 		break;
   1092  1.3  briggs 	    }
   1093  1.1     gwr 
   1094  1.3  briggs 	    if (branch == 0) {
   1095  1.3  briggs 		/* no trap */
   1096  1.3  briggs 		insn->is_advance = advance;
   1097  1.3  briggs 		sig = 0;
   1098  1.3  briggs 	    } else {
   1099  1.3  briggs 		/* trap */
   1100  1.3  briggs 		sig = SIGFPE;
   1101  1.3  briggs 	    }
   1102  1.3  briggs 	    break;
   1103  1.3  briggs 	} /* if ((insn->is_opcode & 7) < 2), fall through to FScc */
   1104  1.3  briggs 
   1105  1.3  briggs     default:			/* fscc */
   1106  1.3  briggs 	insn->is_advance = 4;
   1107  1.3  briggs 	insn->is_datasize = 1;	/* always byte */
   1108  1.3  briggs 	sig = fpu_decode_ea(frame, insn, &insn->is_ea0, insn->is_opcode);
   1109  1.3  briggs 	if (sig) {
   1110  1.3  briggs 	    break;
   1111  1.3  briggs 	}
   1112  1.3  briggs 	if (branch == -1 || branch == 0) {
   1113  1.3  briggs 	    /* set result */
   1114  1.3  briggs 	    sig = fpu_store_ea(frame, insn, &insn->is_ea0, (char *)&branch);
   1115  1.1     gwr 	} else {
   1116  1.3  briggs 	    /* got an exception */
   1117  1.3  briggs 	    sig = branch;
   1118  1.3  briggs 	}
   1119  1.3  briggs 	break;
   1120  1.3  briggs     }
   1121  1.3  briggs     return sig;
   1122  1.3  briggs }
   1123  1.1     gwr 
   1124  1.3  briggs /*
   1125  1.3  briggs  * Type 2 or 3: fbcc (also fnop)
   1126  1.3  briggs  * In this function, we know:
   1127  1.3  briggs  *   (opcode & 0x0180) == 0x0080
   1128  1.3  briggs  */
   1129  1.3  briggs static int
   1130  1.3  briggs fpu_emul_brcc(fe, insn)
   1131  1.3  briggs      struct fpemu *fe;
   1132  1.3  briggs      struct instruction *insn;
   1133  1.3  briggs {
   1134  1.3  briggs     struct frame *frame = fe->fe_frame;
   1135  1.3  briggs     int displ, word2;
   1136  1.5  briggs     int sig;
   1137  1.3  briggs 
   1138  1.3  briggs     /*
   1139  1.3  briggs      * Get branch displacement.
   1140  1.3  briggs      */
   1141  1.3  briggs     insn->is_advance = 4;
   1142  1.3  briggs     displ = insn->is_word1;
   1143  1.3  briggs 
   1144  1.3  briggs     if (insn->is_opcode & 0x40) {
   1145  1.5  briggs 	word2 = fusword((void *) (frame->f_pc + insn->is_advance));
   1146  1.3  briggs 	if (word2 < 0) {
   1147  1.3  briggs #ifdef DEBUG
   1148  1.3  briggs 	    printf("  fpu_emul_brcc: fault reading word2\n");
   1149  1.3  briggs #endif
   1150  1.3  briggs 	    return SIGSEGV;
   1151  1.1     gwr 	}
   1152  1.3  briggs 	displ <<= 16;
   1153  1.3  briggs 	displ |= word2;
   1154  1.3  briggs 	insn->is_advance += 2;
   1155  1.3  briggs     } else /* displacement is word sized */
   1156  1.3  briggs         if (displ & 0x8000)
   1157  1.3  briggs 	    displ |= 0xFFFF0000;
   1158  1.3  briggs 
   1159  1.3  briggs     /* XXX: If CC, frame->f_pc += displ */
   1160  1.3  briggs     sig = test_cc(fe, insn->is_opcode);
   1161  1.3  briggs     fe->fe_fpframe->fpf_fpsr = fe->fe_fpsr;
   1162  1.3  briggs 
   1163  1.3  briggs     if (fe->fe_fpsr & fe->fe_fpcr & FPSR_EXCP) {
   1164  1.3  briggs 	return SIGFPE;		/* caught an exception */
   1165  1.3  briggs     }
   1166  1.3  briggs     if (sig == -1) {
   1167  1.3  briggs 	/* branch does take place; 2 is the offset to the 1st disp word */
   1168  1.3  briggs 	insn->is_advance = displ + 2;
   1169  1.3  briggs     } else if (sig) {
   1170  1.3  briggs 	return SIGILL;		/* got a signal */
   1171  1.3  briggs     }
   1172  1.4  briggs     if (fpu_debug_level & DL_BRANCH) {
   1173  1.3  briggs 	printf("  fpu_emul_brcc: %s insn @ %x (%x+%x) (disp=%x)\n",
   1174  1.3  briggs 	       (sig == -1) ? "BRANCH to" : "NEXT",
   1175  1.3  briggs 	       frame->f_pc + insn->is_advance, frame->f_pc, insn->is_advance,
   1176  1.3  briggs 	       displ);
   1177  1.3  briggs     }
   1178  1.3  briggs     return 0;
   1179  1.1     gwr }
   1180