Home | History | Annotate | Line # | Download | only in fpe
fpu_fscale.c revision 1.3
      1  1.3  briggs /*	$NetBSD: fpu_fscale.c,v 1.3 1996/04/30 11:52:25 briggs Exp $	*/
      2  1.1  briggs 
      3  1.1  briggs /*
      4  1.1  briggs  * Copyright (c) 1995 Ken Nakata
      5  1.1  briggs  * All rights reserved.
      6  1.1  briggs  *
      7  1.1  briggs  * Redistribution and use in source and binary forms, with or without
      8  1.1  briggs  * modification, are permitted provided that the following conditions
      9  1.1  briggs  * are met:
     10  1.1  briggs  * 1. Redistributions of source code must retain the above copyright
     11  1.1  briggs  *    notice, this list of conditions and the following disclaimer.
     12  1.1  briggs  * 2. Redistributions in binary form must reproduce the above copyright
     13  1.1  briggs  *    notice, this list of conditions and the following disclaimer in the
     14  1.1  briggs  *    documentation and/or other materials provided with the distribution.
     15  1.1  briggs  * 3. The name of the author may not be used to endorse or promote products
     16  1.1  briggs  *    derived from this software without specific prior written permission.
     17  1.1  briggs  * 4. All advertising materials mentioning features or use of this software
     18  1.1  briggs  *    must display the following acknowledgement:
     19  1.1  briggs  *      This product includes software developed by Gordon Ross
     20  1.1  briggs  *
     21  1.1  briggs  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     22  1.1  briggs  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     23  1.1  briggs  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     24  1.1  briggs  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     25  1.1  briggs  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     26  1.1  briggs  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     27  1.1  briggs  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     28  1.1  briggs  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     29  1.1  briggs  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     30  1.1  briggs  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     31  1.1  briggs  */
     32  1.1  briggs 
     33  1.1  briggs /*
     34  1.1  briggs  * FSCALE - separated from the other type0 arithmetic instructions
     35  1.1  briggs  * for performance reason; maybe unnecessary, but FSCALE assumes
     36  1.1  briggs  * the source operand be an integer.  It performs type conversion
     37  1.1  briggs  * only if the source operand is *not* an integer.
     38  1.1  briggs  */
     39  1.1  briggs 
     40  1.1  briggs #include <sys/types.h>
     41  1.1  briggs #include <sys/signal.h>
     42  1.3  briggs #include <sys/systm.h>
     43  1.1  briggs #include <machine/frame.h>
     44  1.1  briggs 
     45  1.1  briggs #include "fpu_emulate.h"
     46  1.1  briggs 
     47  1.1  briggs int
     48  1.1  briggs fpu_emul_fscale(fe, insn)
     49  1.1  briggs      struct fpemu *fe;
     50  1.1  briggs      struct instruction *insn;
     51  1.1  briggs {
     52  1.1  briggs     struct frame *frame;
     53  1.1  briggs     u_int *fpregs;
     54  1.1  briggs     int word1, sig;
     55  1.1  briggs     int regnum, format;
     56  1.1  briggs     int scale, sign, exp;
     57  1.1  briggs     u_int m0, m1;
     58  1.1  briggs     u_int buf[3], fpsr;
     59  1.1  briggs     int flags;
     60  1.1  briggs     char regname;
     61  1.1  briggs 
     62  1.1  briggs     sig = 0;
     63  1.1  briggs     frame = fe->fe_frame;
     64  1.1  briggs     fpregs = &(fe->fe_fpframe->fpf_regs[0]);
     65  1.1  briggs     /* clear all exceptions and conditions */
     66  1.1  briggs     fpsr = fe->fe_fpsr & ~FPSR_EXCP & ~FPSR_CCB;
     67  1.2  briggs     if (fpu_debug_level & DL_FSCALE) {
     68  1.1  briggs 	printf("  fpu_emul_fscale: FPSR = %08x, FPCR = %08x\n", fpsr, fe->fe_fpcr);
     69  1.1  briggs     }
     70  1.1  briggs 
     71  1.1  briggs     word1 = insn->is_word1;
     72  1.1  briggs     format = (word1 >> 10) & 7;
     73  1.1  briggs     regnum = (word1 >> 7) & 7;
     74  1.1  briggs 
     75  1.1  briggs     fe->fe_fpcr &= FPCR_ROUND;
     76  1.1  briggs     fe->fe_fpcr |= FPCR_ZERO;
     77  1.1  briggs 
     78  1.1  briggs     /* get the source operand */
     79  1.1  briggs     if ((word1 & 0x4000) == 0) {
     80  1.2  briggs 	if (fpu_debug_level & DL_FSCALE) {
     81  1.1  briggs 	    printf("  fpu_emul_fscale: FP%d op FP%d => FP%d\n",
     82  1.1  briggs 		   format, regnum, regnum);
     83  1.1  briggs 	}
     84  1.1  briggs 	/* the operand is an FP reg */
     85  1.2  briggs 	if (fpu_debug_level & DL_FSCALE) {
     86  1.1  briggs 	    printf("  fpu_emul_scale: src opr FP%d=%08x%08x%08x\n",
     87  1.1  briggs 		   format, fpregs[format*3], fpregs[format*3+1],
     88  1.1  briggs 		   fpregs[format*3+2]);
     89  1.1  briggs 	}
     90  1.1  briggs 	fpu_explode(fe, &fe->fe_f2, FTYPE_EXT, &fpregs[format * 3]);
     91  1.1  briggs 	fpu_implode(fe, &fe->fe_f2, FTYPE_LNG, buf);
     92  1.1  briggs     } else {
     93  1.1  briggs 	/* the operand is in memory */
     94  1.1  briggs 	if (format == FTYPE_DBL) {
     95  1.1  briggs 	    insn->is_datasize = 8;
     96  1.1  briggs 	} else if (format == FTYPE_SNG || format == FTYPE_LNG) {
     97  1.1  briggs 	    insn->is_datasize = 4;
     98  1.1  briggs 	} else if (format == FTYPE_WRD) {
     99  1.1  briggs 	    insn->is_datasize = 2;
    100  1.1  briggs 	} else if (format == FTYPE_BYT) {
    101  1.1  briggs 	    insn->is_datasize = 1;
    102  1.1  briggs 	} else if (format == FTYPE_EXT) {
    103  1.1  briggs 	    insn->is_datasize = 12;
    104  1.1  briggs 	} else {
    105  1.1  briggs 	    /* invalid or unsupported operand format */
    106  1.1  briggs 	    sig = SIGFPE;
    107  1.1  briggs 	    return sig;
    108  1.1  briggs 	}
    109  1.1  briggs 
    110  1.1  briggs 	/* Get effective address. (modreg=opcode&077) */
    111  1.1  briggs 	sig = fpu_decode_ea(frame, insn, &insn->is_ea0, insn->is_opcode);
    112  1.1  briggs 	if (sig) {
    113  1.2  briggs 	    if (fpu_debug_level & DL_FSCALE) {
    114  1.1  briggs 		printf("  fpu_emul_fscale: error in decode_ea\n");
    115  1.1  briggs 	    }
    116  1.1  briggs 	    return sig;
    117  1.1  briggs 	}
    118  1.1  briggs 
    119  1.2  briggs 	if (fpu_debug_level & DL_FSCALE) {
    120  1.1  briggs 	    printf("  fpu_emul_fscale: addr mode = ");
    121  1.1  briggs 	    flags = insn->is_ea0.ea_flags;
    122  1.1  briggs 	    regname = (insn->is_ea0.ea_regnum & 8) ? 'a' : 'd';
    123  1.1  briggs 
    124  1.1  briggs 	    if (flags & EA_DIRECT) {
    125  1.1  briggs 		printf("%c%d\n", regname, insn->is_ea0.ea_regnum & 7);
    126  1.1  briggs 	    } else if (insn->is_ea0.ea_flags & EA_PREDECR) {
    127  1.1  briggs 		printf("%c%d@-\n", regname, insn->is_ea0.ea_regnum & 7);
    128  1.1  briggs 	    } else if (insn->is_ea0.ea_flags & EA_POSTINCR) {
    129  1.1  briggs 		printf("%c%d@+\n", regname, insn->is_ea0.ea_regnum & 7);
    130  1.1  briggs 	    } else if (insn->is_ea0.ea_flags & EA_OFFSET) {
    131  1.1  briggs 		printf("%c%d@(%d)\n", regname, insn->is_ea0.ea_regnum & 7,
    132  1.1  briggs 		       insn->is_ea0.ea_offset);
    133  1.1  briggs 	    } else if (insn->is_ea0.ea_flags & EA_INDEXED) {
    134  1.1  briggs 		printf("%c%d@(...)\n", regname, insn->is_ea0.ea_regnum & 7);
    135  1.1  briggs 	    } else if (insn->is_ea0.ea_flags & EA_ABS) {
    136  1.1  briggs 		printf("0x%08x\n", insn->is_ea0.ea_absaddr);
    137  1.1  briggs 	    } else if (insn->is_ea0.ea_flags & EA_PC_REL) {
    138  1.1  briggs 		printf("pc@(%d)\n", insn->is_ea0.ea_offset);
    139  1.1  briggs 	    } else if (flags & EA_IMMED) {
    140  1.1  briggs 		printf("#0x%08x%08x%08x\n",
    141  1.1  briggs 		       insn->is_ea0.ea_immed[0], insn->is_ea0.ea_immed[1],
    142  1.1  briggs 		       insn->is_ea0.ea_immed[2]);
    143  1.1  briggs 	    } else {
    144  1.1  briggs 		printf("%c%d@\n", regname, insn->is_ea0.ea_regnum & 7);
    145  1.1  briggs 	    }
    146  1.1  briggs 	}
    147  1.1  briggs 	fpu_load_ea(frame, insn, &insn->is_ea0, (char*)buf);
    148  1.1  briggs 
    149  1.2  briggs 	if (fpu_debug_level & DL_FSCALE) {
    150  1.1  briggs 	    printf(" fpu_emul_fscale: src = %08x%08x%08x, siz = %d\n",
    151  1.1  briggs 		   buf[0], buf[1], buf[2], insn->is_datasize);
    152  1.1  briggs 	}
    153  1.1  briggs 	if (format == FTYPE_LNG) {
    154  1.1  briggs 	    /* nothing */
    155  1.1  briggs 	} else if (format == FTYPE_WRD) {
    156  1.1  briggs 	    /* sign-extend */
    157  1.1  briggs 	    scale = buf[0] & 0xffff;
    158  1.1  briggs 	    if (scale & 0x8000) {
    159  1.1  briggs 		scale |= 0xffff0000;
    160  1.1  briggs 	    }
    161  1.1  briggs 	} else if (format == FTYPE_BYT) {
    162  1.1  briggs 	    /* sign-extend */
    163  1.1  briggs 	    scale = buf[0] & 0xff;
    164  1.1  briggs 	    if (scale & 0x80) {
    165  1.1  briggs 		scale |= 0xffffff00;
    166  1.1  briggs 	    }
    167  1.1  briggs 	} else if (format == FTYPE_DBL || format == FTYPE_SNG ||
    168  1.1  briggs 		   format == FTYPE_EXT) {
    169  1.1  briggs 	    fpu_explode(fe, &fe->fe_f2, format, buf);
    170  1.1  briggs 	    fpu_implode(fe, &fe->fe_f2, FTYPE_LNG, buf);
    171  1.1  briggs 	}
    172  1.1  briggs 	/* make it look like we've got an FP oprand */
    173  1.1  briggs 	fe->fe_f2.fp_class = (buf[0] == 0) ? FPC_ZERO : FPC_NUM;
    174  1.1  briggs     }
    175  1.1  briggs 
    176  1.1  briggs     /* assume there's no exception */
    177  1.1  briggs     sig = 0;
    178  1.1  briggs 
    179  1.1  briggs     /* it's barbaric but we're going to operate directly on
    180  1.1  briggs      * the dst operand's bit pattern */
    181  1.1  briggs     sign = fpregs[regnum * 3] & 0x80000000;
    182  1.1  briggs     exp = (fpregs[regnum * 3] & 0x7fff0000) >> 16;
    183  1.1  briggs     m0 = fpregs[regnum * 3 + 1];
    184  1.1  briggs     m1 = fpregs[regnum * 3 + 2];
    185  1.1  briggs 
    186  1.1  briggs     switch (fe->fe_f2.fp_class) {
    187  1.1  briggs     case FPC_SNAN:
    188  1.1  briggs 	fpsr |= FPSR_SNAN;
    189  1.1  briggs     case FPC_QNAN:
    190  1.1  briggs 	/* dst = NaN */
    191  1.1  briggs 	exp = 0x7fff;
    192  1.1  briggs 	m0 = m1 = 0xffffffff;
    193  1.1  briggs 	break;
    194  1.1  briggs     case FPC_ZERO:
    195  1.1  briggs     case FPC_NUM:
    196  1.1  briggs 	if ((0 < exp && exp < 0x7fff) ||
    197  1.1  briggs 	    (exp == 0 && (m0 | m1) != 0)) {
    198  1.1  briggs 	    /* normal or denormal */
    199  1.1  briggs 	    exp += scale;
    200  1.1  briggs 	    if (exp < 0) {
    201  1.1  briggs 		/* underflow */
    202  1.1  briggs 		u_int grs;	/* guard, round and sticky */
    203  1.1  briggs 
    204  1.1  briggs 		exp = 0;
    205  1.1  briggs 		grs = m1 << (32 + exp);
    206  1.1  briggs 		m1 = m0 << (32 + exp) | m1 >> -exp;
    207  1.1  briggs 		m0 >>= -exp;
    208  1.1  briggs 		if (grs != 0) {
    209  1.1  briggs 		    fpsr |= FPSR_INEX2;
    210  1.1  briggs 
    211  1.1  briggs 		    switch (fe->fe_fpcr & 0x30) {
    212  1.1  briggs 		    case FPCR_MINF:
    213  1.1  briggs 			if (sign != 0) {
    214  1.1  briggs 			    if (++m1 == 0 &&
    215  1.1  briggs 				++m0 == 0) {
    216  1.1  briggs 				m0 = 0x80000000;
    217  1.1  briggs 				exp++;
    218  1.1  briggs 			    }
    219  1.1  briggs 			}
    220  1.1  briggs 			break;
    221  1.1  briggs 		    case FPCR_NEAR:
    222  1.1  briggs 			if (grs == 0x80000000) {
    223  1.1  briggs 			    /* tie */
    224  1.1  briggs 			    if ((m1 & 1) &&
    225  1.1  briggs 				++m1 == 0 &&
    226  1.1  briggs 				++m0 == 0) {
    227  1.1  briggs 				m0 = 0x80000000;
    228  1.1  briggs 				exp++;
    229  1.1  briggs 			    }
    230  1.1  briggs 			} else if (grs & 0x80000000) {
    231  1.1  briggs 			    if (++m1 == 0 &&
    232  1.1  briggs 				++m0 == 0) {
    233  1.1  briggs 				m0 = 0x80000000;
    234  1.1  briggs 				exp++;
    235  1.1  briggs 			    }
    236  1.1  briggs 			}
    237  1.1  briggs 			break;
    238  1.1  briggs 		    case FPCR_PINF:
    239  1.1  briggs 			if (sign == 0) {
    240  1.1  briggs 			    if (++m1 == 0 &&
    241  1.1  briggs 				++m0 == 0) {
    242  1.1  briggs 				m0 = 0x80000000;
    243  1.1  briggs 				exp++;
    244  1.1  briggs 			    }
    245  1.1  briggs 			}
    246  1.1  briggs 			break;
    247  1.1  briggs 		    case FPCR_ZERO:
    248  1.1  briggs 			break;
    249  1.1  briggs 		    }
    250  1.1  briggs 		}
    251  1.1  briggs 		if (exp == 0 && (m0 & 0x80000000) == 0) {
    252  1.1  briggs 		    fpsr |= FPSR_UNFL;
    253  1.1  briggs 		    if ((m0 | m1) == 0) {
    254  1.1  briggs 			fpsr |= FPSR_ZERO;
    255  1.1  briggs 		    }
    256  1.1  briggs 		}
    257  1.1  briggs 	    } else if (exp >= 0x7fff) {
    258  1.1  briggs 		/* overflow --> result = Inf */
    259  1.1  briggs 		/* but first, try to normalize in case it's an unnormalized */
    260  1.1  briggs 		while ((m0 & 0x80000000) == 0) {
    261  1.1  briggs 		    exp--;
    262  1.1  briggs 		    m0 = (m0 << 1) | (m1 >> 31);
    263  1.1  briggs 		    m1 = m1 << 1;
    264  1.1  briggs 		}
    265  1.1  briggs 		/* if it's still too large, then return Inf */
    266  1.1  briggs 		if (exp >= 0x7fff) {
    267  1.1  briggs 		    exp = 0x7fff;
    268  1.1  briggs 		    m0 = m1 = 0;
    269  1.1  briggs 		    fpsr |= FPSR_OVFL | FPSR_INF;
    270  1.1  briggs 		}
    271  1.1  briggs 	    } else if ((m0 & 0x80000000) == 0) {
    272  1.1  briggs 		/*
    273  1.1  briggs 		 * it's a denormal; we try to normalize but
    274  1.1  briggs 		 * result may and may not be a normal.
    275  1.1  briggs 		 */
    276  1.1  briggs 		while (exp > 0 && (m0 & 0x80000000) == 0) {
    277  1.1  briggs 		    exp--;
    278  1.1  briggs 		    m0 = (m0 << 1) | (m1 >> 31);
    279  1.1  briggs 		    m1 = m1 << 1;
    280  1.1  briggs 		}
    281  1.1  briggs 		if ((m0 & 0x80000000) == 0) {
    282  1.1  briggs 		    fpsr |= FPSR_UNFL;
    283  1.1  briggs 		}
    284  1.1  briggs 	    } /* exp in range and mantissa normalized */
    285  1.1  briggs 	} else if (exp == 0 && m0 == 0 && m1 == 0) {
    286  1.1  briggs 	    /* dst is Zero */
    287  1.1  briggs 	    fpsr |= FPSR_ZERO;
    288  1.1  briggs 	} /* else we know exp == 0x7fff */
    289  1.1  briggs 	else if ((m0 | m1) == 0) {
    290  1.1  briggs 	    fpsr |= FPSR_INF;
    291  1.1  briggs 	} else if ((m0 & 0x40000000) == 0) {
    292  1.1  briggs 	    /* a signaling NaN */
    293  1.1  briggs 	    fpsr |= FPSR_NAN | FPSR_SNAN;
    294  1.1  briggs 	} else {
    295  1.1  briggs 	    /* a quiet NaN */
    296  1.1  briggs 	    fpsr |= FPSR_NAN;
    297  1.1  briggs 	}
    298  1.1  briggs 	break;
    299  1.1  briggs     case FPC_INF:
    300  1.1  briggs 	/* dst = NaN */
    301  1.1  briggs 	exp = 0x7fff;
    302  1.1  briggs 	m0 = m1 = 0xffffffff;
    303  1.1  briggs 	fpsr |= FPSR_OPERR | FPSR_NAN;
    304  1.1  briggs 	break;
    305  1.1  briggs     default:
    306  1.1  briggs #ifdef DEBUG
    307  1.1  briggs 	panic("  fpu_emul_fscale: invalid fp class");
    308  1.1  briggs #endif
    309  1.1  briggs 	break;
    310  1.1  briggs     }
    311  1.1  briggs 
    312  1.1  briggs     /* store the result */
    313  1.1  briggs     fpregs[regnum * 3] = sign | (exp << 16);
    314  1.1  briggs     fpregs[regnum * 3 + 1] = m0;
    315  1.1  briggs     fpregs[regnum * 3 + 2] = m1;
    316  1.1  briggs 
    317  1.1  briggs     if (sign) {
    318  1.1  briggs 	fpsr |= FPSR_NEG;
    319  1.1  briggs     }
    320  1.1  briggs 
    321  1.1  briggs     /* update fpsr according to the result of operation */
    322  1.1  briggs     fe->fe_fpframe->fpf_fpsr = fe->fe_fpsr = fpsr;
    323  1.1  briggs 
    324  1.2  briggs     if (fpu_debug_level & DL_FSCALE) {
    325  1.1  briggs 	printf("  fpu_emul_fscale: FPSR = %08x, FPCR = %08x\n",
    326  1.1  briggs 	       fe->fe_fpsr, fe->fe_fpcr);
    327  1.1  briggs     }
    328  1.1  briggs 
    329  1.1  briggs     return (fpsr & fe->fe_fpcr & FPSR_EXCP) ? SIGFPE : sig;
    330  1.1  briggs }
    331