Home | History | Annotate | Line # | Download | only in include
      1  1.9  martin /*	$NetBSD: cacheops_20.h,v 1.9 2008/04/28 20:23:26 martin Exp $	*/
      2  1.1     leo 
      3  1.1     leo /*-
      4  1.1     leo  * Copyright (c) 1997 The NetBSD Foundation, Inc.
      5  1.1     leo  * All rights reserved.
      6  1.1     leo  *
      7  1.1     leo  * This code is derived from software contributed to The NetBSD Foundation
      8  1.1     leo  * by Leo Weppelman
      9  1.1     leo  *
     10  1.1     leo  * Redistribution and use in source and binary forms, with or without
     11  1.1     leo  * modification, are permitted provided that the following conditions
     12  1.1     leo  * are met:
     13  1.1     leo  * 1. Redistributions of source code must retain the above copyright
     14  1.1     leo  *    notice, this list of conditions and the following disclaimer.
     15  1.1     leo  * 2. Redistributions in binary form must reproduce the above copyright
     16  1.1     leo  *    notice, this list of conditions and the following disclaimer in the
     17  1.1     leo  *    documentation and/or other materials provided with the distribution.
     18  1.1     leo  *
     19  1.1     leo  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     20  1.1     leo  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     21  1.1     leo  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     22  1.1     leo  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     23  1.1     leo  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     24  1.1     leo  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     25  1.1     leo  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     26  1.1     leo  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     27  1.1     leo  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     28  1.1     leo  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     29  1.1     leo  * POSSIBILITY OF SUCH DAMAGE.
     30  1.1     leo  */
     31  1.1     leo 
     32  1.1     leo /*
     33  1.1     leo  * Invalidate entire TLB.
     34  1.1     leo  */
     35  1.8   perry static __inline void __attribute__((__unused__))
     36  1.6     chs TBIA_20(void)
     37  1.1     leo {
     38  1.7   perry 	__asm volatile (" pflusha");
     39  1.1     leo }
     40  1.1     leo 
     41  1.1     leo /*
     42  1.1     leo  * Invalidate any TLB entry for given VA (TB Invalidate Single)
     43  1.1     leo  */
     44  1.8   perry static __inline void __attribute__((__unused__))
     45  1.6     chs TBIS_20(vaddr_t	va)
     46  1.1     leo {
     47  1.1     leo 
     48  1.7   perry 	__asm volatile (" pflushs	#0,#0,%0@" : : "a" (va) );
     49  1.1     leo }
     50  1.1     leo 
     51  1.1     leo /*
     52  1.1     leo  * Invalidate supervisor side of TLB
     53  1.1     leo  */
     54  1.8   perry static __inline void __attribute__((__unused__))
     55  1.6     chs TBIAS_20(void)
     56  1.1     leo {
     57  1.7   perry 	__asm volatile (" pflushs #4,#4");
     58  1.1     leo }
     59  1.1     leo 
     60  1.1     leo /*
     61  1.1     leo  * Invalidate user side of TLB
     62  1.1     leo  */
     63  1.8   perry static __inline void __attribute__((__unused__))
     64  1.6     chs TBIAU_20(void)
     65  1.1     leo {
     66  1.7   perry 	__asm volatile (" pflushs #0,#4;");
     67  1.1     leo }
     68  1.1     leo 
     69  1.1     leo /*
     70  1.1     leo  * Invalidate instruction cache
     71  1.1     leo  */
     72  1.8   perry static __inline void __attribute__((__unused__))
     73  1.6     chs ICIA_20(void)
     74  1.1     leo {
     75  1.7   perry 	__asm volatile (" movc %0,%%cacr;" : : "d" (IC_CLEAR));
     76  1.1     leo }
     77  1.1     leo 
     78  1.8   perry static __inline void __attribute__((__unused__))
     79  1.6     chs ICPA_20(void)
     80  1.1     leo {
     81  1.7   perry 	__asm volatile (" movc %0,%%cacr;" : : "d" (IC_CLEAR));
     82  1.1     leo }
     83  1.1     leo 
     84  1.1     leo /*
     85  1.1     leo  * Invalidate data cache.
     86  1.1     leo  * NOTE: we do not flush 68030/20 on-chip cache as there are no aliasing
     87  1.1     leo  * problems with DC_WA.  The only cases we have to worry about are context
     88  1.1     leo  * switch and TLB changes, both of which are handled "in-line" in resume
     89  1.1     leo  * and TBI*.
     90  1.1     leo  */
     91  1.1     leo #define	DCIA_20()
     92  1.1     leo #define	DCIS_20()
     93  1.1     leo #define	DCIU_20()
     94  1.2     leo #define	DCIAS_20(va)
     95  1.2     leo #define	DCFA_20()
     96  1.2     leo #define	DCPA_20()
     97  1.1     leo 
     98  1.8   perry static __inline void __attribute__((__unused__))
     99  1.6     chs PCIA_20(void)
    100  1.1     leo {
    101  1.7   perry 	__asm volatile (" movc %0,%%cacr;" : : "d" (DC_CLEAR));
    102  1.1     leo }
    103