Home | History | Annotate | Line # | Download | only in include
cacheops_40.h revision 1.1
      1  1.1  leo /*	$NetBSD: cacheops_40.h,v 1.1 1997/06/02 20:26:41 leo Exp $	*/
      2  1.1  leo 
      3  1.1  leo /*-
      4  1.1  leo  * Copyright (c) 1997 The NetBSD Foundation, Inc.
      5  1.1  leo  * All rights reserved.
      6  1.1  leo  *
      7  1.1  leo  * This code is derived from software contributed to The NetBSD Foundation
      8  1.1  leo  * by Leo Weppelman
      9  1.1  leo  *
     10  1.1  leo  * Redistribution and use in source and binary forms, with or without
     11  1.1  leo  * modification, are permitted provided that the following conditions
     12  1.1  leo  * are met:
     13  1.1  leo  * 1. Redistributions of source code must retain the above copyright
     14  1.1  leo  *    notice, this list of conditions and the following disclaimer.
     15  1.1  leo  * 2. Redistributions in binary form must reproduce the above copyright
     16  1.1  leo  *    notice, this list of conditions and the following disclaimer in the
     17  1.1  leo  *    documentation and/or other materials provided with the distribution.
     18  1.1  leo  * 3. All advertising materials mentioning features or use of this software
     19  1.1  leo  *    must display the following acknowledgement:
     20  1.1  leo  *        This product includes software developed by the NetBSD
     21  1.1  leo  *        Foundation, Inc. and its contributors.
     22  1.1  leo  * 4. Neither the name of The NetBSD Foundation nor the names of its
     23  1.1  leo  *    contributors may be used to endorse or promote products derived
     24  1.1  leo  *    from this software without specific prior written permission.
     25  1.1  leo  *
     26  1.1  leo  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     27  1.1  leo  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     28  1.1  leo  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     29  1.1  leo  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     30  1.1  leo  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     31  1.1  leo  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     32  1.1  leo  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     33  1.1  leo  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     34  1.1  leo  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     35  1.1  leo  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     36  1.1  leo  * POSSIBILITY OF SUCH DAMAGE.
     37  1.1  leo  */
     38  1.1  leo 
     39  1.1  leo /*
     40  1.1  leo  * Invalidate entire TLB.
     41  1.1  leo  */
     42  1.1  leo void TBIA_40 __P((void));
     43  1.1  leo extern inline void
     44  1.1  leo TBIA_40()
     45  1.1  leo {
     46  1.1  leo 	__asm __volatile (" .word 0xf518" ); /*  pflusha */
     47  1.1  leo }
     48  1.1  leo 
     49  1.1  leo /*
     50  1.1  leo  * Invalidate any TLB entry for given VA (TB Invalidate Single)
     51  1.1  leo  */
     52  1.1  leo void TBIS_40 __P((vm_offset_t));
     53  1.1  leo extern inline void
     54  1.1  leo TBIS_40(va)
     55  1.1  leo 	vm_offset_t	va;
     56  1.1  leo {
     57  1.1  leo 	register vm_offset_t	r_va __asm("a0") = va;
     58  1.1  leo 	int	tmp;
     59  1.1  leo 
     60  1.1  leo 	__asm __volatile (" movc   %1, dfc;"	/* select supervisor	*/
     61  1.1  leo 			  " .word 0xf508;"	/* pflush a0@		*/
     62  1.1  leo 			  " moveq  %3, %1;"	/* select user		*/
     63  1.1  leo 			  " movc   %1, dfc;"
     64  1.1  leo 			  " .word 0xf508;" : "=d" (tmp) :
     65  1.1  leo 			  "0" (FC_SUPERD), "a" (r_va), "i" (FC_USERD));
     66  1.1  leo }
     67  1.1  leo 
     68  1.1  leo /*
     69  1.1  leo  * Invalidate supervisor side of TLB
     70  1.1  leo  */
     71  1.1  leo void TBIAS_40 __P((void));
     72  1.1  leo extern inline void
     73  1.1  leo TBIAS_40()
     74  1.1  leo {
     75  1.1  leo 	/*
     76  1.1  leo 	 * Cannot specify supervisor/user on pflusha, so we flush all
     77  1.1  leo 	 */
     78  1.1  leo 	__asm __volatile (" .word 0xf518;");
     79  1.1  leo }
     80  1.1  leo 
     81  1.1  leo /*
     82  1.1  leo  * Invalidate user side of TLB
     83  1.1  leo  */
     84  1.1  leo void TBIAU_40 __P((void));
     85  1.1  leo extern inline void
     86  1.1  leo TBIAU_40()
     87  1.1  leo {
     88  1.1  leo 	/*
     89  1.1  leo 	 * Cannot specify supervisor/user on pflusha, so we flush all
     90  1.1  leo 	 */
     91  1.1  leo 	__asm __volatile (" .word 0xf518;");
     92  1.1  leo }
     93  1.1  leo 
     94  1.1  leo /*
     95  1.1  leo  * Invalidate instruction cache
     96  1.1  leo  */
     97  1.1  leo void ICIA_40 __P((void));
     98  1.1  leo extern inline void
     99  1.1  leo ICIA_40()
    100  1.1  leo {
    101  1.1  leo 	__asm __volatile (" .word 0xf498;"); /* cinva ic */
    102  1.1  leo }
    103  1.1  leo 
    104  1.1  leo void ICPA_40 __P((void));
    105  1.1  leo extern inline void
    106  1.1  leo ICPA_40()
    107  1.1  leo {
    108  1.1  leo 	__asm __volatile (" .word 0xf498;"); /* cinva ic */
    109  1.1  leo }
    110  1.1  leo 
    111  1.1  leo /*
    112  1.1  leo  * Invalidate data cache.
    113  1.1  leo  */
    114  1.1  leo void DCIA_40 __P((void));
    115  1.1  leo extern inline void
    116  1.1  leo DCIA_40()
    117  1.1  leo {
    118  1.1  leo 	__asm __volatile (" .word 0xf478;"); /* cpusha dc */
    119  1.1  leo }
    120  1.1  leo 
    121  1.1  leo void DCIS_40 __P((void));
    122  1.1  leo extern inline void
    123  1.1  leo DCIS_40()
    124  1.1  leo {
    125  1.1  leo 	__asm __volatile (" .word 0xf478;"); /* cpusha dc */
    126  1.1  leo }
    127  1.1  leo 
    128  1.1  leo void DCIU_40 __P((void));
    129  1.1  leo extern inline void
    130  1.1  leo DCIU_40()
    131  1.1  leo {
    132  1.1  leo 	__asm __volatile (" .word 0xf478;"); /* cpusha dc */
    133  1.1  leo }
    134  1.1  leo 
    135  1.1  leo void DCIAS_40 __P((vm_offset_t));
    136  1.1  leo extern inline void
    137  1.1  leo DCIAS_40(va)
    138  1.1  leo 	vm_offset_t	va;
    139  1.1  leo {
    140  1.1  leo 	register vm_offset_t	r_va __asm("a0") = va;
    141  1.1  leo 
    142  1.1  leo 	__asm __volatile (" .word 0xf468;" : : "a" (r_va)); /* cpushl dc,a0@ */
    143  1.1  leo }
    144  1.1  leo 
    145  1.1  leo void PCIA_40 __P((void));
    146  1.1  leo extern inline void
    147  1.1  leo PCIA_40()
    148  1.1  leo {
    149  1.1  leo 	__asm __volatile (" .word 0xf478;"); /* cpusha dc */
    150  1.1  leo }
    151  1.1  leo 
    152  1.1  leo void DCFA_40 __P((void));
    153  1.1  leo extern inline void
    154  1.1  leo DCFA_40()
    155  1.1  leo {
    156  1.1  leo 	__asm __volatile (" .word 0xf478;"); /* cpusha dc */
    157  1.1  leo }
    158  1.1  leo 
    159  1.1  leo /* invalidate instruction physical cache line */
    160  1.1  leo void ICPL_40 __P((vm_offset_t));
    161  1.1  leo extern inline void
    162  1.1  leo ICPL_40(va)
    163  1.1  leo 	vm_offset_t	va;
    164  1.1  leo {
    165  1.1  leo 	register vm_offset_t	r_va __asm("a0") = va;
    166  1.1  leo 
    167  1.1  leo 	__asm __volatile (" .word 0xf488;" : : "a" (r_va)); /* cinvl ic,a0@ */
    168  1.1  leo }
    169  1.1  leo 
    170  1.1  leo /* invalidate instruction physical cache page */
    171  1.1  leo void ICPP_40 __P((vm_offset_t));
    172  1.1  leo extern inline void
    173  1.1  leo ICPP_40(va)
    174  1.1  leo 	vm_offset_t	va;
    175  1.1  leo {
    176  1.1  leo 	register vm_offset_t	r_va __asm("a0") = va;
    177  1.1  leo 
    178  1.1  leo 	__asm __volatile (" .word 0xf490;" : : "a" (r_va)); /* cinvp ic,a0@ */
    179  1.1  leo }
    180  1.1  leo 
    181  1.1  leo /* invalidate data physical cache line */
    182  1.1  leo void DCPL_40 __P((vm_offset_t));
    183  1.1  leo extern inline void
    184  1.1  leo DCPL_40(va)
    185  1.1  leo 	vm_offset_t	va;
    186  1.1  leo {
    187  1.1  leo 	register vm_offset_t	r_va __asm("a0") = va;
    188  1.1  leo 
    189  1.1  leo 	__asm __volatile (" .word 0xf448;" : : "a" (r_va)); /* cinvl dc,a0@ */
    190  1.1  leo }
    191  1.1  leo 
    192  1.1  leo /* invalidate data physical cache page */
    193  1.1  leo void DCPP_40 __P((vm_offset_t));
    194  1.1  leo extern inline void
    195  1.1  leo DCPP_40(va)
    196  1.1  leo 	vm_offset_t	va;
    197  1.1  leo {
    198  1.1  leo 	register vm_offset_t	r_va __asm("a0") = va;
    199  1.1  leo 
    200  1.1  leo 	__asm __volatile (" .word 0xf450;" : : "a" (r_va)); /* cinvp dc,a0@ */
    201  1.1  leo }
    202  1.1  leo 
    203  1.1  leo /* invalidate data physical all */
    204  1.1  leo void DCPA_40 __P((void));
    205  1.1  leo extern inline void
    206  1.1  leo DCPA_40()
    207  1.1  leo {
    208  1.1  leo 	__asm __volatile (" .word 0xf458;"); /* cinva dc */
    209  1.1  leo }
    210  1.1  leo 
    211  1.1  leo /* data cache flush line */
    212  1.1  leo void DCFL_40 __P((vm_offset_t));
    213  1.1  leo extern inline void
    214  1.1  leo DCFL_40(va)
    215  1.1  leo 	vm_offset_t	va;
    216  1.1  leo {
    217  1.1  leo 	register vm_offset_t	r_va __asm("a0") = va;
    218  1.1  leo 
    219  1.1  leo 	__asm __volatile (" .word 0xf468;" : : "a" (r_va)); /* cpushl dc,a0@ */
    220  1.1  leo }
    221  1.1  leo 
    222  1.1  leo /* data cache flush page */
    223  1.1  leo void DCFP_40 __P((vm_offset_t));
    224  1.1  leo extern inline void
    225  1.1  leo DCFP_40(va)
    226  1.1  leo 	vm_offset_t	va;
    227  1.1  leo {
    228  1.1  leo 	register vm_offset_t	r_va __asm("a0") = va;
    229  1.1  leo 
    230  1.1  leo 	__asm __volatile (" .word 0xf470;" : : "a" (r_va)); /* cpushp dc,a0@ */
    231  1.1  leo }
    232