Home | History | Annotate | Line # | Download | only in include
cacheops_60.h revision 1.1
      1  1.1  leo /*	$NetBSD: cacheops_60.h,v 1.1 1997/06/02 20:26:43 leo Exp $	*/
      2  1.1  leo 
      3  1.1  leo /*-
      4  1.1  leo  * Copyright (c) 1997 The NetBSD Foundation, Inc.
      5  1.1  leo  * All rights reserved.
      6  1.1  leo  *
      7  1.1  leo  * This code is derived from software contributed to The NetBSD Foundation
      8  1.1  leo  * by Leo Weppelman
      9  1.1  leo  *
     10  1.1  leo  * Redistribution and use in source and binary forms, with or without
     11  1.1  leo  * modification, are permitted provided that the following conditions
     12  1.1  leo  * are met:
     13  1.1  leo  * 1. Redistributions of source code must retain the above copyright
     14  1.1  leo  *    notice, this list of conditions and the following disclaimer.
     15  1.1  leo  * 2. Redistributions in binary form must reproduce the above copyright
     16  1.1  leo  *    notice, this list of conditions and the following disclaimer in the
     17  1.1  leo  *    documentation and/or other materials provided with the distribution.
     18  1.1  leo  * 3. All advertising materials mentioning features or use of this software
     19  1.1  leo  *    must display the following acknowledgement:
     20  1.1  leo  *        This product includes software developed by the NetBSD
     21  1.1  leo  *        Foundation, Inc. and its contributors.
     22  1.1  leo  * 4. Neither the name of The NetBSD Foundation nor the names of its
     23  1.1  leo  *    contributors may be used to endorse or promote products derived
     24  1.1  leo  *    from this software without specific prior written permission.
     25  1.1  leo  *
     26  1.1  leo  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     27  1.1  leo  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     28  1.1  leo  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     29  1.1  leo  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     30  1.1  leo  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     31  1.1  leo  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     32  1.1  leo  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     33  1.1  leo  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     34  1.1  leo  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     35  1.1  leo  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     36  1.1  leo  * POSSIBILITY OF SUCH DAMAGE.
     37  1.1  leo  */
     38  1.1  leo 
     39  1.1  leo /*
     40  1.1  leo  * Invalidate entire TLB.
     41  1.1  leo  */
     42  1.1  leo void TBIA_60 __P((void));
     43  1.1  leo extern inline void
     44  1.1  leo TBIA_60()
     45  1.1  leo {
     46  1.1  leo 	__asm __volatile (" .word 0xf518" ); /*  pflusha */
     47  1.1  leo }
     48  1.1  leo 
     49  1.1  leo /*
     50  1.1  leo  * Invalidate any TLB entry for given VA (TB Invalidate Single)
     51  1.1  leo  */
     52  1.1  leo void TBIS_60 __P((vm_offset_t));
     53  1.1  leo extern inline void
     54  1.1  leo TBIS_60(va)
     55  1.1  leo 	vm_offset_t	va;
     56  1.1  leo {
     57  1.1  leo 	register vm_offset_t	r_va __asm("a0") = va;
     58  1.1  leo 	int	tmp;
     59  1.1  leo 
     60  1.1  leo 	__asm __volatile (" movc   %1, dfc;"	/* select supervisor	*/
     61  1.1  leo 			  " .word 0xf508;"	/* pflush a0@		*/
     62  1.1  leo 			  " moveq  %3, %1;"	/* select user		*/
     63  1.1  leo 			  " movc   %1, dfc;"
     64  1.1  leo 			  " .word 0xf508;"	/* pflush a0@		*/
     65  1.1  leo 			  " movc   cacr,%1;"
     66  1.1  leo 			  " orl    %4,%1;"
     67  1.1  leo 			  " movc   %1,cacr" : "=d" (tmp) :
     68  1.1  leo 			  "0" (FC_SUPERD), "a" (r_va), "i" (FC_USERD),
     69  1.1  leo 			  "i" (IC60_CABC));
     70  1.1  leo }
     71  1.1  leo 
     72  1.1  leo /*
     73  1.1  leo  * Invalidate supervisor side of TLB
     74  1.1  leo  */
     75  1.1  leo void TBIAS_60 __P((void));
     76  1.1  leo extern inline void
     77  1.1  leo TBIAS_60()
     78  1.1  leo {
     79  1.1  leo 	int	tmp;
     80  1.1  leo 	/*
     81  1.1  leo 	 * Cannot specify supervisor/user on pflusha, so we flush all
     82  1.1  leo 	 */
     83  1.1  leo 	__asm __volatile (" .word 0xf518;"
     84  1.1  leo 			  " movc  cacr,%0;"
     85  1.1  leo 			  " orl   %1,%0;"
     86  1.1  leo 			  " movc  %0,cacr" /* clear all branch cache entries */
     87  1.1  leo 			  : "=d" (tmp) : "i" (IC60_CABC) );
     88  1.1  leo }
     89  1.1  leo 
     90  1.1  leo /*
     91  1.1  leo  * Invalidate user side of TLB
     92  1.1  leo  */
     93  1.1  leo void TBIAU_60 __P((void));
     94  1.1  leo extern inline void
     95  1.1  leo TBIAU_60()
     96  1.1  leo {
     97  1.1  leo 	int	tmp;
     98  1.1  leo 	/*
     99  1.1  leo 	 * Cannot specify supervisor/user on pflusha, so we flush all
    100  1.1  leo 	 */
    101  1.1  leo 	__asm __volatile (" .word 0xf518;"
    102  1.1  leo 			  " movc  cacr,%0;"
    103  1.1  leo 			  " orl   %1,%0;"
    104  1.1  leo 			  " movc  %0,cacr" /* clear all branch cache entries */
    105  1.1  leo 			  : "=d" (tmp) : "i" (IC60_CUBC) );
    106  1.1  leo }
    107  1.1  leo 
    108  1.1  leo /*
    109  1.1  leo  * Invalidate instruction cache
    110  1.1  leo  */
    111  1.1  leo void ICIA_60 __P((void));
    112  1.1  leo extern inline void
    113  1.1  leo ICIA_60()
    114  1.1  leo {
    115  1.1  leo 	/* inva ic (also clears branch cache) */
    116  1.1  leo 	__asm __volatile (" .word 0xf498;");
    117  1.1  leo }
    118  1.1  leo 
    119  1.1  leo void ICPA_60 __P((void));
    120  1.1  leo extern inline void
    121  1.1  leo ICPA_60()
    122  1.1  leo {
    123  1.1  leo 	/* inva ic (also clears branch cache) */
    124  1.1  leo 	__asm __volatile (" .word 0xf498;");
    125  1.1  leo }
    126  1.1  leo 
    127  1.1  leo /*
    128  1.1  leo  * Invalidate data cache.
    129  1.1  leo  */
    130  1.1  leo void DCIA_60 __P((void));
    131  1.1  leo extern inline void
    132  1.1  leo DCIA_60()
    133  1.1  leo {
    134  1.1  leo 	__asm __volatile (" .word 0xf478;"); /* cpusha dc */
    135  1.1  leo }
    136  1.1  leo 
    137  1.1  leo void DCIS_60 __P((void));
    138  1.1  leo extern inline void
    139  1.1  leo DCIS_60()
    140  1.1  leo {
    141  1.1  leo 	__asm __volatile (" .word 0xf478;"); /* cpusha dc */
    142  1.1  leo }
    143  1.1  leo 
    144  1.1  leo void DCIU_60 __P((void));
    145  1.1  leo extern inline void
    146  1.1  leo DCIU_60()
    147  1.1  leo {
    148  1.1  leo 	__asm __volatile (" .word 0xf478;"); /* cpusha dc */
    149  1.1  leo }
    150  1.1  leo 
    151  1.1  leo void DCIAS_60 __P((vm_offset_t));
    152  1.1  leo extern inline void
    153  1.1  leo DCIAS_60(va)
    154  1.1  leo 	vm_offset_t	va;
    155  1.1  leo {
    156  1.1  leo 	register vm_offset_t	r_va __asm("a0") = va;
    157  1.1  leo 
    158  1.1  leo 	__asm __volatile (" .word 0xf468;" : : "a" (r_va)); /* cpushl dc,a0@ */
    159  1.1  leo }
    160  1.1  leo 
    161  1.1  leo void PCIA_60 __P((void));
    162  1.1  leo extern inline void
    163  1.1  leo PCIA_60()
    164  1.1  leo {
    165  1.1  leo 	__asm __volatile (" .word 0xf478;"); /* cpusha dc */
    166  1.1  leo }
    167  1.1  leo 
    168  1.1  leo void DCFA_60 __P((void));
    169  1.1  leo extern inline void
    170  1.1  leo DCFA_60()
    171  1.1  leo {
    172  1.1  leo 	__asm __volatile (" .word 0xf478;"); /* cpusha dc */
    173  1.1  leo }
    174  1.1  leo 
    175  1.1  leo /* invalidate instruction physical cache line */
    176  1.1  leo void ICPL_60 __P((vm_offset_t));
    177  1.1  leo extern inline void
    178  1.1  leo ICPL_60(va)
    179  1.1  leo 	vm_offset_t	va;
    180  1.1  leo {
    181  1.1  leo 	register vm_offset_t	r_va __asm("a0") = va;
    182  1.1  leo 
    183  1.1  leo 	__asm __volatile (" .word 0xf488;" : : "a" (r_va)); /* cinvl ic,a0@ */
    184  1.1  leo }
    185  1.1  leo 
    186  1.1  leo /* invalidate instruction physical cache page */
    187  1.1  leo void ICPP_60 __P((vm_offset_t));
    188  1.1  leo extern inline void
    189  1.1  leo ICPP_60(va)
    190  1.1  leo 	vm_offset_t	va;
    191  1.1  leo {
    192  1.1  leo 	register vm_offset_t	r_va __asm("a0") = va;
    193  1.1  leo 
    194  1.1  leo 	__asm __volatile (" .word 0xf490;" : : "a" (r_va)); /* cinvp ic,a0@ */
    195  1.1  leo }
    196  1.1  leo 
    197  1.1  leo /* invalidate data physical cache line */
    198  1.1  leo void DCPL_60 __P((vm_offset_t));
    199  1.1  leo extern inline void
    200  1.1  leo DCPL_60(va)
    201  1.1  leo 	vm_offset_t	va;
    202  1.1  leo {
    203  1.1  leo 	register vm_offset_t	r_va __asm("a0") = va;
    204  1.1  leo 
    205  1.1  leo 	__asm __volatile (" .word 0xf448;" : : "a" (r_va)); /* cinvl dc,a0@ */
    206  1.1  leo }
    207  1.1  leo 
    208  1.1  leo /* invalidate data physical cache page */
    209  1.1  leo void DCPP_60 __P((vm_offset_t));
    210  1.1  leo extern inline void
    211  1.1  leo DCPP_60(va)
    212  1.1  leo 	vm_offset_t	va;
    213  1.1  leo {
    214  1.1  leo 	register vm_offset_t	r_va __asm("a0") = va;
    215  1.1  leo 
    216  1.1  leo 	__asm __volatile (" .word 0xf450;" : : "a" (r_va)); /* cinvp dc,a0@ */
    217  1.1  leo }
    218  1.1  leo 
    219  1.1  leo /* invalidate data physical all */
    220  1.1  leo void DCPA_60 __P((void));
    221  1.1  leo extern inline void
    222  1.1  leo DCPA_60()
    223  1.1  leo {
    224  1.1  leo 	__asm __volatile (" .word 0xf458;"); /* cinva dc */
    225  1.1  leo }
    226  1.1  leo 
    227  1.1  leo /* data cache flush line */
    228  1.1  leo void DCFL_60 __P((vm_offset_t));
    229  1.1  leo extern inline void
    230  1.1  leo DCFL_60(va)
    231  1.1  leo 	vm_offset_t	va;
    232  1.1  leo {
    233  1.1  leo 	register vm_offset_t	r_va __asm("a0") = va;
    234  1.1  leo 
    235  1.1  leo 	__asm __volatile (" .word 0xf468;" : : "a" (r_va)); /* cpushl dc,a0@ */
    236  1.1  leo }
    237  1.1  leo 
    238  1.1  leo /* data cache flush page */
    239  1.1  leo void DCFP_60 __P((vm_offset_t));
    240  1.1  leo extern inline void
    241  1.1  leo DCFP_60(va)
    242  1.1  leo 	vm_offset_t	va;
    243  1.1  leo {
    244  1.1  leo 	register vm_offset_t	r_va __asm("a0") = va;
    245  1.1  leo 
    246  1.1  leo 	__asm __volatile (" .word 0xf470;" : : "a" (r_va)); /* cpushp dc,a0@ */
    247  1.1  leo }
    248