cacheops_60.h revision 1.4 1 1.4 thorpej /* $NetBSD: cacheops_60.h,v 1.4 1999/11/06 17:42:33 thorpej Exp $ */
2 1.1 leo
3 1.1 leo /*-
4 1.1 leo * Copyright (c) 1997 The NetBSD Foundation, Inc.
5 1.1 leo * All rights reserved.
6 1.1 leo *
7 1.1 leo * This code is derived from software contributed to The NetBSD Foundation
8 1.1 leo * by Leo Weppelman
9 1.1 leo *
10 1.1 leo * Redistribution and use in source and binary forms, with or without
11 1.1 leo * modification, are permitted provided that the following conditions
12 1.1 leo * are met:
13 1.1 leo * 1. Redistributions of source code must retain the above copyright
14 1.1 leo * notice, this list of conditions and the following disclaimer.
15 1.1 leo * 2. Redistributions in binary form must reproduce the above copyright
16 1.1 leo * notice, this list of conditions and the following disclaimer in the
17 1.1 leo * documentation and/or other materials provided with the distribution.
18 1.1 leo * 3. All advertising materials mentioning features or use of this software
19 1.1 leo * must display the following acknowledgement:
20 1.1 leo * This product includes software developed by the NetBSD
21 1.1 leo * Foundation, Inc. and its contributors.
22 1.1 leo * 4. Neither the name of The NetBSD Foundation nor the names of its
23 1.1 leo * contributors may be used to endorse or promote products derived
24 1.1 leo * from this software without specific prior written permission.
25 1.1 leo *
26 1.1 leo * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
27 1.1 leo * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
28 1.1 leo * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
29 1.1 leo * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
30 1.1 leo * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
31 1.1 leo * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
32 1.1 leo * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
33 1.1 leo * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
34 1.1 leo * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
35 1.1 leo * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
36 1.1 leo * POSSIBILITY OF SUCH DAMAGE.
37 1.1 leo */
38 1.1 leo
39 1.1 leo /*
40 1.1 leo * Invalidate entire TLB.
41 1.1 leo */
42 1.1 leo void TBIA_60 __P((void));
43 1.2 thorpej extern __inline void
44 1.1 leo TBIA_60()
45 1.1 leo {
46 1.1 leo __asm __volatile (" .word 0xf518" ); /* pflusha */
47 1.1 leo }
48 1.1 leo
49 1.1 leo /*
50 1.1 leo * Invalidate any TLB entry for given VA (TB Invalidate Single)
51 1.1 leo */
52 1.3 leo void TBIS_60 __P((vaddr_t));
53 1.2 thorpej extern __inline void
54 1.1 leo TBIS_60(va)
55 1.3 leo vaddr_t va;
56 1.1 leo {
57 1.4 thorpej register vaddr_t r_va __asm("%a0") = va;
58 1.1 leo int tmp;
59 1.1 leo
60 1.4 thorpej __asm __volatile (" movc %1, %%dfc;" /* select supervisor */
61 1.4 thorpej " .word 0xf508;" /* pflush %a0@ */
62 1.1 leo " moveq %3, %1;" /* select user */
63 1.4 thorpej " movc %1, %%dfc;"
64 1.4 thorpej " .word 0xf508;" /* pflush %a0@ */
65 1.4 thorpej " movc %%cacr,%1;"
66 1.1 leo " orl %4,%1;"
67 1.4 thorpej " movc %1,%%cacr" : "=d" (tmp) :
68 1.1 leo "0" (FC_SUPERD), "a" (r_va), "i" (FC_USERD),
69 1.1 leo "i" (IC60_CABC));
70 1.1 leo }
71 1.1 leo
72 1.1 leo /*
73 1.1 leo * Invalidate supervisor side of TLB
74 1.1 leo */
75 1.1 leo void TBIAS_60 __P((void));
76 1.2 thorpej extern __inline void
77 1.1 leo TBIAS_60()
78 1.1 leo {
79 1.1 leo int tmp;
80 1.1 leo /*
81 1.1 leo * Cannot specify supervisor/user on pflusha, so we flush all
82 1.1 leo */
83 1.1 leo __asm __volatile (" .word 0xf518;"
84 1.4 thorpej " movc %%cacr,%0;"
85 1.1 leo " orl %1,%0;"
86 1.4 thorpej " movc %0,%%cacr" /* clear all branch cache
87 1.4 thorpej entries */
88 1.1 leo : "=d" (tmp) : "i" (IC60_CABC) );
89 1.1 leo }
90 1.1 leo
91 1.1 leo /*
92 1.1 leo * Invalidate user side of TLB
93 1.1 leo */
94 1.1 leo void TBIAU_60 __P((void));
95 1.2 thorpej extern __inline void
96 1.1 leo TBIAU_60()
97 1.1 leo {
98 1.1 leo int tmp;
99 1.1 leo /*
100 1.1 leo * Cannot specify supervisor/user on pflusha, so we flush all
101 1.1 leo */
102 1.1 leo __asm __volatile (" .word 0xf518;"
103 1.4 thorpej " movc %%cacr,%0;"
104 1.1 leo " orl %1,%0;"
105 1.4 thorpej " movc %0,%%cacr" /* clear all branch cache
106 1.4 thorpej entries */
107 1.1 leo : "=d" (tmp) : "i" (IC60_CUBC) );
108 1.1 leo }
109 1.1 leo
110 1.1 leo /*
111 1.1 leo * Invalidate instruction cache
112 1.1 leo */
113 1.1 leo void ICIA_60 __P((void));
114 1.2 thorpej extern __inline void
115 1.1 leo ICIA_60()
116 1.1 leo {
117 1.1 leo /* inva ic (also clears branch cache) */
118 1.1 leo __asm __volatile (" .word 0xf498;");
119 1.1 leo }
120 1.1 leo
121 1.1 leo void ICPA_60 __P((void));
122 1.2 thorpej extern __inline void
123 1.1 leo ICPA_60()
124 1.1 leo {
125 1.1 leo /* inva ic (also clears branch cache) */
126 1.1 leo __asm __volatile (" .word 0xf498;");
127 1.1 leo }
128 1.1 leo
129 1.1 leo /*
130 1.1 leo * Invalidate data cache.
131 1.1 leo */
132 1.1 leo void DCIA_60 __P((void));
133 1.2 thorpej extern __inline void
134 1.1 leo DCIA_60()
135 1.1 leo {
136 1.1 leo __asm __volatile (" .word 0xf478;"); /* cpusha dc */
137 1.1 leo }
138 1.1 leo
139 1.1 leo void DCIS_60 __P((void));
140 1.2 thorpej extern __inline void
141 1.1 leo DCIS_60()
142 1.1 leo {
143 1.1 leo __asm __volatile (" .word 0xf478;"); /* cpusha dc */
144 1.1 leo }
145 1.1 leo
146 1.1 leo void DCIU_60 __P((void));
147 1.2 thorpej extern __inline void
148 1.1 leo DCIU_60()
149 1.1 leo {
150 1.1 leo __asm __volatile (" .word 0xf478;"); /* cpusha dc */
151 1.1 leo }
152 1.1 leo
153 1.3 leo void DCIAS_60 __P((paddr_t));
154 1.2 thorpej extern __inline void
155 1.3 leo DCIAS_60(pa)
156 1.3 leo paddr_t pa;
157 1.1 leo {
158 1.4 thorpej register paddr_t r_pa __asm("%a0") = pa;
159 1.1 leo
160 1.4 thorpej __asm __volatile (" .word 0xf468;" : : "a" (r_pa)); /* cpushl dc,%a0@ */
161 1.1 leo }
162 1.1 leo
163 1.1 leo void PCIA_60 __P((void));
164 1.2 thorpej extern __inline void
165 1.1 leo PCIA_60()
166 1.1 leo {
167 1.1 leo __asm __volatile (" .word 0xf478;"); /* cpusha dc */
168 1.1 leo }
169 1.1 leo
170 1.1 leo void DCFA_60 __P((void));
171 1.2 thorpej extern __inline void
172 1.1 leo DCFA_60()
173 1.1 leo {
174 1.1 leo __asm __volatile (" .word 0xf478;"); /* cpusha dc */
175 1.1 leo }
176 1.1 leo
177 1.1 leo /* invalidate instruction physical cache line */
178 1.3 leo void ICPL_60 __P((paddr_t));
179 1.2 thorpej extern __inline void
180 1.3 leo ICPL_60(pa)
181 1.3 leo paddr_t pa;
182 1.1 leo {
183 1.4 thorpej register paddr_t r_pa __asm("%a0") = pa;
184 1.1 leo
185 1.4 thorpej __asm __volatile (" .word 0xf488;" : : "a" (r_pa)); /* cinvl ic,%a0@ */
186 1.1 leo }
187 1.1 leo
188 1.1 leo /* invalidate instruction physical cache page */
189 1.3 leo void ICPP_60 __P((paddr_t));
190 1.2 thorpej extern __inline void
191 1.3 leo ICPP_60(pa)
192 1.3 leo paddr_t pa;
193 1.1 leo {
194 1.4 thorpej register paddr_t r_pa __asm("%a0") = pa;
195 1.1 leo
196 1.4 thorpej __asm __volatile (" .word 0xf490;" : : "a" (r_pa)); /* cinvp ic,%a0@ */
197 1.1 leo }
198 1.1 leo
199 1.1 leo /* invalidate data physical cache line */
200 1.3 leo void DCPL_60 __P((paddr_t));
201 1.2 thorpej extern __inline void
202 1.3 leo DCPL_60(pa)
203 1.3 leo paddr_t pa;
204 1.1 leo {
205 1.4 thorpej register paddr_t r_pa __asm("%a0") = pa;
206 1.1 leo
207 1.4 thorpej __asm __volatile (" .word 0xf448;" : : "a" (r_pa)); /* cinvl dc,%a0@ */
208 1.1 leo }
209 1.1 leo
210 1.1 leo /* invalidate data physical cache page */
211 1.3 leo void DCPP_60 __P((paddr_t));
212 1.2 thorpej extern __inline void
213 1.3 leo DCPP_60(pa)
214 1.3 leo paddr_t pa;
215 1.1 leo {
216 1.4 thorpej register paddr_t r_pa __asm("%a0") = pa;
217 1.1 leo
218 1.4 thorpej __asm __volatile (" .word 0xf450;" : : "a" (r_pa)); /* cinvp dc,%a0@ */
219 1.1 leo }
220 1.1 leo
221 1.1 leo /* invalidate data physical all */
222 1.1 leo void DCPA_60 __P((void));
223 1.2 thorpej extern __inline void
224 1.1 leo DCPA_60()
225 1.1 leo {
226 1.1 leo __asm __volatile (" .word 0xf458;"); /* cinva dc */
227 1.1 leo }
228 1.1 leo
229 1.1 leo /* data cache flush line */
230 1.3 leo void DCFL_60 __P((paddr_t));
231 1.2 thorpej extern __inline void
232 1.3 leo DCFL_60(pa)
233 1.3 leo paddr_t pa;
234 1.1 leo {
235 1.4 thorpej register paddr_t r_pa __asm("%a0") = pa;
236 1.1 leo
237 1.4 thorpej __asm __volatile (" .word 0xf468;" : : "a" (r_pa)); /* cpushl dc,%a0@ */
238 1.1 leo }
239 1.1 leo
240 1.1 leo /* data cache flush page */
241 1.3 leo void DCFP_60 __P((paddr_t));
242 1.2 thorpej extern __inline void
243 1.3 leo DCFP_60(pa)
244 1.3 leo paddr_t pa;
245 1.1 leo {
246 1.4 thorpej register paddr_t r_pa __asm("%a0") = pa;
247 1.1 leo
248 1.4 thorpej __asm __volatile (" .word 0xf470;" : : "a" (r_pa)); /* cpushp dc,%a0@ */
249 1.1 leo }
250