Home | History | Annotate | Line # | Download | only in include
cpu.h revision 1.1
      1  1.1  thorpej /*	$NetBSD: cpu.h,v 1.1 1996/09/11 00:08:52 thorpej Exp $	*/
      2  1.1  thorpej 
      3  1.1  thorpej /*
      4  1.1  thorpej  * Copyright (c) 1988 University of Utah.
      5  1.1  thorpej  * Copyright (c) 1982, 1990, 1993
      6  1.1  thorpej  *	The Regents of the University of California.  All rights reserved.
      7  1.1  thorpej  *
      8  1.1  thorpej  * This code is derived from software contributed to Berkeley by
      9  1.1  thorpej  * the Systems Programming Group of the University of Utah Computer
     10  1.1  thorpej  * Science Department.
     11  1.1  thorpej  *
     12  1.1  thorpej  * Redistribution and use in source and binary forms, with or without
     13  1.1  thorpej  * modification, are permitted provided that the following conditions
     14  1.1  thorpej  * are met:
     15  1.1  thorpej  * 1. Redistributions of source code must retain the above copyright
     16  1.1  thorpej  *    notice, this list of conditions and the following disclaimer.
     17  1.1  thorpej  * 2. Redistributions in binary form must reproduce the above copyright
     18  1.1  thorpej  *    notice, this list of conditions and the following disclaimer in the
     19  1.1  thorpej  *    documentation and/or other materials provided with the distribution.
     20  1.1  thorpej  * 3. All advertising materials mentioning features or use of this software
     21  1.1  thorpej  *    must display the following acknowledgement:
     22  1.1  thorpej  *	This product includes software developed by the University of
     23  1.1  thorpej  *	California, Berkeley and its contributors.
     24  1.1  thorpej  * 4. Neither the name of the University nor the names of its contributors
     25  1.1  thorpej  *    may be used to endorse or promote products derived from this software
     26  1.1  thorpej  *    without specific prior written permission.
     27  1.1  thorpej  *
     28  1.1  thorpej  * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
     29  1.1  thorpej  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     30  1.1  thorpej  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     31  1.1  thorpej  * ARE DISCLAIMED.  IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
     32  1.1  thorpej  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     33  1.1  thorpej  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     34  1.1  thorpej  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     35  1.1  thorpej  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     36  1.1  thorpej  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     37  1.1  thorpej  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     38  1.1  thorpej  * SUCH DAMAGE.
     39  1.1  thorpej  *
     40  1.1  thorpej  * from: Utah $Hdr: cpu.h 1.16 91/03/25$
     41  1.1  thorpej  *
     42  1.1  thorpej  *	@(#)cpu.h	8.4 (Berkeley) 1/5/94
     43  1.1  thorpej  */
     44  1.1  thorpej 
     45  1.1  thorpej #ifndef _M68K_CPU_H_
     46  1.1  thorpej #define	_M68K_CPU_H_
     47  1.1  thorpej 
     48  1.1  thorpej /*
     49  1.1  thorpej  * Exported definitions common to Motorola m68k-based ports.
     50  1.1  thorpej  *
     51  1.1  thorpej  * Note that are some port-specific definitions here, such as
     52  1.1  thorpej  * HP and Sun MMU types.  These facilitate adding very small
     53  1.1  thorpej  * amounts of port-specific code to what would otherwise be
     54  1.1  thorpej  * identical.  The is especially true in the case of the HP
     55  1.1  thorpej  * and other m68k pmaps.
     56  1.1  thorpej  *
     57  1.1  thorpej  * Individual ports are expected to define the following CPP symbols
     58  1.1  thorpej  * in <machine/cpu.h> to enable conditional code:
     59  1.1  thorpej  *
     60  1.1  thorpej  *	M68K_MMU_MOTOROLA	Machine has a Motorola MMU (incl.
     61  1.1  thorpej  *				68851, 68030, 68040, 68060)
     62  1.1  thorpej  *
     63  1.1  thorpej  *	M68K_MMU_HP		Machine has an HP MMU.
     64  1.1  thorpej  *
     65  1.1  thorpej  * Note also that while m68k-generic code conditionalizes on the
     66  1.1  thorpej  * M68K_MMU_HP CPP symbol, none of the HP MMU defintions are in this
     67  1.1  thorpej  * file (since none are used in otherwise sharable code).
     68  1.1  thorpej  */
     69  1.1  thorpej 
     70  1.1  thorpej /*
     71  1.1  thorpej  * XXX Much more could be pulled out of port-specific header files
     72  1.1  thorpej  * XXX and placed here.
     73  1.1  thorpej  */
     74  1.1  thorpej 
     75  1.1  thorpej #ifdef _KERNEL
     76  1.1  thorpej /*
     77  1.1  thorpej  * All m68k ports must provide these globals.
     78  1.1  thorpej  */
     79  1.1  thorpej extern	int cputype;		/* CPU on this host */
     80  1.1  thorpej extern	int ectype;		/* external cache on this host */
     81  1.1  thorpej extern	int fputype;		/* FPU on this host */
     82  1.1  thorpej extern	int mmutype;		/* MMU on this host */
     83  1.1  thorpej #endif
     84  1.1  thorpej 
     85  1.1  thorpej /* values for cputype */
     86  1.1  thorpej #define	CPU_68020	0	/* 68020 */
     87  1.1  thorpej #define	CPU_68030	1	/* 68030 */
     88  1.1  thorpej #define	CPU_68040	2	/* 68040 */
     89  1.1  thorpej #define	CPU_68060	3	/* 68060 */
     90  1.1  thorpej 
     91  1.1  thorpej /* values for ectype */
     92  1.1  thorpej #define	EC_PHYS		-1	/* external physical address cache */
     93  1.1  thorpej #define	EC_NONE		0	/* no external cache */
     94  1.1  thorpej #define	EC_VIRT		1	/* external virtual address cache */
     95  1.1  thorpej 
     96  1.1  thorpej /* values for fputype */
     97  1.1  thorpej #define	FPU_NONE	0	/* no FPU */
     98  1.1  thorpej #define	FPU_68881	1	/* 68881 FPU */
     99  1.1  thorpej #define	FPU_68882	2	/* 68882 FPU */
    100  1.1  thorpej #define	FPU_68040	3	/* 68040 on-chip FPU */
    101  1.1  thorpej #define	FPU_68060	4	/* 68060 on-chip FPU */
    102  1.1  thorpej 
    103  1.1  thorpej /* values for mmutype (assigned for quick testing) */
    104  1.1  thorpej #define	MMU_68060	-3	/* 68060 on-chip MMU */
    105  1.1  thorpej #define	MMU_68040	-2	/* 68040 on-chip MMU */
    106  1.1  thorpej #define	MMU_68030	-1	/* 68030 on-chip subset of 68851 */
    107  1.1  thorpej #define	MMU_HP		0	/* HP proprietary */
    108  1.1  thorpej #define	MMU_68851	1	/* Motorola 68851 */
    109  1.1  thorpej #define	MMU_SUN		2	/* Sun MMU */
    110  1.1  thorpej 
    111  1.1  thorpej /*
    112  1.1  thorpej  * 68851 and 68030 MMU
    113  1.1  thorpej  */
    114  1.1  thorpej #define	PMMU_LVLMASK	0x0007
    115  1.1  thorpej #define	PMMU_INV	0x0400
    116  1.1  thorpej #define	PMMU_WP		0x0800
    117  1.1  thorpej #define	PMMU_ALV	0x1000
    118  1.1  thorpej #define	PMMU_SO		0x2000
    119  1.1  thorpej #define	PMMU_LV		0x4000
    120  1.1  thorpej #define	PMMU_BE		0x8000
    121  1.1  thorpej #define	PMMU_FAULT	(PMMU_WP|PMMU_INV)
    122  1.1  thorpej 
    123  1.1  thorpej /*
    124  1.1  thorpej  * 68040 MMU
    125  1.1  thorpej  */
    126  1.1  thorpej #define	MMU40_RES	0x001
    127  1.1  thorpej #define	MMU40_TTR	0x002
    128  1.1  thorpej #define	MMU40_WP	0x004
    129  1.1  thorpej #define	MMU40_MOD	0x010
    130  1.1  thorpej #define	MMU40_CMMASK	0x060
    131  1.1  thorpej #define	MMU40_SUP	0x080
    132  1.1  thorpej #define	MMU40_U0	0x100
    133  1.1  thorpej #define	MMU40_U1	0x200
    134  1.1  thorpej #define	MMU40_GLB	0x400
    135  1.1  thorpej #define	MMU40_BE	0x800
    136  1.1  thorpej 
    137  1.1  thorpej /* 680X0 function codes */
    138  1.1  thorpej #define	FC_USERD	1	/* user data space */
    139  1.1  thorpej #define	FC_USERP	2	/* user program space */
    140  1.1  thorpej #define	FC_PURGE	3	/* HPMMU: clear TLB entries */
    141  1.1  thorpej #define	FC_SUPERD	5	/* supervisor data space */
    142  1.1  thorpej #define	FC_SUPERP	6	/* supervisor program space */
    143  1.1  thorpej #define	FC_CPU		7	/* CPU space */
    144  1.1  thorpej 
    145  1.1  thorpej /* fields in the 68020 cache control register */
    146  1.1  thorpej #define	IC_ENABLE	0x0001	/* enable instruction cache */
    147  1.1  thorpej #define	IC_FREEZE	0x0002	/* freeze instruction cache */
    148  1.1  thorpej #define	IC_CE		0x0004	/* clear instruction cache entry */
    149  1.1  thorpej #define	IC_CLR		0x0008	/* clear entire instruction cache */
    150  1.1  thorpej 
    151  1.1  thorpej /* additional fields in the 68030 cache control register */
    152  1.1  thorpej #define	IC_BE		0x0010	/* instruction burst enable */
    153  1.1  thorpej #define	DC_ENABLE	0x0100	/* data cache enable */
    154  1.1  thorpej #define	DC_FREEZE	0x0200	/* data cache freeze */
    155  1.1  thorpej #define	DC_CE		0x0400	/* clear data cache entry */
    156  1.1  thorpej #define	DC_CLR		0x0800	/* clear entire data cache */
    157  1.1  thorpej #define	DC_BE		0x1000	/* data burst enable */
    158  1.1  thorpej #define	DC_WA		0x2000	/* write allocate */
    159  1.1  thorpej 
    160  1.1  thorpej /* fields in the 68040 cache control register */
    161  1.1  thorpej #define	IC40_ENABLE	0x00008000	/* instruction cache enable bit */
    162  1.1  thorpej #define	DC40_ENABLE	0x80000000	/* data cache enable bit */
    163  1.1  thorpej 
    164  1.1  thorpej /* additional fields in the 68060 cache control register */
    165  1.1  thorpej #define	DC60_NAD	0x40000000	/* no allocate mode, data cache */
    166  1.1  thorpej #define	DC60_ESB	0x20000000	/* enable store buffer */
    167  1.1  thorpej #define	DC60_DPI	0x10000000	/* disable CPUSH invalidation */
    168  1.1  thorpej #define	DC60_FOC	0x08000000	/* four kB data cache mode (else 8) */
    169  1.1  thorpej 
    170  1.1  thorpej #define	IC60_EBC	0x00800000	/* enable branch cache */
    171  1.1  thorpej #define IC60_CABC	0x00400000	/* clear all branch cache entries */
    172  1.1  thorpej #define	IC60_CUBC	0x00200000	/* clear user branch cache entries */
    173  1.1  thorpej 
    174  1.1  thorpej #define	IC60_NAI	0x00004000	/* no allocate mode, instr. cache */
    175  1.1  thorpej #define	IC60_FIC	0x00002000	/* four kB instr. cache (else 8) */
    176  1.1  thorpej 
    177  1.1  thorpej #define	CACHE_ON	(DC_WA|DC_BE|DC_CLR|DC_ENABLE|IC_BE|IC_CLR|IC_ENABLE)
    178  1.1  thorpej #define	CACHE_OFF	(DC_CLR|IC_CLR)
    179  1.1  thorpej #define	CACHE_CLR	(CACHE_ON)
    180  1.1  thorpej #define	IC_CLEAR	(DC_WA|DC_BE|DC_ENABLE|IC_BE|IC_CLR|IC_ENABLE)
    181  1.1  thorpej #define	DC_CLEAR	(DC_WA|DC_BE|DC_CLR|DC_ENABLE|IC_BE|IC_ENABLE)
    182  1.1  thorpej 
    183  1.1  thorpej #define	CACHE40_ON	(IC40_ENABLE|DC40_ENABLE)
    184  1.1  thorpej #define	CACHE40_OFF	(0x00000000)
    185  1.1  thorpej 
    186  1.1  thorpej #define	CACHE60_ON	(CACHE40_ON|IC60_CABC|IC60_EBC|DC60_ESB)
    187  1.1  thorpej #define	CACHE60_OFF	(CACHE40_OFF|IC60_CABC)
    188  1.1  thorpej 
    189  1.1  thorpej #endif /* _M68K_CPU_H_ */
    190