Home | History | Annotate | Line # | Download | only in include
      1  1.10  thorpej /*	$NetBSD: pte_motorola.h,v 1.10 2024/01/01 22:47:58 thorpej Exp $	*/
      2   1.1      chs 
      3   1.1      chs /*
      4   1.8    rmind  * Copyright (c) 1988 University of Utah.
      5   1.1      chs  * Copyright (c) 1982, 1986, 1990, 1993
      6   1.1      chs  *	The Regents of the University of California.  All rights reserved.
      7   1.2      agc  *
      8   1.2      agc  * This code is derived from software contributed to Berkeley by
      9   1.2      agc  * the Systems Programming Group of the University of Utah Computer
     10   1.2      agc  * Science Department.
     11   1.2      agc  *
     12   1.2      agc  * Redistribution and use in source and binary forms, with or without
     13   1.2      agc  * modification, are permitted provided that the following conditions
     14   1.2      agc  * are met:
     15   1.2      agc  * 1. Redistributions of source code must retain the above copyright
     16   1.2      agc  *    notice, this list of conditions and the following disclaimer.
     17   1.2      agc  * 2. Redistributions in binary form must reproduce the above copyright
     18   1.2      agc  *    notice, this list of conditions and the following disclaimer in the
     19   1.2      agc  *    documentation and/or other materials provided with the distribution.
     20   1.2      agc  * 3. Neither the name of the University nor the names of its contributors
     21   1.2      agc  *    may be used to endorse or promote products derived from this software
     22   1.2      agc  *    without specific prior written permission.
     23   1.2      agc  *
     24   1.2      agc  * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
     25   1.2      agc  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     26   1.2      agc  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     27   1.2      agc  * ARE DISCLAIMED.  IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
     28   1.2      agc  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     29   1.2      agc  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     30   1.2      agc  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     31   1.2      agc  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     32   1.2      agc  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     33   1.2      agc  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     34   1.2      agc  * SUCH DAMAGE.
     35   1.2      agc  *
     36   1.2      agc  * from: Utah $Hdr: pte.h 1.13 92/01/20$
     37   1.2      agc  *
     38   1.2      agc  *	@(#)pte.h	8.1 (Berkeley) 6/10/93
     39   1.2      agc  */
     40   1.1      chs 
     41   1.1      chs #ifndef	_MACHINE_PTE_H_
     42   1.1      chs #define	_MACHINE_PTE_H_
     43   1.1      chs 
     44   1.9  thorpej #include <m68k/mmu_51.h>
     45   1.9  thorpej #include <m68k/mmu_40.h>
     46   1.9  thorpej 
     47   1.1      chs /*
     48   1.1      chs  * m68k motorola MMU segment/page table entries
     49   1.1      chs  */
     50   1.1      chs 
     51   1.6  tsutsui typedef u_int	st_entry_t;	/* segment table entry */
     52   1.6  tsutsui typedef u_int	pt_entry_t;	/* page table entry */
     53   1.1      chs 
     54   1.1      chs #define	PT_ENTRY_NULL	NULL
     55   1.1      chs #define	ST_ENTRY_NULL	NULL
     56   1.1      chs 
     57   1.7  tsutsui #define PG_SHIFT	PGSHIFT
     58   1.1      chs 
     59  1.10  thorpej /*
     60  1.10  thorpej  * "Segment" Table Entry bits, defined in terms of the 68851 bits
     61  1.10  thorpej  * (compatible 68040 bits noted in comments).
     62  1.10  thorpej  */
     63  1.10  thorpej #define	SG_V		DT51_SHORT	/* == UTE40_RESIDENT */
     64  1.10  thorpej #define	SG_NV		DT51_INVALID	/* == UTE40_INVALID */
     65  1.10  thorpej #define	SG_RO		DTE51_WP	/* == UTE40_W */
     66   1.1      chs #define	SG_RW		0x00000000
     67  1.10  thorpej #define	SG_PROT		DTE51_WP
     68  1.10  thorpej #define	SG_U		DTE51_U		/* == UTE40_U */
     69  1.10  thorpej #define	SG_FRAME	((~0U) << PG_SHIFT)
     70   1.1      chs #define	SG_ISHIFT	((PG_SHIFT << 1) - 2)	/* 24 or 22 */
     71  1.10  thorpej #define	SG_IMASK	((~0U) << SG_ISHIFT)
     72   1.1      chs #define	SG_PSHIFT	PG_SHIFT
     73  1.10  thorpej #define	SG_PMASK	(((~0U) << SG_PSHIFT) & ~SG_IMASK)
     74   1.1      chs 
     75   1.1      chs /* 68040 additions */
     76  1.10  thorpej #define	SG4_MASK1	0xfe000000U
     77   1.1      chs #define	SG4_SHIFT1	25
     78  1.10  thorpej #define	SG4_MASK2	0x01fc0000U
     79   1.1      chs #define	SG4_SHIFT2	18
     80  1.10  thorpej #define	SG4_MASK3	(((~0U) << PG_SHIFT) & ~(SG4_MASK1 | SG4_MASK2))
     81   1.1      chs #define	SG4_SHIFT3	PG_SHIFT
     82   1.1      chs #define	SG4_ADDR1	0xfffffe00
     83  1.10  thorpej #define	SG4_ADDR2	((~0U) << (20 - PG_SHIFT))
     84   1.1      chs #define	SG4_LEV1SIZE	128
     85   1.1      chs #define	SG4_LEV2SIZE	128
     86  1.10  thorpej #define	SG4_LEV3SIZE	(1U << (SG4_SHIFT2 - PG_SHIFT))	/* 64 or 32 */
     87   1.1      chs 
     88  1.10  thorpej /*
     89  1.10  thorpej  * Page Table Entry bits, defined in terms of the 68851 bits
     90  1.10  thorpej  * (compatible 68040 bits noted in comments).
     91  1.10  thorpej  */
     92  1.10  thorpej #define	PG_V		DT51_PAGE	/* == PTE40_RESIDENT */
     93  1.10  thorpej #define	PG_NV		DT51_INVALID	/* == PTE40_INVALID */
     94  1.10  thorpej #define	PG_RO		PTE51_WP	/* == PTE40_W */
     95   1.1      chs #define	PG_RW		0x00000000
     96  1.10  thorpej #define	PG_PROT		PG_RO
     97  1.10  thorpej #define	PG_U		PTE51_U		/* == PTE40_U */
     98  1.10  thorpej #define	PG_M		PTE51_M		/* == PTE40_M */
     99  1.10  thorpej #define	PG_CI		PTE51_CI
    100  1.10  thorpej #define	PG_W		__BIT(8)	/* 851 unused bit XXX040 PTE40_U0 */
    101  1.10  thorpej #define	PG_FRAME	((~0U) << PG_SHIFT)
    102  1.10  thorpej #define	PG_PFNUM(x)	(((uintptr_t)(x) & PG_FRAME) >> PG_SHIFT)
    103   1.1      chs 
    104   1.1      chs /* 68040 additions */
    105  1.10  thorpej #define	PG_CMASK	PTE40_CM	/* cache mode mask */
    106  1.10  thorpej #define	PG_CWT		PTE40_CM_WT	/* writethrough caching */
    107  1.10  thorpej #define	PG_CCB		PTE40_CM_CB	/* copyback caching */
    108  1.10  thorpej #define	PG_CIS		PTE40_CM_NC_SER	/* cache inhibited serialized */
    109  1.10  thorpej #define	PG_CIN		PTE40_CM_NC	/* cache inhibited nonserialized */
    110  1.10  thorpej #define	PG_SO		PTE40_S		/* supervisor only */
    111   1.1      chs 
    112   1.1      chs #define M68K_STSIZE	(MAXUL2SIZE * SG4_LEV2SIZE * sizeof(st_entry_t))
    113   1.1      chs 					/* user process segment table size */
    114  1.10  thorpej #define M68K_MAX_PTSIZE	 (1U << (32 - PG_SHIFT + 2))	/* max size of UPT */
    115  1.10  thorpej #define M68K_MAX_KPTSIZE (M68K_MAX_PTSIZE >> 2)	/* max memory to allocate to KPT */
    116   1.1      chs #define M68K_PTBASE	0x10000000	/* UPT map base address */
    117   1.1      chs #define M68K_PTMAXSIZE	0x70000000	/* UPT map maximum size */
    118   1.1      chs 
    119   1.1      chs /*
    120   1.1      chs  * Kernel virtual address to page table entry and to physical address.
    121   1.1      chs  */
    122   1.1      chs 
    123   1.1      chs #ifdef cesfic
    124   1.1      chs #define	kvtopte(va) \
    125   1.1      chs 	(&Sysmap[((unsigned)(va)) >> PGSHIFT])
    126   1.1      chs #else
    127   1.1      chs #define	kvtopte(va) \
    128   1.1      chs 	(&Sysmap[((unsigned)(va) - VM_MIN_KERNEL_ADDRESS) >> PGSHIFT])
    129   1.1      chs #endif
    130   1.1      chs 
    131   1.1      chs #endif /* !_MACHINE_PTE_H_ */
    132