pte_motorola.h revision 1.9 1 1.9 thorpej /* $NetBSD: pte_motorola.h,v 1.9 2023/12/27 03:03:41 thorpej Exp $ */
2 1.1 chs
3 1.1 chs /*
4 1.8 rmind * Copyright (c) 1988 University of Utah.
5 1.1 chs * Copyright (c) 1982, 1986, 1990, 1993
6 1.1 chs * The Regents of the University of California. All rights reserved.
7 1.2 agc *
8 1.2 agc * This code is derived from software contributed to Berkeley by
9 1.2 agc * the Systems Programming Group of the University of Utah Computer
10 1.2 agc * Science Department.
11 1.2 agc *
12 1.2 agc * Redistribution and use in source and binary forms, with or without
13 1.2 agc * modification, are permitted provided that the following conditions
14 1.2 agc * are met:
15 1.2 agc * 1. Redistributions of source code must retain the above copyright
16 1.2 agc * notice, this list of conditions and the following disclaimer.
17 1.2 agc * 2. Redistributions in binary form must reproduce the above copyright
18 1.2 agc * notice, this list of conditions and the following disclaimer in the
19 1.2 agc * documentation and/or other materials provided with the distribution.
20 1.2 agc * 3. Neither the name of the University nor the names of its contributors
21 1.2 agc * may be used to endorse or promote products derived from this software
22 1.2 agc * without specific prior written permission.
23 1.2 agc *
24 1.2 agc * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
25 1.2 agc * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
26 1.2 agc * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
27 1.2 agc * ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
28 1.2 agc * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
29 1.2 agc * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
30 1.2 agc * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
31 1.2 agc * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
32 1.2 agc * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
33 1.2 agc * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
34 1.2 agc * SUCH DAMAGE.
35 1.2 agc *
36 1.2 agc * from: Utah $Hdr: pte.h 1.13 92/01/20$
37 1.2 agc *
38 1.2 agc * @(#)pte.h 8.1 (Berkeley) 6/10/93
39 1.2 agc */
40 1.1 chs
41 1.1 chs #ifndef _MACHINE_PTE_H_
42 1.1 chs #define _MACHINE_PTE_H_
43 1.1 chs
44 1.9 thorpej #include <m68k/mmu_51.h>
45 1.9 thorpej #include <m68k/mmu_40.h>
46 1.9 thorpej
47 1.1 chs /*
48 1.1 chs * m68k motorola MMU segment/page table entries
49 1.1 chs */
50 1.1 chs
51 1.6 tsutsui typedef u_int st_entry_t; /* segment table entry */
52 1.6 tsutsui typedef u_int pt_entry_t; /* page table entry */
53 1.1 chs
54 1.1 chs #define PT_ENTRY_NULL NULL
55 1.1 chs #define ST_ENTRY_NULL NULL
56 1.1 chs
57 1.7 tsutsui #define PG_SHIFT PGSHIFT
58 1.1 chs
59 1.1 chs #define SG_V 0x00000002 /* segment is valid */
60 1.1 chs #define SG_NV 0x00000000
61 1.1 chs #define SG_PROT 0x00000004 /* access protection mask */
62 1.1 chs #define SG_RO 0x00000004
63 1.1 chs #define SG_RW 0x00000000
64 1.1 chs #define SG_U 0x00000008 /* modified bit (68040) */
65 1.1 chs #define SG_FRAME ((~0) << PG_SHIFT)
66 1.1 chs #define SG_ISHIFT ((PG_SHIFT << 1) - 2) /* 24 or 22 */
67 1.1 chs #define SG_IMASK ((~0) << SG_ISHIFT)
68 1.1 chs #define SG_PSHIFT PG_SHIFT
69 1.1 chs #define SG_PMASK (((~0) << SG_PSHIFT) & ~SG_IMASK)
70 1.1 chs
71 1.1 chs /* 68040 additions */
72 1.1 chs #define SG4_MASK1 0xfe000000
73 1.1 chs #define SG4_SHIFT1 25
74 1.1 chs #define SG4_MASK2 0x01fc0000
75 1.1 chs #define SG4_SHIFT2 18
76 1.1 chs #define SG4_MASK3 (((~0) << PG_SHIFT) & ~(SG4_MASK1 | SG4_MASK2))
77 1.1 chs #define SG4_SHIFT3 PG_SHIFT
78 1.1 chs #define SG4_ADDR1 0xfffffe00
79 1.1 chs #define SG4_ADDR2 ((~0) << (20 - PG_SHIFT))
80 1.1 chs #define SG4_LEV1SIZE 128
81 1.1 chs #define SG4_LEV2SIZE 128
82 1.1 chs #define SG4_LEV3SIZE (1 << (SG4_SHIFT2 - PG_SHIFT)) /* 64 or 32 */
83 1.1 chs
84 1.1 chs #define PG_V 0x00000001
85 1.1 chs #define PG_NV 0x00000000
86 1.1 chs #define PG_PROT 0x00000004
87 1.1 chs #define PG_U 0x00000008
88 1.1 chs #define PG_M 0x00000010
89 1.1 chs #define PG_W 0x00000100
90 1.1 chs #define PG_RO 0x00000004
91 1.1 chs #define PG_RW 0x00000000
92 1.1 chs #define PG_FRAME ((~0) << PG_SHIFT)
93 1.1 chs #define PG_CI 0x00000040
94 1.1 chs #define PG_PFNUM(x) (((x) & PG_FRAME) >> PG_SHIFT)
95 1.1 chs
96 1.1 chs /* 68040 additions */
97 1.1 chs #define PG_CMASK 0x00000060 /* cache mode mask */
98 1.1 chs #define PG_CWT 0x00000000 /* writethrough caching */
99 1.1 chs #define PG_CCB 0x00000020 /* copyback caching */
100 1.1 chs #define PG_CIS 0x00000040 /* cache inhibited serialized */
101 1.1 chs #define PG_CIN 0x00000060 /* cache inhibited nonserialized */
102 1.1 chs #define PG_SO 0x00000080 /* supervisor only */
103 1.1 chs
104 1.1 chs #define M68K_STSIZE (MAXUL2SIZE * SG4_LEV2SIZE * sizeof(st_entry_t))
105 1.1 chs /* user process segment table size */
106 1.4 mhitch #define M68K_MAX_PTSIZE (1 << (32 - PG_SHIFT + 2)) /* max size of UPT */
107 1.4 mhitch #define M68K_MAX_KPTSIZE (M68K_MAX_PTSIZE >> 2) /* max memory to allocate to KPT */
108 1.1 chs #define M68K_PTBASE 0x10000000 /* UPT map base address */
109 1.1 chs #define M68K_PTMAXSIZE 0x70000000 /* UPT map maximum size */
110 1.1 chs
111 1.1 chs /*
112 1.1 chs * Kernel virtual address to page table entry and to physical address.
113 1.1 chs */
114 1.1 chs
115 1.1 chs #ifdef cesfic
116 1.1 chs #define kvtopte(va) \
117 1.1 chs (&Sysmap[((unsigned)(va)) >> PGSHIFT])
118 1.1 chs #else
119 1.1 chs #define kvtopte(va) \
120 1.1 chs (&Sysmap[((unsigned)(va) - VM_MIN_KERNEL_ADDRESS) >> PGSHIFT])
121 1.1 chs #endif
122 1.1 chs
123 1.1 chs #endif /* !_MACHINE_PTE_H_ */
124