Home | History | Annotate | Line # | Download | only in dev
if_snvar.h revision 1.18
      1  1.18  christos /*	$NetBSD: if_snvar.h,v 1.18 2007/03/04 06:00:07 christos Exp $	*/
      2   1.1    briggs 
      3   1.1    briggs /*
      4   1.1    briggs  * Copyright (c) 1991   Algorithmics Ltd (http://www.algor.co.uk)
      5   1.1    briggs  * You may use, copy, and modify this program so long as you retain the
      6   1.1    briggs  * copyright line.
      7   1.1    briggs  */
      8   1.1    briggs 
      9   1.1    briggs /*
     10   1.9    scottr  * if_snvar.h -- National Semiconductor DP8393X (SONIC) NetBSD/mac68k vars
     11   1.1    briggs  */
     12   1.1    briggs 
     13   1.1    briggs /*
     14   1.9    scottr  * Vendor types
     15   1.9    scottr  */
     16   1.9    scottr #define	SN_VENDOR_UNKNOWN	0xff	/* Unknown */
     17   1.9    scottr #define	SN_VENDOR_APPLE		0x00	/* Apple Computer/compatible */
     18   1.9    scottr #define	SN_VENDOR_DAYNA		0x01	/* Dayna/Kinetics EtherPort */
     19  1.10    scottr #define	SN_VENDOR_APPLE16	0x02	/* Apple Twisted Pair NB */
     20  1.14    scottr #define	SN_VENDOR_ASANTELC	0x09	/* Asante Macintosh LC Ethernet */
     21   1.9    scottr 
     22   1.9    scottr /*
     23   1.1    briggs  * Memory access macros. Since we handle SONIC in 16 bit mode (PB5X0)
     24   1.1    briggs  * and 32 bit mode (everything else) using a single GENERIC kernel
     25   1.1    briggs  * binary, all structures have to be accessed using macros which can
     26   1.1    briggs  * adjust the offsets appropriately.
     27   1.1    briggs  */
     28   1.9    scottr #define	SWO(m, a, o, x)	(m ? (*(u_int32_t *)((u_int32_t *)(a) + (o)) = (x)) : \
     29   1.9    scottr 			     (*(u_int16_t *)((u_int16_t *)(a) + (o)) = (x)))
     30   1.9    scottr #define	SRO(m, a, o)	(m ? (*(u_int32_t *)((u_int32_t *)(a) + (o)) & 0xffff) : \
     31   1.9    scottr 			     (*(u_int16_t *)((u_int16_t *)(a) + (o)) & 0xffff))
     32   1.1    briggs 
     33   1.1    briggs /*
     34   1.4    briggs  * Register access macros. We use bus_space_* to talk to the Sonic
     35   1.4    briggs  * registers. A mapping table is used in case a particular configuration
     36   1.4    briggs  * hooked the regs up at non-word offsets.
     37   1.4    briggs  */
     38   1.4    briggs #define	NIC_GET(sc, reg)	(bus_space_read_2((sc)->sc_regt,	\
     39   1.4    briggs 					(sc)->sc_regh,			\
     40   1.9    scottr 					((sc)->sc_reg_map[(reg)])))
     41   1.4    briggs #define	NIC_PUT(sc, reg, val)	(bus_space_write_2((sc)->sc_regt,	\
     42   1.4    briggs 					(sc)->sc_regh,			\
     43   1.4    briggs 					((sc)->sc_reg_map[reg]),	\
     44   1.4    briggs 					(val)))
     45   1.9    scottr 
     46  1.18  christos #define	SONIC_GETDMA(p)	(u_int32_t)(kvtop((void *)(p)))
     47   1.9    scottr 
     48   1.4    briggs #define	SN_REGSIZE	SN_NREGS*4
     49   1.4    briggs 
     50   1.4    briggs /* mac68k does not have any write buffers to flush... */
     51   1.4    briggs #define	wbflush()
     52   1.4    briggs 
     53   1.4    briggs /*
     54   1.1    briggs  * buffer sizes in 32 bit mode
     55   1.8    briggs  * 1 TXpkt is 4 hdr words + (3 * FRAGMAX) + 1 link word == 23 words == 92 bytes
     56   1.1    briggs  *
     57   1.1    briggs  * 1 RxPkt is 7 words == 28 bytes
     58   1.1    briggs  * 1 Rda   is 4 words == 16 bytes
     59   1.8    briggs  *
     60   1.8    briggs  * The CDA is 17 words == 68 bytes
     61   1.8    briggs  *
     62   1.8    briggs  * total space in page 0 = NTDA * 92 + NRRA * 16 + NRDA * 28 + 68
     63   1.1    briggs  */
     64   1.1    briggs 
     65  1.11    briggs #define NRBA    32		/* # receive buffers < NRRA */
     66   1.8    briggs #define RBAMASK (NRBA-1)
     67  1.11    briggs #define NTDA    16		/* # transmit descriptors */
     68  1.11    briggs #define NRRA    64		/* # receive resource descriptors */
     69   1.8    briggs #define RRAMASK (NRRA-1)	/* the reason why NRRA must be power of two */
     70   1.1    briggs 
     71   1.1    briggs #define FCSSIZE 4		/* size of FCS appended to packets */
     72   1.1    briggs 
     73   1.1    briggs /*
     74   1.1    briggs  * maximum receive packet size plus 2 byte pad to make each
     75   1.1    briggs  * one aligned. 4 byte slop (required for eobc)
     76   1.1    briggs  */
     77   1.1    briggs #define RBASIZE(sc)	(sizeof(struct ether_header) + ETHERMTU + FCSSIZE + \
     78   1.1    briggs 			 ((sc)->bitmode ? 6 : 2))
     79   1.1    briggs 
     80   1.1    briggs /*
     81   1.1    briggs  * transmit buffer area
     82   1.1    briggs  */
     83   1.7    scottr #define TXBSIZE	1536	/* 6*2^8 -- the same size as the 8390 TXBUF */
     84   1.1    briggs 
     85   1.9    scottr #define	SN_NPAGES	2 + NRBA + (NTDA/2)
     86   1.1    briggs 
     87   1.1    briggs typedef struct mtd {
     88   1.1    briggs 	void		*mtd_txp;
     89   1.9    scottr 	u_int32_t	mtd_vtxp;
     90  1.18  christos 	void *		mtd_buf;
     91   1.9    scottr 	u_int32_t	mtd_vbuf;
     92   1.9    scottr 	struct mbuf	*mtd_mbuf;
     93   1.1    briggs } mtd_t;
     94   1.1    briggs 
     95   1.1    briggs /*
     96   1.1    briggs  * The sn_softc for Mac68k if_sn.
     97   1.1    briggs  */
     98   1.1    briggs typedef struct sn_softc {
     99   1.9    scottr 	struct device	sc_dev;
    100   1.9    scottr 	struct ethercom	sc_ethercom;
    101   1.2        is #define	sc_if		sc_ethercom.ec_if	/* network visible interface */
    102   1.1    briggs 
    103   1.1    briggs 	bus_space_tag_t		sc_regt;
    104   1.1    briggs 	bus_space_handle_t	sc_regh;
    105   1.1    briggs 
    106   1.9    scottr 	int		bitmode;	/* 32 bit mode == 1, 16 == 0 */
    107   1.4    briggs 	bus_size_t	sc_reg_map[SN_NREGS];	/* register offsets */
    108   1.1    briggs 
    109   1.4    briggs 	u_int16_t	snr_dcr;	/* DCR for this instance */
    110   1.4    briggs 	u_int16_t	snr_dcr2;	/* DCR2 for this instance */
    111   1.9    scottr 	int		slotno;		/* Slot number */
    112   1.1    briggs 
    113   1.9    scottr 	int		sc_rramark;	/* index into p_rra of wp */
    114   1.9    scottr 	void		*p_rra[NRRA];	/* RX resource descs */
    115   1.9    scottr 	u_int32_t	v_rra[NRRA];	/* DMA addresses of p_rra */
    116   1.9    scottr 	u_int32_t	v_rea;		/* ptr to the end of the rra space */
    117   1.9    scottr 
    118   1.9    scottr 	int		sc_rxmark;	/* current hw pos in rda ring */
    119   1.9    scottr 	int		sc_rdamark;	/* current sw pos in rda ring */
    120   1.9    scottr 	int		sc_nrda;	/* total number of RDAs */
    121  1.18  christos 	void *		p_rda;
    122   1.9    scottr 	u_int32_t	v_rda;
    123   1.1    briggs 
    124  1.18  christos 	void *		rbuf[NRBA];
    125   1.1    briggs 
    126   1.1    briggs 	struct mtd	mtda[NTDA];
    127   1.1    briggs 	int		mtd_hw;		/* idx of first mtd given to hw */
    128   1.1    briggs 	int		mtd_prev;	/* idx of last mtd given to hardware */
    129   1.1    briggs 	int		mtd_free;	/* next free mtd to use */
    130   1.1    briggs 	int		mtd_tlinko;	/*
    131   1.1    briggs 					 * offset of tlink of last txp given
    132   1.1    briggs 					 * to SONIC. Need to clear EOL on
    133   1.1    briggs 					 * this word to add a desc.
    134   1.1    briggs 					 */
    135   1.9    scottr 	int		mtd_pint;	/* Counter to set TXP_PINT */
    136   1.1    briggs 
    137   1.1    briggs 	void		*p_cda;
    138   1.9    scottr 	u_int32_t	v_cda;
    139   1.1    briggs 
    140   1.4    briggs 	unsigned char	*space;
    141   1.1    briggs } sn_softc_t;
    142   1.1    briggs 
    143   1.1    briggs /*
    144   1.1    briggs  * Accessing SONIC data structures and registers as 32 bit values
    145   1.1    briggs  * makes code endianess independent.  The SONIC is however always in
    146   1.1    briggs  * bigendian mode so it is necessary to ensure that data structures shared
    147   1.1    briggs  * between the CPU and the SONIC are always in bigendian order.
    148   1.1    briggs  */
    149   1.1    briggs 
    150   1.1    briggs /*
    151   1.1    briggs  * Receive Resource Descriptor
    152   1.1    briggs  * This structure describes the buffers into which packets
    153   1.1    briggs  * will be received.  Note that more than one packet may be
    154   1.1    briggs  * packed into a single buffer if constraints permit.
    155   1.1    briggs  */
    156   1.1    briggs #define	RXRSRC_PTRLO	0	/* buffer address LO */
    157   1.1    briggs #define	RXRSRC_PTRHI	1	/* buffer address HI */
    158   1.1    briggs #define	RXRSRC_WCLO	2	/* buffer size (16bit words) LO */
    159   1.1    briggs #define	RXRSRC_WCHI	3	/* buffer size (16bit words) HI */
    160   1.1    briggs 
    161   1.1    briggs #define	RXRSRC_SIZE(sc)	(sc->bitmode ? (4 * 4) : (4 * 2))
    162   1.1    briggs 
    163   1.1    briggs /*
    164   1.1    briggs  * Receive Descriptor
    165   1.1    briggs  * This structure holds information about packets received.
    166   1.1    briggs  */
    167   1.1    briggs #define	RXPKT_STATUS	0
    168   1.1    briggs #define	RXPKT_BYTEC	1
    169   1.1    briggs #define	RXPKT_PTRLO	2
    170   1.1    briggs #define	RXPKT_PTRHI	3
    171   1.1    briggs #define	RXPKT_SEQNO	4
    172   1.1    briggs #define	RXPKT_RLINK	5
    173   1.1    briggs #define	RXPKT_INUSE	6
    174   1.1    briggs #define	RXPKT_SIZE(sc)	(sc->bitmode ? (7 * 4) : (7 * 2))
    175   1.1    briggs 
    176   1.1    briggs #define RBASEQ(x) (((x)>>8)&0xff)
    177   1.1    briggs #define PSNSEQ(x) ((x) & 0xff)
    178   1.1    briggs 
    179   1.1    briggs /*
    180   1.1    briggs  * Transmit Descriptor
    181   1.1    briggs  * This structure holds information about packets to be transmitted.
    182   1.1    briggs  */
    183   1.5    briggs #define FRAGMAX	8		/* maximum number of fragments in a packet */
    184   1.1    briggs 
    185   1.1    briggs #define	TXP_STATUS	0	/* + transmitted packet status */
    186   1.1    briggs #define	TXP_CONFIG	1	/* transmission configuration */
    187   1.1    briggs #define	TXP_PKTSIZE	2	/* entire packet size in bytes */
    188   1.1    briggs #define	TXP_FRAGCNT	3	/* # fragments in packet */
    189   1.1    briggs 
    190   1.1    briggs #define	TXP_FRAGOFF	4	/* offset to first fragment */
    191   1.1    briggs #define	TXP_FRAGSIZE	3	/* size of each fragment desc */
    192   1.1    briggs #define	TXP_FPTRLO	0	/* ptr to packet fragment LO */
    193   1.1    briggs #define	TXP_FPTRHI	1	/* ptr to packet fragment HI */
    194   1.1    briggs #define	TXP_FSIZE	2	/* fragment size */
    195   1.1    briggs 
    196   1.5    briggs #define	TXP_WORDS	TXP_FRAGOFF + (FRAGMAX*TXP_FRAGSIZE) + 1	/* 1 for tlink */
    197   1.1    briggs #define	TXP_SIZE(sc)	((sc->bitmode) ? (TXP_WORDS*4) : (TXP_WORDS*2))
    198   1.1    briggs 
    199   1.1    briggs #define EOL	0x0001		/* end of list marker for link fields */
    200   1.1    briggs 
    201   1.1    briggs /*
    202   1.1    briggs  * CDA, the CAM descriptor area. The SONIC has a 16 entry CAM to
    203   1.1    briggs  * match incoming addresses against. It is programmed via DMA
    204   1.1    briggs  * from a memory region.
    205   1.1    briggs  */
    206   1.1    briggs #define MAXCAM	16	/* number of user entries in CAM */
    207   1.1    briggs #define	CDA_CAMDESC	4	/* # words i na descriptor */
    208   1.1    briggs #define	CDA_CAMEP	0	/* CAM Address Port 0 xx-xx-xx-xx-YY-YY */
    209   1.1    briggs #define	CDA_CAMAP0	1	/* CAM Address Port 1 xx-xx-YY-YY-xx-xx */
    210   1.1    briggs #define	CDA_CAMAP1	2	/* CAM Address Port 2 YY-YY-xx-xx-xx-xx */
    211   1.1    briggs #define	CDA_CAMAP2	3
    212   1.1    briggs #define	CDA_ENABLE	64	/* mask enabling CAM entries */
    213   1.1    briggs #define	CDA_SIZE(sc)	((4*16 + 1) * ((sc->bitmode) ? 4 : 2))
    214   1.1    briggs 
    215  1.16       chs int	snsetup(struct sn_softc *, u_int8_t *);
    216  1.16       chs void	snintr(void *);
    217  1.16       chs void	sn_get_enaddr(bus_space_tag_t, bus_space_handle_t, bus_size_t,
    218  1.16       chs 		      u_char *);
    219