if_snvar.h revision 1.8 1 1.8 briggs /* $NetBSD: if_snvar.h,v 1.8 1997/04/25 03:40:09 briggs Exp $ */
2 1.1 briggs
3 1.1 briggs /*
4 1.1 briggs * Copyright (c) 1991 Algorithmics Ltd (http://www.algor.co.uk)
5 1.1 briggs * You may use, copy, and modify this program so long as you retain the
6 1.1 briggs * copyright line.
7 1.1 briggs */
8 1.1 briggs
9 1.1 briggs /*
10 1.4 briggs * if_snvar.h -- National Semiconductor DP83932BVF (SONIC) NetBSD/mac68k vars
11 1.1 briggs */
12 1.1 briggs
13 1.1 briggs /*
14 1.1 briggs * Memory access macros. Since we handle SONIC in 16 bit mode (PB5X0)
15 1.1 briggs * and 32 bit mode (everything else) using a single GENERIC kernel
16 1.1 briggs * binary, all structures have to be accessed using macros which can
17 1.1 briggs * adjust the offsets appropriately.
18 1.1 briggs */
19 1.1 briggs #define SWO(m, a, o, x) (m ? (*(u_int32_t *)((u_int32_t *)a + o) = (x)) : \
20 1.1 briggs (*(u_int16_t *)((u_int16_t *)a + o) = (x)))
21 1.1 briggs #define SRO(m, a, o) (m ? (*(u_int32_t *)((u_int32_t *)a + o) & 0xffff) : \
22 1.1 briggs (*(u_int16_t *)((u_int16_t *)a + o) & 0xffff))
23 1.1 briggs
24 1.1 briggs /*
25 1.4 briggs * Register access macros. We use bus_space_* to talk to the Sonic
26 1.4 briggs * registers. A mapping table is used in case a particular configuration
27 1.4 briggs * hooked the regs up at non-word offsets.
28 1.4 briggs */
29 1.4 briggs #define NIC_GET(sc, reg) (bus_space_read_2((sc)->sc_regt, \
30 1.4 briggs (sc)->sc_regh, \
31 1.4 briggs ((sc)->sc_reg_map[reg])))
32 1.4 briggs #define NIC_PUT(sc, reg, val) (bus_space_write_2((sc)->sc_regt, \
33 1.4 briggs (sc)->sc_regh, \
34 1.4 briggs ((sc)->sc_reg_map[reg]), \
35 1.4 briggs (val)))
36 1.4 briggs #define SN_REGSIZE SN_NREGS*4
37 1.4 briggs
38 1.4 briggs /* mac68k does not have any write buffers to flush... */
39 1.4 briggs #define wbflush()
40 1.4 briggs
41 1.4 briggs /*
42 1.1 briggs * buffer sizes in 32 bit mode
43 1.8 briggs * 1 TXpkt is 4 hdr words + (3 * FRAGMAX) + 1 link word == 23 words == 92 bytes
44 1.1 briggs *
45 1.1 briggs * 1 RxPkt is 7 words == 28 bytes
46 1.1 briggs * 1 Rda is 4 words == 16 bytes
47 1.8 briggs *
48 1.8 briggs * The CDA is 17 words == 68 bytes
49 1.8 briggs *
50 1.8 briggs * total space in page 0 = NTDA * 92 + NRRA * 16 + NRDA * 28 + 68
51 1.1 briggs */
52 1.1 briggs
53 1.8 briggs #define NRBA 8 /* # receive buffers < NRRA */
54 1.8 briggs #define RBAMASK (NRBA-1)
55 1.8 briggs #define NRDA 146
56 1.8 briggs #define NTDA 8 /* # transmit descriptors */
57 1.8 briggs #define NRRA 16 /* # receive resource descriptors */
58 1.8 briggs #define RRAMASK (NRRA-1) /* the reason why NRRA must be power of two */
59 1.1 briggs
60 1.1 briggs #define FCSSIZE 4 /* size of FCS appended to packets */
61 1.1 briggs
62 1.1 briggs /*
63 1.1 briggs * maximum receive packet size plus 2 byte pad to make each
64 1.1 briggs * one aligned. 4 byte slop (required for eobc)
65 1.1 briggs */
66 1.1 briggs #define RBASIZE(sc) (sizeof(struct ether_header) + ETHERMTU + FCSSIZE + \
67 1.1 briggs ((sc)->bitmode ? 6 : 2))
68 1.1 briggs
69 1.1 briggs /*
70 1.1 briggs * transmit buffer area
71 1.1 briggs */
72 1.8 briggs #define NTXB NTDA /* Number of xmit buffers */
73 1.7 scottr #define TXBSIZE 1536 /* 6*2^8 -- the same size as the 8390 TXBUF */
74 1.1 briggs
75 1.8 briggs #define SN_NPAGES 2 + 8 + 4
76 1.4 briggs
77 1.1 briggs /*
78 1.1 briggs * Statistics collected over time
79 1.1 briggs */
80 1.1 briggs struct sn_stats {
81 1.7 scottr int ls_opacks; /* packets transmitted */
82 1.7 scottr int ls_ipacks; /* packets received */
83 1.7 scottr int ls_tdr; /* contents of tdr after collision */
84 1.7 scottr int ls_tdef; /* packets where had to wait */
85 1.7 scottr int ls_tone; /* packets with one retry */
86 1.7 scottr int ls_tmore; /* packets with more than one retry */
87 1.7 scottr int ls_tbuff; /* transmit buff errors */
88 1.7 scottr int ls_tuflo; /* " uflo " */
89 1.7 scottr int ls_tlcol;
90 1.7 scottr int ls_tlcar;
91 1.7 scottr int ls_trtry;
92 1.7 scottr int ls_rbuff; /* receive buff errors */
93 1.7 scottr int ls_rfram; /* framing */
94 1.7 scottr int ls_roflo; /* overflow */
95 1.7 scottr int ls_rcrc;
96 1.7 scottr int ls_rrng; /* rx ring sequence error */
97 1.7 scottr int ls_babl; /* chip babl error */
98 1.7 scottr int ls_cerr; /* collision error */
99 1.7 scottr int ls_miss; /* missed packet */
100 1.7 scottr int ls_merr; /* memory error */
101 1.7 scottr int ls_copies; /* copies due to out of range mbufs */
102 1.7 scottr int ls_maxmbufs; /* max mbufs on transmit */
103 1.7 scottr int ls_maxslots; /* max ring slots on transmit */
104 1.1 briggs };
105 1.1 briggs
106 1.1 briggs typedef struct mtd {
107 1.1 briggs void *mtd_txp;
108 1.1 briggs int mtd_vtxp;
109 1.1 briggs unsigned char *mtd_buf;
110 1.1 briggs } mtd_t;
111 1.1 briggs
112 1.1 briggs /*
113 1.1 briggs * The sn_softc for Mac68k if_sn.
114 1.1 briggs */
115 1.1 briggs typedef struct sn_softc {
116 1.1 briggs struct device sc_dev;
117 1.2 is struct ethercom sc_ethercom;
118 1.2 is #define sc_if sc_ethercom.ec_if /* network visible interface */
119 1.1 briggs
120 1.1 briggs bus_space_tag_t sc_regt;
121 1.1 briggs bus_space_handle_t sc_regh;
122 1.1 briggs
123 1.1 briggs struct sn_stats sc_sum;
124 1.1 briggs short sc_iflags;
125 1.1 briggs unsigned short bitmode; /* 32 bit mode == 1, 16 == 0 */
126 1.4 briggs bus_size_t sc_reg_map[SN_NREGS]; /* register offsets */
127 1.1 briggs
128 1.4 briggs u_int16_t snr_dcr; /* DCR for this instance */
129 1.4 briggs u_int16_t snr_dcr2; /* DCR2 for this instance */
130 1.1 briggs int slotno; /* Slot number */
131 1.4 briggs
132 1.1 briggs int sc_rxmark; /* pos. in rx ring for reading buffs */
133 1.1 briggs int sc_rramark; /* index into p_rra of wp */
134 1.1 briggs void *p_rra[NRRA]; /* RX resource descs */
135 1.1 briggs int v_rra[NRRA]; /* DMA addresses of p_rra */
136 1.1 briggs int v_rea; /* ptr to the end of the rra space */
137 1.1 briggs
138 1.1 briggs int sc_rdamark;
139 1.1 briggs void *p_rda[NRDA];
140 1.1 briggs int v_rda[NRDA];
141 1.1 briggs
142 1.1 briggs caddr_t rbuf[NRBA];
143 1.1 briggs
144 1.1 briggs int sc_missed; /* missed packet counter */
145 1.1 briggs
146 1.1 briggs int txb_cnt; /* total number of xmit buffers */
147 1.1 briggs int txb_inuse; /* number of active xmit buffers */
148 1.1 briggs int txb_new; /* index of next open slot. */
149 1.1 briggs
150 1.1 briggs struct mtd mtda[NTDA];
151 1.1 briggs int mtd_hw; /* idx of first mtd given to hw */
152 1.1 briggs int mtd_prev; /* idx of last mtd given to hardware */
153 1.1 briggs int mtd_free; /* next free mtd to use */
154 1.1 briggs int mtd_tlinko; /*
155 1.1 briggs * offset of tlink of last txp given
156 1.1 briggs * to SONIC. Need to clear EOL on
157 1.1 briggs * this word to add a desc.
158 1.1 briggs */
159 1.1 briggs
160 1.1 briggs caddr_t tbuf[NTXB];
161 1.1 briggs int vtbuf[NTXB]; /* DMA address of tbuf */
162 1.1 briggs
163 1.1 briggs void *p_cda;
164 1.1 briggs int v_cda;
165 1.1 briggs
166 1.4 briggs unsigned char *space;
167 1.1 briggs } sn_softc_t;
168 1.1 briggs
169 1.1 briggs /*
170 1.1 briggs * Accessing SONIC data structures and registers as 32 bit values
171 1.1 briggs * makes code endianess independent. The SONIC is however always in
172 1.1 briggs * bigendian mode so it is necessary to ensure that data structures shared
173 1.1 briggs * between the CPU and the SONIC are always in bigendian order.
174 1.1 briggs */
175 1.1 briggs
176 1.1 briggs /*
177 1.1 briggs * Receive Resource Descriptor
178 1.1 briggs * This structure describes the buffers into which packets
179 1.1 briggs * will be received. Note that more than one packet may be
180 1.1 briggs * packed into a single buffer if constraints permit.
181 1.1 briggs */
182 1.1 briggs #define RXRSRC_PTRLO 0 /* buffer address LO */
183 1.1 briggs #define RXRSRC_PTRHI 1 /* buffer address HI */
184 1.1 briggs #define RXRSRC_WCLO 2 /* buffer size (16bit words) LO */
185 1.1 briggs #define RXRSRC_WCHI 3 /* buffer size (16bit words) HI */
186 1.1 briggs
187 1.1 briggs #define RXRSRC_SIZE(sc) (sc->bitmode ? (4 * 4) : (4 * 2))
188 1.1 briggs
189 1.1 briggs /*
190 1.1 briggs * Receive Descriptor
191 1.1 briggs * This structure holds information about packets received.
192 1.1 briggs */
193 1.1 briggs #define RXPKT_STATUS 0
194 1.1 briggs #define RXPKT_BYTEC 1
195 1.1 briggs #define RXPKT_PTRLO 2
196 1.1 briggs #define RXPKT_PTRHI 3
197 1.1 briggs #define RXPKT_SEQNO 4
198 1.1 briggs #define RXPKT_RLINK 5
199 1.1 briggs #define RXPKT_INUSE 6
200 1.1 briggs #define RXPKT_SIZE(sc) (sc->bitmode ? (7 * 4) : (7 * 2))
201 1.1 briggs
202 1.1 briggs #define RBASEQ(x) (((x)>>8)&0xff)
203 1.1 briggs #define PSNSEQ(x) ((x) & 0xff)
204 1.1 briggs
205 1.1 briggs /*
206 1.1 briggs * Transmit Descriptor
207 1.1 briggs * This structure holds information about packets to be transmitted.
208 1.1 briggs */
209 1.5 briggs #define FRAGMAX 8 /* maximum number of fragments in a packet */
210 1.1 briggs
211 1.1 briggs #define TXP_STATUS 0 /* + transmitted packet status */
212 1.1 briggs #define TXP_CONFIG 1 /* transmission configuration */
213 1.1 briggs #define TXP_PKTSIZE 2 /* entire packet size in bytes */
214 1.1 briggs #define TXP_FRAGCNT 3 /* # fragments in packet */
215 1.1 briggs
216 1.1 briggs #define TXP_FRAGOFF 4 /* offset to first fragment */
217 1.1 briggs #define TXP_FRAGSIZE 3 /* size of each fragment desc */
218 1.1 briggs #define TXP_FPTRLO 0 /* ptr to packet fragment LO */
219 1.1 briggs #define TXP_FPTRHI 1 /* ptr to packet fragment HI */
220 1.1 briggs #define TXP_FSIZE 2 /* fragment size */
221 1.1 briggs
222 1.5 briggs #define TXP_WORDS TXP_FRAGOFF + (FRAGMAX*TXP_FRAGSIZE) + 1 /* 1 for tlink */
223 1.1 briggs #define TXP_SIZE(sc) ((sc->bitmode) ? (TXP_WORDS*4) : (TXP_WORDS*2))
224 1.1 briggs
225 1.1 briggs #define EOL 0x0001 /* end of list marker for link fields */
226 1.1 briggs
227 1.1 briggs /*
228 1.1 briggs * CDA, the CAM descriptor area. The SONIC has a 16 entry CAM to
229 1.1 briggs * match incoming addresses against. It is programmed via DMA
230 1.1 briggs * from a memory region.
231 1.1 briggs */
232 1.1 briggs #define MAXCAM 16 /* number of user entries in CAM */
233 1.1 briggs #define CDA_CAMDESC 4 /* # words i na descriptor */
234 1.1 briggs #define CDA_CAMEP 0 /* CAM Address Port 0 xx-xx-xx-xx-YY-YY */
235 1.1 briggs #define CDA_CAMAP0 1 /* CAM Address Port 1 xx-xx-YY-YY-xx-xx */
236 1.1 briggs #define CDA_CAMAP1 2 /* CAM Address Port 2 YY-YY-xx-xx-xx-xx */
237 1.1 briggs #define CDA_CAMAP2 3
238 1.1 briggs #define CDA_ENABLE 64 /* mask enabling CAM entries */
239 1.1 briggs #define CDA_SIZE(sc) ((4*16 + 1) * ((sc->bitmode) ? 4 : 2))
240 1.1 briggs
241 1.4 briggs int snsetup __P((struct sn_softc *sc, u_int8_t *));
242 1.4 briggs void snintr __P((void *, int));
243 1.6 briggs void sn_get_enaddr __P((bus_space_tag_t t, bus_space_handle_t h,
244 1.7 scottr vm_offset_t o, u_char *dst));
245