if_snvar.h revision 1.5 1 /* $NetBSD: if_snvar.h,v 1.5 1997/04/10 03:22:47 briggs Exp $ */
2
3 /*
4 * Copyright (c) 1991 Algorithmics Ltd (http://www.algor.co.uk)
5 * You may use, copy, and modify this program so long as you retain the
6 * copyright line.
7 */
8
9 /*
10 * if_snvar.h -- National Semiconductor DP83932BVF (SONIC) NetBSD/mac68k vars
11 */
12
13 /*
14 * Memory access macros. Since we handle SONIC in 16 bit mode (PB5X0)
15 * and 32 bit mode (everything else) using a single GENERIC kernel
16 * binary, all structures have to be accessed using macros which can
17 * adjust the offsets appropriately.
18 */
19 #define SWO(m, a, o, x) (m ? (*(u_int32_t *)((u_int32_t *)a + o) = (x)) : \
20 (*(u_int16_t *)((u_int16_t *)a + o) = (x)))
21 #define SRO(m, a, o) (m ? (*(u_int32_t *)((u_int32_t *)a + o) & 0xffff) : \
22 (*(u_int16_t *)((u_int16_t *)a + o) & 0xffff))
23
24 /*
25 * Register access macros. We use bus_space_* to talk to the Sonic
26 * registers. A mapping table is used in case a particular configuration
27 * hooked the regs up at non-word offsets.
28 */
29 #define NIC_GET(sc, reg) (bus_space_read_2((sc)->sc_regt, \
30 (sc)->sc_regh, \
31 ((sc)->sc_reg_map[reg])))
32 #define NIC_PUT(sc, reg, val) (bus_space_write_2((sc)->sc_regt, \
33 (sc)->sc_regh, \
34 ((sc)->sc_reg_map[reg]), \
35 (val)))
36 #define SN_REGSIZE SN_NREGS*4
37
38 /* mac68k does not have any write buffers to flush... */
39 #define wbflush()
40
41 /*
42 * buffer sizes in 32 bit mode
43 * 1 TXpkt is 4 hdr words + (3 * FRAGMAX) + 1 link word
44 * FRAGMAX == 16 => 54 words == 216 bytes
45 *
46 * 1 RxPkt is 7 words == 28 bytes
47 * 1 Rda is 4 words == 16 bytes
48 */
49
50 #define NRBA 8 /* # receive buffers < NRRA */
51 #define RBAMASK (NRBA-1)
52 #define NRDA NRBA*4
53 #define NTDA 4 /* # transmit descriptors */
54 #define NRRA 32 /* # receive resource descriptors */
55 #define RRAMASK (NRRA-1) /* the reason why it must be power of two */
56
57 #define FCSSIZE 4 /* size of FCS appended to packets */
58
59 /*
60 * maximum receive packet size plus 2 byte pad to make each
61 * one aligned. 4 byte slop (required for eobc)
62 */
63 #define RBASIZE(sc) (sizeof(struct ether_header) + ETHERMTU + FCSSIZE + \
64 ((sc)->bitmode ? 6 : 2))
65
66 /*
67 * transmit buffer area
68 */
69 #define NTXB 10 /* Number of xmit buffers */
70 #define TXBSIZE 1536 /* 6*2^8 -- the same size as the 8390 TXBUF */
71
72 #define SN_NPAGES 1 + 8 + 5
73
74 /*
75 * Statistics collected over time
76 */
77 struct sn_stats {
78 int ls_opacks; /* packets transmitted */
79 int ls_ipacks; /* packets received */
80 int ls_tdr; /* contents of tdr after collision */
81 int ls_tdef; /* packets where had to wait */
82 int ls_tone; /* packets with one retry */
83 int ls_tmore; /* packets with more than one retry */
84 int ls_tbuff; /* transmit buff errors */
85 int ls_tuflo; /* " uflo " */
86 int ls_tlcol;
87 int ls_tlcar;
88 int ls_trtry;
89 int ls_rbuff; /* receive buff errors */
90 int ls_rfram; /* framing */
91 int ls_roflo; /* overflow */
92 int ls_rcrc;
93 int ls_rrng; /* rx ring sequence error */
94 int ls_babl; /* chip babl error */
95 int ls_cerr; /* collision error */
96 int ls_miss; /* missed packet */
97 int ls_merr; /* memory error */
98 int ls_copies; /* copies due to out of range mbufs */
99 int ls_maxmbufs; /* max mbufs on transmit */
100 int ls_maxslots; /* max ring slots on transmit */
101 };
102
103 typedef struct mtd {
104 void *mtd_txp;
105 int mtd_vtxp;
106 unsigned char *mtd_buf;
107 } mtd_t;
108
109 /*
110 * The sn_softc for Mac68k if_sn.
111 */
112 typedef struct sn_softc {
113 struct device sc_dev;
114 struct ethercom sc_ethercom;
115 #define sc_if sc_ethercom.ec_if /* network visible interface */
116
117 bus_space_tag_t sc_regt;
118 bus_space_handle_t sc_regh;
119
120 struct sn_stats sc_sum;
121 short sc_iflags;
122 unsigned short bitmode; /* 32 bit mode == 1, 16 == 0 */
123 bus_size_t sc_reg_map[SN_NREGS]; /* register offsets */
124
125 u_int16_t snr_dcr; /* DCR for this instance */
126 u_int16_t snr_dcr2; /* DCR2 for this instance */
127 int slotno; /* Slot number */
128
129 int sc_rxmark; /* pos. in rx ring for reading buffs */
130 int sc_rramark; /* index into p_rra of wp */
131 void *p_rra[NRRA]; /* RX resource descs */
132 int v_rra[NRRA]; /* DMA addresses of p_rra */
133 int v_rea; /* ptr to the end of the rra space */
134
135 int sc_rdamark;
136 void *p_rda[NRDA];
137 int v_rda[NRDA];
138
139 caddr_t rbuf[NRBA];
140
141 int sc_missed; /* missed packet counter */
142
143 int txb_cnt; /* total number of xmit buffers */
144 int txb_inuse; /* number of active xmit buffers */
145 int txb_new; /* index of next open slot. */
146
147 struct mtd mtda[NTDA];
148 int mtd_hw; /* idx of first mtd given to hw */
149 int mtd_prev; /* idx of last mtd given to hardware */
150 int mtd_free; /* next free mtd to use */
151 int mtd_tlinko; /*
152 * offset of tlink of last txp given
153 * to SONIC. Need to clear EOL on
154 * this word to add a desc.
155 */
156
157 caddr_t tbuf[NTXB];
158 int vtbuf[NTXB]; /* DMA address of tbuf */
159
160 void *p_cda;
161 int v_cda;
162
163 unsigned char *space;
164 } sn_softc_t;
165
166 /*
167 * Accessing SONIC data structures and registers as 32 bit values
168 * makes code endianess independent. The SONIC is however always in
169 * bigendian mode so it is necessary to ensure that data structures shared
170 * between the CPU and the SONIC are always in bigendian order.
171 */
172
173 /*
174 * Receive Resource Descriptor
175 * This structure describes the buffers into which packets
176 * will be received. Note that more than one packet may be
177 * packed into a single buffer if constraints permit.
178 */
179 #define RXRSRC_PTRLO 0 /* buffer address LO */
180 #define RXRSRC_PTRHI 1 /* buffer address HI */
181 #define RXRSRC_WCLO 2 /* buffer size (16bit words) LO */
182 #define RXRSRC_WCHI 3 /* buffer size (16bit words) HI */
183
184 #define RXRSRC_SIZE(sc) (sc->bitmode ? (4 * 4) : (4 * 2))
185
186 /*
187 * Receive Descriptor
188 * This structure holds information about packets received.
189 */
190 #define RXPKT_STATUS 0
191 #define RXPKT_BYTEC 1
192 #define RXPKT_PTRLO 2
193 #define RXPKT_PTRHI 3
194 #define RXPKT_SEQNO 4
195 #define RXPKT_RLINK 5
196 #define RXPKT_INUSE 6
197 #define RXPKT_SIZE(sc) (sc->bitmode ? (7 * 4) : (7 * 2))
198
199 #define RBASEQ(x) (((x)>>8)&0xff)
200 #define PSNSEQ(x) ((x) & 0xff)
201
202 /*
203 * Transmit Descriptor
204 * This structure holds information about packets to be transmitted.
205 */
206 #define FRAGMAX 8 /* maximum number of fragments in a packet */
207
208 #define TXP_STATUS 0 /* + transmitted packet status */
209 #define TXP_CONFIG 1 /* transmission configuration */
210 #define TXP_PKTSIZE 2 /* entire packet size in bytes */
211 #define TXP_FRAGCNT 3 /* # fragments in packet */
212
213 #define TXP_FRAGOFF 4 /* offset to first fragment */
214 #define TXP_FRAGSIZE 3 /* size of each fragment desc */
215 #define TXP_FPTRLO 0 /* ptr to packet fragment LO */
216 #define TXP_FPTRHI 1 /* ptr to packet fragment HI */
217 #define TXP_FSIZE 2 /* fragment size */
218
219 #define TXP_WORDS TXP_FRAGOFF + (FRAGMAX*TXP_FRAGSIZE) + 1 /* 1 for tlink */
220 #define TXP_SIZE(sc) ((sc->bitmode) ? (TXP_WORDS*4) : (TXP_WORDS*2))
221
222 #define EOL 0x0001 /* end of list marker for link fields */
223
224 /*
225 * CDA, the CAM descriptor area. The SONIC has a 16 entry CAM to
226 * match incoming addresses against. It is programmed via DMA
227 * from a memory region.
228 */
229 #define MAXCAM 16 /* number of user entries in CAM */
230 #define CDA_CAMDESC 4 /* # words i na descriptor */
231 #define CDA_CAMEP 0 /* CAM Address Port 0 xx-xx-xx-xx-YY-YY */
232 #define CDA_CAMAP0 1 /* CAM Address Port 1 xx-xx-YY-YY-xx-xx */
233 #define CDA_CAMAP1 2 /* CAM Address Port 2 YY-YY-xx-xx-xx-xx */
234 #define CDA_CAMAP2 3
235 #define CDA_ENABLE 64 /* mask enabling CAM entries */
236 #define CDA_SIZE(sc) ((4*16 + 1) * ((sc->bitmode) ? 4 : 2))
237
238 int snsetup __P((struct sn_softc *sc, u_int8_t *));
239 void snintr __P((void *, int));
240