Home | History | Annotate | Line # | Download | only in dev
mac68k5380.c revision 1.18
      1  1.18  briggs /*	$NetBSD: mac68k5380.c,v 1.18 1996/02/03 23:17:53 briggs Exp $	*/
      2   1.1  briggs 
      3   1.1  briggs /*
      4   1.1  briggs  * Copyright (c) 1995 Allen Briggs
      5   1.1  briggs  * All rights reserved.
      6   1.1  briggs  *
      7   1.1  briggs  * Redistribution and use in source and binary forms, with or without
      8   1.1  briggs  * modification, are permitted provided that the following conditions
      9   1.1  briggs  * are met:
     10   1.1  briggs  * 1. Redistributions of source code must retain the above copyright
     11   1.1  briggs  *    notice, this list of conditions and the following disclaimer.
     12   1.1  briggs  * 2. Redistributions in binary form must reproduce the above copyright
     13   1.1  briggs  *    notice, this list of conditions and the following disclaimer in the
     14   1.1  briggs  *    documentation and/or other materials provided with the distribution.
     15   1.1  briggs  * 3. All advertising materials mentioning features or use of this software
     16   1.1  briggs  *    must display the following acknowledgement:
     17   1.1  briggs  *      This product includes software developed by Allen Briggs
     18   1.1  briggs  * 4. The name of the author may not be used to endorse or promote products
     19   1.1  briggs  *    derived from this software without specific prior written permission
     20   1.1  briggs  *
     21   1.1  briggs  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     22   1.1  briggs  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     23   1.1  briggs  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     24   1.1  briggs  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     25   1.1  briggs  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     26   1.1  briggs  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     27   1.1  briggs  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     28   1.1  briggs  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     29   1.1  briggs  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     30   1.1  briggs  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     31   1.1  briggs  *
     32   1.1  briggs  * Derived from atari5380.c for the mac68k port of NetBSD.
     33   1.1  briggs  *
     34   1.1  briggs  */
     35   1.1  briggs 
     36   1.1  briggs #include <sys/param.h>
     37   1.1  briggs #include <sys/systm.h>
     38   1.1  briggs #include <sys/kernel.h>
     39   1.1  briggs #include <sys/device.h>
     40  1.10  briggs #include <sys/dkstat.h>
     41   1.1  briggs #include <sys/syslog.h>
     42   1.1  briggs #include <sys/buf.h>
     43   1.1  briggs #include <scsi/scsi_all.h>
     44   1.1  briggs #include <scsi/scsi_message.h>
     45   1.1  briggs #include <scsi/scsiconf.h>
     46   1.1  briggs 
     47   1.1  briggs /*
     48   1.1  briggs  * Include the driver definitions
     49   1.1  briggs  */
     50   1.5  briggs #include <mac68k/dev/ncr5380reg.h>
     51   1.1  briggs 
     52   1.1  briggs #include <machine/stdarg.h>
     53   1.1  briggs 
     54   1.1  briggs #include "../mac68k/via.h"
     55   1.1  briggs 
     56   1.1  briggs /*
     57   1.1  briggs  * Set the various driver options
     58   1.1  briggs  */
     59   1.1  briggs #define	NREQ		18	/* Size of issue queue			*/
     60   1.1  briggs #define	AUTO_SENSE	1	/* Automatically issue a request-sense 	*/
     61   1.1  briggs 
     62   1.1  briggs #define	DRNAME		ncrscsi	/* used in various prints	*/
     63   1.1  briggs #undef	DBG_SEL			/* Show the selection process		*/
     64   1.1  briggs #undef	DBG_REQ			/* Show enqueued/ready requests		*/
     65   1.1  briggs #undef	DBG_NOWRITE		/* Do not allow writes to the targets	*/
     66   1.1  briggs #undef	DBG_PIO			/* Show the polled-I/O process		*/
     67   1.1  briggs #undef	DBG_INF			/* Show information transfer process	*/
     68   1.1  briggs #define	DBG_NOSTATIC		/* No static functions, all in DDB trace*/
     69  1.18  briggs #define	DBG_PID		25	/* Keep track of driver			*/
     70  1.18  briggs #ifdef DBG_NOSTATIC
     71  1.18  briggs #	define	static
     72  1.18  briggs #endif
     73  1.18  briggs #ifdef DBG_SEL
     74  1.18  briggs #	define	DBG_SELPRINT(a,b)	printf(a,b)
     75  1.18  briggs #else
     76  1.18  briggs #	define DBG_SELPRINT(a,b)
     77  1.18  briggs #endif
     78  1.18  briggs #ifdef DBG_PIO
     79  1.18  briggs #	define DBG_PIOPRINT(a,b,c) 	printf(a,b,c)
     80  1.18  briggs #else
     81  1.18  briggs #	define DBG_PIOPRINT(a,b,c)
     82  1.18  briggs #endif
     83  1.18  briggs #ifdef DBG_INF
     84  1.18  briggs #	define DBG_INFPRINT(a,b,c)	a(b,c)
     85  1.18  briggs #else
     86  1.18  briggs #	define DBG_INFPRINT(a,b,c)
     87  1.18  briggs #endif
     88  1.18  briggs #ifdef DBG_PID
     89  1.18  briggs 	/* static	char	*last_hit = NULL, *olast_hit = NULL; */
     90  1.18  briggs 	static char *last_hit[DBG_PID];
     91  1.18  briggs #	define	PID(a)	\
     92  1.18  briggs 	{ int i; \
     93  1.18  briggs 	  for (i=0; i< DBG_PID-1; i++) \
     94  1.18  briggs 		last_hit[i] = last_hit[i+1]; \
     95  1.18  briggs 	  last_hit[DBG_PID-1] = a; }
     96  1.18  briggs #else
     97  1.18  briggs #	define	PID(a)
     98  1.18  briggs #endif
     99  1.18  briggs 
    100   1.1  briggs #undef 	REAL_DMA		/* Use DMA if sensible			*/
    101   1.1  briggs #define fair_to_keep_dma()	1
    102   1.1  briggs #define claimed_dma()		1
    103   1.1  briggs #define reconsider_dma()
    104   1.1  briggs #define	USE_PDMA	1	/* Use special pdma-transfer function	*/
    105  1.10  briggs #define MIN_PHYS	0x2000	/* pdma space w/ /DSACK is only 0x2000  */
    106   1.1  briggs 
    107   1.1  briggs #define	ENABLE_NCR5380(sc)	cur_softc = sc;
    108   1.1  briggs 
    109   1.1  briggs /*
    110   1.1  briggs  * softc of currently active controller (well, we only have one for now).
    111   1.1  briggs  */
    112   1.1  briggs 
    113   1.1  briggs static struct ncr_softc	*cur_softc;
    114   1.1  briggs 
    115   1.1  briggs struct scsi_5380 {
    116   1.1  briggs 	volatile u_char	scsi_5380[8*16]; /* 8 regs, 1 every 16th byte. */
    117   1.1  briggs };
    118   1.1  briggs 
    119   1.1  briggs extern vm_offset_t	SCSIBase;
    120   1.1  briggs static volatile u_char	*ncr		= (volatile u_char *) 0x10000;
    121   1.1  briggs static volatile u_char	*ncr_5380_with_drq	= (volatile u_char *)  0x6000;
    122   1.1  briggs static volatile u_char	*ncr_5380_without_drq	= (volatile u_char *) 0x12000;
    123   1.1  briggs 
    124   1.4  briggs static volatile u_char	*scsi_enable		= NULL;
    125   1.4  briggs 
    126   1.1  briggs #define SCSI_5380		((struct scsi_5380 *) ncr)
    127   1.1  briggs #define GET_5380_REG(rnum)	SCSI_5380->scsi_5380[((rnum)<<4)]
    128   1.1  briggs #define SET_5380_REG(rnum,val)	(SCSI_5380->scsi_5380[((rnum)<<4)] = (val))
    129   1.1  briggs 
    130   1.6  briggs void	ncr5380_irq_intr(void *);
    131   1.6  briggs void	ncr5380_drq_intr(void *);
    132   1.4  briggs 
    133   1.1  briggs static __inline__ void
    134   1.1  briggs scsi_clr_ipend()
    135   1.1  briggs {
    136   1.1  briggs 	int	tmp;
    137   1.1  briggs 
    138   1.1  briggs 	tmp = GET_5380_REG(NCR5380_IRCV);
    139   1.1  briggs }
    140   1.1  briggs 
    141   1.1  briggs extern __inline__ void
    142   1.1  briggs scsi_ienable()
    143   1.1  briggs {
    144   1.1  briggs 	int	s;
    145   1.1  briggs 
    146   1.1  briggs 	s = splhigh();
    147   1.4  briggs 	*scsi_enable = 0x80 | (V2IF_SCSIIRQ | V2IF_SCSIDRQ);
    148   1.1  briggs 	splx(s);
    149   1.1  briggs }
    150   1.1  briggs 
    151   1.1  briggs extern __inline__ void
    152   1.1  briggs scsi_idisable()
    153   1.1  briggs {
    154   1.1  briggs 	int	s;
    155   1.1  briggs 
    156   1.1  briggs 	s = splhigh();
    157   1.4  briggs 	*scsi_enable = V2IF_SCSIIRQ | V2IF_SCSIDRQ;
    158   1.1  briggs 	splx(s);
    159   1.1  briggs }
    160   1.1  briggs 
    161   1.1  briggs static void
    162   1.1  briggs scsi_mach_init(sc)
    163   1.1  briggs 	struct ncr_softc	*sc;
    164   1.1  briggs {
    165   1.1  briggs 	static int	initted = 0;
    166   1.1  briggs 
    167   1.1  briggs 	if (initted++)
    168   1.1  briggs 		panic("scsi_mach_init called again.\n");
    169   1.1  briggs 
    170   1.1  briggs 	ncr		= (volatile u_char *)
    171   1.1  briggs 			  (SCSIBase + (u_long) ncr);
    172   1.1  briggs 	ncr_5380_with_drq	= (volatile u_char *)
    173   1.1  briggs 			  (SCSIBase + (u_int) ncr_5380_with_drq);
    174   1.1  briggs 	ncr_5380_without_drq	= (volatile u_char *)
    175   1.1  briggs 			  (SCSIBase + (u_int) ncr_5380_without_drq);
    176   1.4  briggs 
    177   1.4  briggs 	if (VIA2 == VIA2OFF)
    178   1.4  briggs 		scsi_enable = Via1Base + VIA2 * 0x2000 + vIER;
    179   1.4  briggs 	else
    180   1.4  briggs 		scsi_enable = Via1Base + VIA2 * 0x2000 + rIER;
    181   1.4  briggs 
    182   1.6  briggs 	mac68k_register_scsi_irq(ncr5380_irq_intr, sc);
    183   1.6  briggs 	mac68k_register_scsi_drq(ncr5380_drq_intr, sc);
    184   1.1  briggs }
    185   1.1  briggs 
    186   1.1  briggs static int
    187   1.1  briggs machine_match(pdp, cdp, auxp, cd)
    188   1.1  briggs 	struct device	*pdp;
    189   1.1  briggs 	struct cfdata	*cdp;
    190   1.1  briggs 	void		*auxp;
    191   1.1  briggs 	struct cfdriver	*cd;
    192   1.1  briggs {
    193   1.1  briggs 	if (matchbyname(pdp, cdp, auxp) == 0)
    194   1.1  briggs 		return 0;
    195   1.1  briggs 	if (!mac68k_machine.scsi80)
    196   1.1  briggs 		return 0;
    197   1.1  briggs 	if (cdp->cf_unit != 0)
    198   1.1  briggs 		return 0;
    199   1.1  briggs 	return 1;
    200   1.1  briggs }
    201   1.1  briggs 
    202   1.1  briggs #if USE_PDMA
    203   1.4  briggs int	pdma_5380_dir = 0;
    204   1.1  briggs 
    205   1.4  briggs u_char	*pending_5380_data;
    206   1.4  briggs u_long	pending_5380_count;
    207   1.1  briggs 
    208  1.17  briggs #define NCR5380_PDMA_DEBUG 1 	/* Maybe we try with this off eventually. */
    209  1.10  briggs 
    210  1.17  briggs #if NCR5380_PDMA_DEBUG
    211   1.1  briggs int		pdma_5380_sends = 0;
    212   1.2  briggs int		pdma_5380_bytes = 0;
    213   1.1  briggs 
    214   1.1  briggs void
    215   1.1  briggs pdma_stat()
    216   1.1  briggs {
    217  1.10  briggs 	printf("PDMA SCSI: %d xfers completed for %d bytes.\n",
    218   1.4  briggs 		pdma_5380_sends, pdma_5380_bytes);
    219  1.17  briggs 	printf("pdma_5380_dir = %d\t",
    220   1.4  briggs 		pdma_5380_dir);
    221   1.1  briggs 	printf("datap = 0x%x, remainder = %d.\n",
    222   1.1  briggs 		pending_5380_data, pending_5380_count);
    223  1.17  briggs 	scsi_show();
    224   1.1  briggs }
    225   1.1  briggs #endif
    226   1.1  briggs 
    227   1.1  briggs void
    228   1.2  briggs pdma_cleanup(void)
    229   1.2  briggs {
    230   1.2  briggs 	SC_REQ	*reqp = connected;
    231   1.2  briggs 	int	bytes, s;
    232   1.2  briggs 
    233   1.2  briggs 	s = splbio();
    234  1.18  briggs 	PID("pdma_cleanup0");
    235   1.2  briggs 
    236   1.4  briggs 	pdma_5380_dir = 0;
    237   1.2  briggs 
    238  1.17  briggs #if NCR5380_PDMA_DEBUG
    239   1.2  briggs 	pdma_5380_sends++;
    240   1.2  briggs 	pdma_5380_bytes+=(reqp->xdata_len - pending_5380_count);
    241   1.2  briggs #endif
    242   1.2  briggs 
    243   1.2  briggs 	/*
    244   1.2  briggs 	 * Update pointers.
    245   1.2  briggs 	 */
    246   1.2  briggs 	reqp->xdata_ptr += reqp->xdata_len - pending_5380_count;
    247   1.2  briggs 	reqp->xdata_len  = pending_5380_count;
    248   1.2  briggs 
    249   1.2  briggs 	/*
    250   1.2  briggs 	 * Reset DMA mode.
    251   1.2  briggs 	 */
    252   1.2  briggs 	SET_5380_REG(NCR5380_MODE, GET_5380_REG(NCR5380_MODE) & ~SC_M_DMA);
    253   1.2  briggs 
    254   1.2  briggs 	/*
    255  1.10  briggs 	 * Clear any pending interrupts.
    256  1.10  briggs 	 */
    257  1.10  briggs 	scsi_clr_ipend();
    258  1.10  briggs 
    259  1.10  briggs 	/*
    260   1.2  briggs 	 * Tell interrupt functions that DMA has ended.
    261   1.2  briggs 	 */
    262   1.2  briggs 	reqp->dr_flag &= ~DRIVER_IN_DMA;
    263   1.2  briggs 
    264   1.2  briggs 	SET_5380_REG(NCR5380_MODE, IMODE_BASE);
    265   1.2  briggs 	SET_5380_REG(NCR5380_ICOM, 0);
    266   1.2  briggs 
    267   1.2  briggs 	splx(s);
    268   1.2  briggs 
    269   1.2  briggs 	/*
    270   1.2  briggs 	 * Back for more punishment.
    271   1.2  briggs 	 */
    272  1.18  briggs 	PID("pdma_cleanup1");
    273   1.2  briggs 	run_main(cur_softc);
    274  1.18  briggs 	PID("pdma_cleanup2");
    275   1.2  briggs }
    276  1.11  briggs #endif
    277   1.2  briggs 
    278   1.4  briggs static __inline__ int
    279   1.8  briggs pdma_ready()
    280   1.1  briggs {
    281  1.11  briggs #if USE_PDMA
    282  1.11  briggs 	SC_REQ	*reqp = connected;
    283  1.11  briggs 	int	dmstat, idstat;
    284  1.11  briggs extern	u_char	ncr5380_no_parchk;
    285  1.11  briggs 
    286  1.18  briggs 	PID("pdma_ready0");
    287   1.4  briggs 	if (pdma_5380_dir) {
    288  1.18  briggs 		PID("pdma_ready1.")
    289   1.1  briggs 		/*
    290   1.1  briggs 		 * If Mr. IRQ isn't set one might wonder how we got
    291   1.1  briggs 		 * here.  It does happen, though.
    292   1.1  briggs 		 */
    293  1.11  briggs 		dmstat = GET_5380_REG(NCR5380_DMSTAT);
    294  1.11  briggs 		if (!(dmstat & SC_IRQ_SET)) {
    295  1.18  briggs 			PID("pdma_ready2");
    296   1.3  briggs 			return 0;
    297   1.1  briggs 		}
    298   1.1  briggs 		/*
    299   1.1  briggs 		 * For a phase mis-match, ATN is a "don't care," IRQ is 1 and
    300   1.1  briggs 		 * all other bits in the Bus & Status Register are 0.  Also,
    301   1.1  briggs 		 * the current SCSI Bus Status Register has a 1 for BSY and
    302   1.1  briggs 		 * REQ.  Since we're just checking that this interrupt isn't a
    303   1.1  briggs 		 * reselection or a reset, we just check for either.
    304   1.1  briggs 		 */
    305  1.11  briggs 		idstat = GET_5380_REG(NCR5380_IDSTAT);
    306  1.11  briggs 		if (   ((dmstat & (0xff & ~SC_ATN_STAT)) == SC_IRQ_SET)
    307  1.11  briggs 		    && ((idstat & (SC_S_BSY|SC_S_REQ))
    308  1.11  briggs 			== (SC_S_BSY | SC_S_REQ)) ) {
    309  1.18  briggs 			PID("pdma_ready3");
    310  1.11  briggs 			pdma_cleanup();
    311  1.11  briggs 			return 1;
    312  1.11  briggs 		} else if (PH_IN(reqp->phase) && (dmstat & SC_PAR_ERR)) {
    313  1.11  briggs 			if (!(ncr5380_no_parchk & (1 << reqp->targ_id)))
    314  1.11  briggs 				/* XXX: Should be parity error ???? */
    315  1.11  briggs 				reqp->xs->error = XS_DRIVER_STUFFUP;
    316  1.18  briggs 			PID("pdma_ready4");
    317  1.11  briggs 			/* XXX: is this the right reaction? */
    318  1.11  briggs 			pdma_cleanup();
    319  1.11  briggs 			return 1;
    320  1.11  briggs 		} else if (   !(idstat & SC_S_REQ)
    321  1.11  briggs 			   || (((idstat>>2) & 7) != reqp->phase)) {
    322  1.11  briggs #ifdef DIAGNOSTIC
    323  1.11  briggs 			/* XXX: is this the right reaction? Can this happen? */
    324  1.11  briggs 			scsi_show();
    325  1.11  briggs 			printf("Unexpected phase change.\n");
    326  1.11  briggs #endif
    327  1.11  briggs 			reqp->xs->error = XS_DRIVER_STUFFUP;
    328   1.2  briggs 			pdma_cleanup();
    329   1.3  briggs 			return 1;
    330   1.2  briggs 		} else {
    331   1.2  briggs 			scsi_show();
    332   1.2  briggs 			panic("Spurious interrupt during PDMA xfer.\n");
    333   1.1  briggs 		}
    334  1.18  briggs 	} else
    335  1.18  briggs 		PID("pdma_ready5");
    336  1.11  briggs #endif
    337   1.3  briggs 	return 0;
    338   1.3  briggs }
    339   1.3  briggs 
    340   1.3  briggs void
    341   1.6  briggs ncr5380_irq_intr(p)
    342   1.6  briggs 	void	*p;
    343   1.3  briggs {
    344   1.6  briggs 	struct ncr_softc	*sc = p;
    345   1.6  briggs 
    346  1.18  briggs 	PID("irq");
    347  1.11  briggs #if USE_PDMA
    348   1.8  briggs 	if (pdma_ready()) {
    349   1.3  briggs 		return;
    350   1.1  briggs 	}
    351  1.11  briggs #endif
    352   1.1  briggs 	if (GET_5380_REG(NCR5380_DMSTAT) & SC_IRQ_SET) {
    353   1.1  briggs 		scsi_idisable();
    354   1.1  briggs 		ncr_ctrl_intr(cur_softc);
    355   1.1  briggs 	}
    356   1.1  briggs }
    357   1.1  briggs 
    358   1.4  briggs /*
    359  1.10  briggs  * This is the meat of the PDMA transfer.
    360  1.10  briggs  * When we get here, we shove data as fast as the mac can take it.
    361  1.10  briggs  * We depend on several things:
    362  1.10  briggs  *   * All macs after the Mac Plus that have a 5380 chip should have a general
    363  1.10  briggs  *     logic IC that handshakes data for blind transfers.
    364  1.10  briggs  *   * If the SCSI controller finishes sending/receiving data before we do,
    365  1.10  briggs  *     the same general logic IC will generate a /BERR for us in short order.
    366  1.10  briggs  *   * The fault address for said /BERR minus the base address for the
    367  1.10  briggs  *     transfer will be the amount of data that was actually written.
    368  1.10  briggs  *
    369  1.10  briggs  * We use the nofault flag and the setjmp/longjmp in locore.s so we can
    370  1.10  briggs  * detect and handle the bus error for early termination of a command.
    371  1.10  briggs  * This is usually caused by a disconnecting target.
    372   1.4  briggs  */
    373   1.1  briggs void
    374   1.6  briggs ncr5380_drq_intr(p)
    375   1.6  briggs 	void	*p;
    376   1.1  briggs {
    377  1.10  briggs #if USE_PDMA
    378  1.10  briggs extern	int			*nofault, mac68k_buserr_addr;
    379   1.6  briggs 	struct ncr_softc	*sc = p;
    380  1.10  briggs 	label_t			faultbuf;
    381  1.10  briggs 	register int		count;
    382  1.10  briggs 	volatile u_int32_t	*long_drq;
    383  1.10  briggs 	u_int32_t		*long_data;
    384  1.10  briggs 	volatile u_int8_t	*drq;
    385  1.10  briggs 	u_int8_t		*data;
    386  1.10  briggs 
    387  1.10  briggs 	/*
    388  1.10  briggs 	 * If we're not ready to xfer data, just return.
    389  1.10  briggs 	 */
    390  1.10  briggs 	if (   !(GET_5380_REG(NCR5380_DMSTAT) & SC_DMA_REQ)
    391  1.17  briggs 	    || !pdma_5380_dir) {
    392  1.18  briggs 		PID("drq0");
    393  1.17  briggs 		return;
    394  1.17  briggs 	}
    395  1.17  briggs 
    396  1.17  briggs 	/*
    397  1.17  briggs 	 * I don't think this should be necessary, but it is
    398  1.17  briggs 	 * for writes--at least to some devices.  They don't
    399  1.17  briggs 	 * let go of PH_DATAOUT until we do pdma_cleanup().
    400  1.17  briggs 	 */
    401  1.17  briggs 	if (pending_5380_count == 0) {
    402  1.18  briggs #if DBG_PID
    403  1.18  briggs 		if (pdma_5380_dir == 2) {
    404  1.18  briggs 			PID("drq1 (in)");
    405  1.18  briggs 		} else {
    406  1.18  briggs 			PID("drq1 (out)");
    407  1.18  briggs 		}
    408  1.17  briggs #endif
    409  1.17  briggs 		pdma_cleanup();
    410  1.10  briggs 		return;
    411  1.17  briggs 	}
    412   1.4  briggs 
    413  1.18  briggs #if DBG_PID
    414  1.18  briggs 	if (pdma_5380_dir == 2) {
    415  1.18  briggs 		PID("drq (in)");
    416  1.18  briggs 	} else {
    417  1.18  briggs 		PID("drq (out)");
    418  1.18  briggs 	}
    419   1.1  briggs #endif
    420  1.10  briggs 
    421  1.10  briggs 	/*
    422  1.10  briggs 	 * Setup for a possible bus error caused by SCSI controller
    423  1.10  briggs 	 * switching out of DATA-IN/OUT before we're done with the
    424  1.10  briggs 	 * current transfer.
    425  1.10  briggs 	 */
    426  1.10  briggs 	nofault = (int *) &faultbuf;
    427  1.10  briggs 
    428  1.10  briggs 	if (setjmp((label_t *) nofault)) {
    429  1.18  briggs 		PID("drq berr");
    430  1.10  briggs 		nofault = (int *) 0;
    431  1.10  briggs 		count = (  (u_long) mac68k_buserr_addr
    432  1.10  briggs 			 - (u_long) ncr_5380_with_drq);
    433  1.10  briggs 		if ((count < 0) || (count > pending_5380_count)) {
    434  1.15  briggs 			printf("pdma %s: count = %d (0x%x) (pending "
    435  1.15  briggs 				"count %d)\n",
    436  1.15  briggs 				(pdma_5380_dir == 2) ? "in" : "out",
    437  1.15  briggs 				count, count, pending_5380_count);
    438  1.10  briggs 			panic("something is wrong");
    439  1.10  briggs 		}
    440  1.10  briggs 
    441  1.10  briggs 		pending_5380_data += count;
    442  1.10  briggs 		pending_5380_count -= count;
    443  1.10  briggs 
    444  1.18  briggs 		PID("end drq early");
    445  1.10  briggs 		mac68k_buserr_addr = 0;
    446  1.10  briggs 		return;
    447  1.10  briggs 	}
    448  1.10  briggs 
    449   1.4  briggs 	if (pdma_5380_dir == 2) { /* Data In */
    450  1.10  briggs 		int	resid;
    451  1.10  briggs 
    452  1.10  briggs 		/*
    453  1.10  briggs 		 * Get the dest address aligned.
    454  1.10  briggs 		 */
    455  1.17  briggs 		resid = count = min(pending_5380_count,
    456  1.17  briggs 				    4 - (((int) pending_5380_data) & 0x3));
    457  1.17  briggs 		if (count && (count < 4)) {
    458  1.10  briggs 			data = (u_int8_t *) pending_5380_data;
    459  1.10  briggs 			drq = (u_int8_t *) ncr_5380_with_drq;
    460  1.10  briggs 			while (count) {
    461  1.10  briggs #define R1	*data++ = *drq++
    462  1.10  briggs 				R1; count--;
    463  1.10  briggs #undef R1
    464  1.10  briggs 			}
    465  1.10  briggs 			pending_5380_data += resid;
    466  1.10  briggs 			pending_5380_count -= resid;
    467  1.10  briggs 		}
    468  1.10  briggs 
    469   1.4  briggs 		/*
    470  1.10  briggs 		 * Get ready to start the transfer.
    471   1.4  briggs 		 */
    472  1.11  briggs 		while (pending_5380_count) {
    473  1.11  briggs 		int dcount;
    474  1.11  briggs 
    475  1.11  briggs 		dcount = count = min(pending_5380_count, MIN_PHYS);
    476  1.10  briggs 		long_drq = (volatile u_int32_t *) ncr_5380_with_drq;
    477  1.13  briggs 		long_data = (u_int32_t *) pending_5380_data;
    478  1.10  briggs 
    479  1.10  briggs #define R4	*long_data++ = *long_drq++
    480  1.10  briggs 		while ( count >= 512 ) {
    481  1.10  briggs 			if (!(GET_5380_REG(NCR5380_DMSTAT) & SC_DMA_REQ)) {
    482  1.10  briggs 				nofault = (int *) 0;
    483  1.10  briggs 
    484  1.14  briggs 				pending_5380_data += (dcount - count);
    485  1.14  briggs 				pending_5380_count -= (dcount - count);
    486   1.4  briggs 				return;
    487   1.4  briggs 			}
    488  1.10  briggs 			R4; R4; R4; R4; R4; R4; R4; R4;
    489  1.10  briggs 			R4; R4; R4; R4; R4; R4; R4; R4;	/* 64 */
    490  1.10  briggs 			R4; R4; R4; R4; R4; R4; R4; R4;
    491  1.10  briggs 			R4; R4; R4; R4; R4; R4; R4; R4;	/* 128 */
    492  1.10  briggs 			R4; R4; R4; R4; R4; R4; R4; R4;
    493  1.10  briggs 			R4; R4; R4; R4; R4; R4; R4; R4;
    494  1.10  briggs 			R4; R4; R4; R4; R4; R4; R4; R4;
    495  1.10  briggs 			R4; R4; R4; R4; R4; R4; R4; R4;	/* 256 */
    496  1.10  briggs 			R4; R4; R4; R4; R4; R4; R4; R4;
    497  1.10  briggs 			R4; R4; R4; R4; R4; R4; R4; R4;
    498  1.10  briggs 			R4; R4; R4; R4; R4; R4; R4; R4;
    499  1.10  briggs 			R4; R4; R4; R4; R4; R4; R4; R4;
    500  1.10  briggs 			R4; R4; R4; R4; R4; R4; R4; R4;
    501  1.10  briggs 			R4; R4; R4; R4; R4; R4; R4; R4;
    502  1.10  briggs 			R4; R4; R4; R4; R4; R4; R4; R4;
    503  1.10  briggs 			R4; R4; R4; R4; R4; R4; R4; R4;	/* 512 */
    504  1.10  briggs 			count -= 512;
    505  1.10  briggs 		}
    506  1.10  briggs 		while (count >= 4) {
    507  1.10  briggs 			R4; count -= 4;
    508  1.10  briggs 		}
    509  1.10  briggs #undef R4
    510  1.10  briggs 		data = (u_int8_t *) long_data;
    511  1.10  briggs 		drq = (u_int8_t *) long_drq;
    512  1.10  briggs 		while (count) {
    513  1.10  briggs #define R1	*data++ = *drq++
    514  1.10  briggs 			R1; count--;
    515  1.10  briggs #undef R1
    516  1.10  briggs 		}
    517  1.11  briggs 		pending_5380_count -= dcount;
    518  1.13  briggs 		pending_5380_data += dcount;
    519  1.11  briggs 		}
    520  1.10  briggs 	} else {
    521  1.10  briggs 		int	resid;
    522  1.10  briggs 
    523  1.10  briggs 		/*
    524  1.10  briggs 		 * Get the source address aligned.
    525  1.10  briggs 		 */
    526  1.17  briggs 		resid = count = min(pending_5380_count,
    527  1.17  briggs 				    4 - (((int) pending_5380_data) & 0x3));
    528  1.17  briggs 		if (count && (count < 4)) {
    529  1.10  briggs 			data = (u_int8_t *) pending_5380_data;
    530  1.10  briggs 			drq = (u_int8_t *) ncr_5380_with_drq;
    531  1.10  briggs 			while (count) {
    532  1.10  briggs #define W1	*drq++ = *data++
    533  1.10  briggs 				W1; count--;
    534  1.10  briggs #undef W1
    535  1.10  briggs 			}
    536  1.10  briggs 			pending_5380_data += resid;
    537  1.10  briggs 			pending_5380_count -= resid;
    538  1.10  briggs 		}
    539  1.10  briggs 
    540   1.4  briggs 		/*
    541  1.10  briggs 		 * Get ready to start the transfer.
    542   1.4  briggs 		 */
    543  1.11  briggs 		while (pending_5380_count) {
    544  1.11  briggs 		int dcount;
    545  1.11  briggs 
    546  1.11  briggs 		dcount = count = min(pending_5380_count, MIN_PHYS);
    547  1.10  briggs 		long_drq = (volatile u_int32_t *) ncr_5380_with_drq;
    548  1.13  briggs 		long_data = (u_int32_t *) pending_5380_data;
    549  1.10  briggs 
    550  1.10  briggs #define W4	*long_drq++ = *long_data++
    551  1.10  briggs 		while ( count >= 64 ) {
    552  1.10  briggs 			W4; W4; W4; W4; W4; W4; W4; W4;
    553  1.11  briggs 			W4; W4; W4; W4; W4; W4; W4; W4; /*  64 */
    554  1.10  briggs 			count -= 64;
    555  1.10  briggs 		}
    556  1.10  briggs 		while (count >= 4) {
    557  1.10  briggs 			W4; count -= 4;
    558  1.10  briggs 		}
    559  1.10  briggs #undef W4
    560  1.10  briggs 		data = (u_int8_t *) long_data;
    561  1.10  briggs 		drq = (u_int8_t *) long_drq;
    562  1.10  briggs 		while (count) {
    563  1.10  briggs #define W1	*drq++ = *data++
    564  1.10  briggs 			W1; count--;
    565  1.11  briggs #undef W1
    566  1.11  briggs 		}
    567  1.11  briggs 		pending_5380_count -= dcount;
    568  1.13  briggs 		pending_5380_data += dcount;
    569   1.4  briggs 		}
    570  1.10  briggs 	}
    571  1.10  briggs 
    572  1.10  briggs 	/*
    573  1.10  briggs 	 * OK.  No bus error occurred above.  Clear the nofault flag
    574  1.10  briggs 	 * so we no longer short-circuit bus errors.
    575  1.10  briggs 	 */
    576  1.10  briggs 	nofault = (int *) 0;
    577  1.10  briggs 
    578  1.18  briggs 	PID("end drq");
    579   1.4  briggs #endif	/* if USE_PDMA */
    580   1.1  briggs }
    581   1.1  briggs 
    582   1.4  briggs #if USE_PDMA
    583   1.4  briggs 
    584   1.1  briggs #define SCSI_TIMEOUT_VAL	10000000
    585   1.1  briggs 
    586   1.1  briggs static int
    587   1.1  briggs transfer_pdma(phasep, data, count)
    588   1.1  briggs 	u_char	*phasep;
    589   1.1  briggs 	u_char	*data;
    590   1.1  briggs 	u_long	*count;
    591   1.1  briggs {
    592   1.1  briggs 	SC_REQ	*reqp = connected;
    593   1.1  briggs 	int	len = *count, i, scsi_timeout = SCSI_TIMEOUT_VAL;
    594   1.1  briggs 	int	s, err;
    595   1.1  briggs 
    596   1.4  briggs 	if (pdma_5380_dir) {
    597   1.1  briggs 		panic("ncrscsi: transfer_pdma called when operation already "
    598   1.1  briggs 			"pending.\n");
    599   1.1  briggs 	}
    600  1.18  briggs 	PID("transfer_pdma0")
    601   1.1  briggs 
    602   1.2  briggs 	/*
    603  1.10  briggs  	 * Don't bother with PDMA if we can't sleep or for small transfers.
    604   1.2  briggs  	 */
    605   1.9  briggs 	if (reqp->dr_flag & DRIVER_NOINT) {
    606  1.18  briggs 		PID("pdma, falling back to transfer_pio.")
    607   1.7  briggs 		transfer_pio(phasep, data, count, 0);
    608   1.2  briggs 		return -1;
    609   1.1  briggs 	}
    610   1.1  briggs 
    611   1.1  briggs 	/*
    612  1.10  briggs 	 * We are probably already at spl2(), so this is likely a no-op.
    613  1.10  briggs 	 * Paranoia.
    614   1.1  briggs 	 */
    615  1.10  briggs 	s = splbio();
    616  1.10  briggs 
    617  1.10  briggs 	scsi_idisable();
    618   1.2  briggs 
    619   1.2  briggs 	/*
    620  1.10  briggs 	 * Match phases with target.
    621   1.2  briggs 	 */
    622  1.10  briggs 	SET_5380_REG(NCR5380_TCOM, *phasep);
    623   1.2  briggs 
    624   1.2  briggs 	/*
    625   1.2  briggs 	 * Clear pending interrupts.
    626   1.2  briggs 	 */
    627   1.1  briggs 	scsi_clr_ipend();
    628   1.1  briggs 
    629   1.1  briggs 	/*
    630   1.1  briggs 	 * Wait until target asserts BSY.
    631   1.1  briggs 	 */
    632  1.10  briggs 	while (    ((GET_5380_REG(NCR5380_IDSTAT) & SC_S_BSY) == 0)
    633  1.10  briggs 		&& (--scsi_timeout) );
    634   1.1  briggs 	if (!scsi_timeout) {
    635   1.1  briggs #if DIAGNOSTIC
    636   1.1  briggs 		printf("scsi timeout: waiting for BSY in %s.\n",
    637  1.10  briggs 			(*phasep == PH_DATAOUT) ? "pdma_out" : "pdma_in");
    638   1.1  briggs #endif
    639   1.1  briggs 		goto scsi_timeout_error;
    640   1.1  briggs 	}
    641   1.1  briggs 
    642   1.1  briggs 	/*
    643   1.2  briggs 	 * Tell the driver that we're in DMA mode.
    644   1.2  briggs 	 */
    645   1.2  briggs 	reqp->dr_flag |= DRIVER_IN_DMA;
    646   1.2  briggs 
    647   1.2  briggs 	/*
    648   1.4  briggs 	 * Load transfer values for DRQ interrupt handlers.
    649   1.1  briggs 	 */
    650   1.4  briggs 	pending_5380_data = data;
    651   1.1  briggs 	pending_5380_count = len;
    652   1.1  briggs 
    653   1.1  briggs 	/*
    654   1.1  briggs 	 * Set the transfer function to be called on DRQ interrupts.
    655   1.2  briggs 	 * And note that we're waiting.
    656   1.1  briggs 	 */
    657   1.4  briggs 	switch (*phasep) {
    658   1.4  briggs 	default:
    659   1.4  briggs 		panic("Unexpected phase in transfer_pdma.\n");
    660   1.4  briggs 	case PH_DATAOUT:
    661   1.4  briggs 		pdma_5380_dir = 1;
    662  1.17  briggs 		SET_5380_REG(NCR5380_ICOM, GET_5380_REG(NCR5380_ICOM)|SC_ADTB);
    663  1.17  briggs 		SET_5380_REG(NCR5380_MODE, GET_5380_REG(NCR5380_MODE)|SC_M_DMA);
    664  1.10  briggs 		SET_5380_REG(NCR5380_DMSTAT, 0);
    665   1.4  briggs 		break;
    666   1.4  briggs 	case PH_DATAIN:
    667   1.4  briggs 		pdma_5380_dir = 2;
    668  1.17  briggs 		SET_5380_REG(NCR5380_ICOM, 0);
    669  1.17  briggs 		SET_5380_REG(NCR5380_MODE, GET_5380_REG(NCR5380_MODE)|SC_M_DMA);
    670  1.10  briggs 		SET_5380_REG(NCR5380_IRCV, 0);
    671   1.4  briggs 		break;
    672   1.1  briggs 	}
    673  1.17  briggs 
    674  1.18  briggs 	PID("waiting for interrupt.")
    675   1.1  briggs 
    676   1.1  briggs 	/*
    677   1.1  briggs 	 * Now that we're set up, enable interrupts and drop processor
    678   1.2  briggs 	 * priority back down.
    679   1.1  briggs 	 */
    680   1.1  briggs 	scsi_ienable();
    681   1.1  briggs 	splx(s);
    682   1.2  briggs 	return 0;
    683   1.1  briggs 
    684   1.1  briggs scsi_timeout_error:
    685   1.1  briggs 	/*
    686   1.1  briggs 	 * Clear the DMA mode.
    687   1.1  briggs 	 */
    688   1.1  briggs 	SET_5380_REG(NCR5380_MODE, GET_5380_REG(NCR5380_MODE) & ~SC_M_DMA);
    689   1.1  briggs 	return -1;
    690   1.1  briggs }
    691   1.1  briggs #endif /* if USE_PDMA */
    692   1.1  briggs 
    693   1.1  briggs /* Include general routines. */
    694   1.5  briggs #include <mac68k/dev/ncr5380.c>
    695