Home | History | Annotate | Line # | Download | only in dev
mac68k5380.c revision 1.23.4.2
      1  1.23.4.2   briggs /*	$NetBSD: mac68k5380.c,v 1.23.4.2 1996/06/07 01:57:03 briggs Exp $	*/
      2       1.1   briggs 
      3       1.1   briggs /*
      4       1.1   briggs  * Copyright (c) 1995 Allen Briggs
      5       1.1   briggs  * All rights reserved.
      6       1.1   briggs  *
      7       1.1   briggs  * Redistribution and use in source and binary forms, with or without
      8       1.1   briggs  * modification, are permitted provided that the following conditions
      9       1.1   briggs  * are met:
     10       1.1   briggs  * 1. Redistributions of source code must retain the above copyright
     11       1.1   briggs  *    notice, this list of conditions and the following disclaimer.
     12       1.1   briggs  * 2. Redistributions in binary form must reproduce the above copyright
     13       1.1   briggs  *    notice, this list of conditions and the following disclaimer in the
     14       1.1   briggs  *    documentation and/or other materials provided with the distribution.
     15       1.1   briggs  * 3. All advertising materials mentioning features or use of this software
     16       1.1   briggs  *    must display the following acknowledgement:
     17       1.1   briggs  *      This product includes software developed by Allen Briggs
     18       1.1   briggs  * 4. The name of the author may not be used to endorse or promote products
     19       1.1   briggs  *    derived from this software without specific prior written permission
     20       1.1   briggs  *
     21       1.1   briggs  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     22       1.1   briggs  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     23       1.1   briggs  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     24       1.1   briggs  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     25       1.1   briggs  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     26       1.1   briggs  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     27       1.1   briggs  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     28       1.1   briggs  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     29       1.1   briggs  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     30       1.1   briggs  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     31       1.1   briggs  *
     32       1.1   briggs  * Derived from atari5380.c for the mac68k port of NetBSD.
     33       1.1   briggs  *
     34       1.1   briggs  */
     35       1.1   briggs 
     36       1.1   briggs #include <sys/param.h>
     37       1.1   briggs #include <sys/systm.h>
     38       1.1   briggs #include <sys/kernel.h>
     39       1.1   briggs #include <sys/device.h>
     40      1.10   briggs #include <sys/dkstat.h>
     41       1.1   briggs #include <sys/syslog.h>
     42       1.1   briggs #include <sys/buf.h>
     43       1.1   briggs #include <scsi/scsi_all.h>
     44       1.1   briggs #include <scsi/scsi_message.h>
     45       1.1   briggs #include <scsi/scsiconf.h>
     46       1.1   briggs 
     47       1.1   briggs /*
     48       1.1   briggs  * Include the driver definitions
     49       1.1   briggs  */
     50      1.23   briggs #include "ncr5380reg.h"
     51       1.1   briggs 
     52       1.1   briggs #include <machine/stdarg.h>
     53      1.22   briggs #include <machine/viareg.h>
     54       1.1   briggs 
     55      1.23   briggs #include "ncr5380var.h"
     56      1.23   briggs 
     57       1.1   briggs /*
     58       1.1   briggs  * Set the various driver options
     59       1.1   briggs  */
     60       1.1   briggs #define	NREQ		18	/* Size of issue queue			*/
     61       1.1   briggs #define	AUTO_SENSE	1	/* Automatically issue a request-sense 	*/
     62       1.1   briggs 
     63       1.1   briggs #define	DRNAME		ncrscsi	/* used in various prints	*/
     64       1.1   briggs #undef	DBG_SEL			/* Show the selection process		*/
     65       1.1   briggs #undef	DBG_REQ			/* Show enqueued/ready requests		*/
     66       1.1   briggs #undef	DBG_NOWRITE		/* Do not allow writes to the targets	*/
     67       1.1   briggs #undef	DBG_PIO			/* Show the polled-I/O process		*/
     68       1.1   briggs #undef	DBG_INF			/* Show information transfer process	*/
     69       1.1   briggs #define	DBG_NOSTATIC		/* No static functions, all in DDB trace*/
     70      1.18   briggs #define	DBG_PID		25	/* Keep track of driver			*/
     71      1.18   briggs #ifdef DBG_NOSTATIC
     72      1.18   briggs #	define	static
     73      1.18   briggs #endif
     74      1.18   briggs #ifdef DBG_SEL
     75      1.18   briggs #	define	DBG_SELPRINT(a,b)	printf(a,b)
     76      1.18   briggs #else
     77      1.18   briggs #	define DBG_SELPRINT(a,b)
     78      1.18   briggs #endif
     79      1.18   briggs #ifdef DBG_PIO
     80      1.18   briggs #	define DBG_PIOPRINT(a,b,c) 	printf(a,b,c)
     81      1.18   briggs #else
     82      1.18   briggs #	define DBG_PIOPRINT(a,b,c)
     83      1.18   briggs #endif
     84      1.18   briggs #ifdef DBG_INF
     85      1.18   briggs #	define DBG_INFPRINT(a,b,c)	a(b,c)
     86      1.18   briggs #else
     87      1.18   briggs #	define DBG_INFPRINT(a,b,c)
     88      1.18   briggs #endif
     89      1.18   briggs #ifdef DBG_PID
     90      1.18   briggs 	/* static	char	*last_hit = NULL, *olast_hit = NULL; */
     91      1.18   briggs 	static char *last_hit[DBG_PID];
     92      1.18   briggs #	define	PID(a)	\
     93      1.18   briggs 	{ int i; \
     94      1.18   briggs 	  for (i=0; i< DBG_PID-1; i++) \
     95      1.18   briggs 		last_hit[i] = last_hit[i+1]; \
     96      1.18   briggs 	  last_hit[DBG_PID-1] = a; }
     97      1.18   briggs #else
     98      1.18   briggs #	define	PID(a)
     99      1.18   briggs #endif
    100      1.18   briggs 
    101       1.1   briggs #undef 	REAL_DMA		/* Use DMA if sensible			*/
    102      1.19   briggs #define scsi_ipending()		(GET_5380_REG(NCR5380_DMSTAT) & SC_IRQ_SET)
    103       1.1   briggs #define fair_to_keep_dma()	1
    104       1.1   briggs #define claimed_dma()		1
    105       1.1   briggs #define reconsider_dma()
    106       1.1   briggs #define	USE_PDMA	1	/* Use special pdma-transfer function	*/
    107      1.10   briggs #define MIN_PHYS	0x2000	/* pdma space w/ /DSACK is only 0x2000  */
    108       1.1   briggs 
    109       1.1   briggs #define	ENABLE_NCR5380(sc)	cur_softc = sc;
    110       1.1   briggs 
    111       1.1   briggs /*
    112       1.1   briggs  * softc of currently active controller (well, we only have one for now).
    113       1.1   briggs  */
    114       1.1   briggs 
    115       1.1   briggs static struct ncr_softc	*cur_softc;
    116       1.1   briggs 
    117       1.1   briggs struct scsi_5380 {
    118       1.1   briggs 	volatile u_char	scsi_5380[8*16]; /* 8 regs, 1 every 16th byte. */
    119       1.1   briggs };
    120       1.1   briggs 
    121       1.1   briggs extern vm_offset_t	SCSIBase;
    122       1.1   briggs static volatile u_char	*ncr		= (volatile u_char *) 0x10000;
    123       1.1   briggs static volatile u_char	*ncr_5380_with_drq	= (volatile u_char *)  0x6000;
    124       1.1   briggs static volatile u_char	*ncr_5380_without_drq	= (volatile u_char *) 0x12000;
    125       1.1   briggs 
    126       1.1   briggs #define SCSI_5380		((struct scsi_5380 *) ncr)
    127       1.1   briggs #define GET_5380_REG(rnum)	SCSI_5380->scsi_5380[((rnum)<<4)]
    128       1.1   briggs #define SET_5380_REG(rnum,val)	(SCSI_5380->scsi_5380[((rnum)<<4)] = (val))
    129       1.1   briggs 
    130  1.23.4.1   scottr static void	ncr5380_irq_intr(void *);
    131  1.23.4.1   scottr static void	ncr5380_drq_intr(void *);
    132  1.23.4.1   scottr static void	do_ncr5380_drq_intr __P((void *));
    133       1.4   briggs 
    134      1.23   briggs static __inline__ void	scsi_clr_ipend __P((void));
    135      1.23   briggs static		  void	scsi_mach_init __P((struct ncr_softc *sc));
    136      1.23   briggs static		  int	machine_match __P((struct device *pdp, void *match,
    137      1.23   briggs 					   void *auxp, struct cfdriver *cd));
    138      1.23   briggs static __inline__ int	pdma_ready __P((void));
    139      1.23   briggs static		  int	transfer_pdma __P((u_char *phasep, u_char *data,
    140      1.23   briggs 					u_long *count));
    141      1.23   briggs 
    142       1.1   briggs static __inline__ void
    143       1.1   briggs scsi_clr_ipend()
    144       1.1   briggs {
    145       1.1   briggs 	int	tmp;
    146       1.1   briggs 
    147       1.1   briggs 	tmp = GET_5380_REG(NCR5380_IRCV);
    148  1.23.4.1   scottr 	scsi_clear_irq();
    149       1.1   briggs }
    150       1.1   briggs 
    151       1.1   briggs static void
    152       1.1   briggs scsi_mach_init(sc)
    153       1.1   briggs 	struct ncr_softc	*sc;
    154       1.1   briggs {
    155       1.1   briggs 	static int	initted = 0;
    156       1.1   briggs 
    157       1.1   briggs 	if (initted++)
    158       1.1   briggs 		panic("scsi_mach_init called again.\n");
    159       1.1   briggs 
    160       1.1   briggs 	ncr		= (volatile u_char *)
    161       1.1   briggs 			  (SCSIBase + (u_long) ncr);
    162       1.1   briggs 	ncr_5380_with_drq	= (volatile u_char *)
    163       1.1   briggs 			  (SCSIBase + (u_int) ncr_5380_with_drq);
    164       1.1   briggs 	ncr_5380_without_drq	= (volatile u_char *)
    165       1.1   briggs 			  (SCSIBase + (u_int) ncr_5380_without_drq);
    166       1.4   briggs 
    167  1.23.4.1   scottr 	if (VIA2 == VIA2OFF) {
    168       1.4   briggs 		scsi_enable = Via1Base + VIA2 * 0x2000 + vIER;
    169  1.23.4.1   scottr 		scsi_flag   = Via1Base + VIA2 * 0x2000 + vIFR;
    170  1.23.4.1   scottr 	} else {
    171       1.4   briggs 		scsi_enable = Via1Base + VIA2 * 0x2000 + rIER;
    172  1.23.4.1   scottr 		scsi_flag   = Via1Base + VIA2 * 0x2000 + rIFR;
    173  1.23.4.1   scottr 	}
    174       1.4   briggs 
    175       1.6   briggs 	mac68k_register_scsi_irq(ncr5380_irq_intr, sc);
    176       1.6   briggs 	mac68k_register_scsi_drq(ncr5380_drq_intr, sc);
    177       1.1   briggs }
    178       1.1   briggs 
    179       1.1   briggs static int
    180      1.20  thorpej machine_match(pdp, match, auxp, cd)
    181       1.1   briggs 	struct device	*pdp;
    182      1.20  thorpej 	void		*match, *auxp;
    183       1.1   briggs 	struct cfdriver	*cd;
    184       1.1   briggs {
    185       1.1   briggs 	if (!mac68k_machine.scsi80)
    186       1.1   briggs 		return 0;
    187       1.1   briggs 	return 1;
    188       1.1   briggs }
    189       1.1   briggs 
    190       1.1   briggs #if USE_PDMA
    191       1.4   briggs int	pdma_5380_dir = 0;
    192       1.1   briggs 
    193       1.4   briggs u_char	*pending_5380_data;
    194       1.4   briggs u_long	pending_5380_count;
    195       1.1   briggs 
    196      1.17   briggs #define NCR5380_PDMA_DEBUG 1 	/* Maybe we try with this off eventually. */
    197      1.10   briggs 
    198      1.17   briggs #if NCR5380_PDMA_DEBUG
    199       1.1   briggs int		pdma_5380_sends = 0;
    200       1.2   briggs int		pdma_5380_bytes = 0;
    201       1.1   briggs 
    202       1.1   briggs void
    203       1.1   briggs pdma_stat()
    204       1.1   briggs {
    205      1.10   briggs 	printf("PDMA SCSI: %d xfers completed for %d bytes.\n",
    206       1.4   briggs 		pdma_5380_sends, pdma_5380_bytes);
    207      1.17   briggs 	printf("pdma_5380_dir = %d\t",
    208       1.4   briggs 		pdma_5380_dir);
    209      1.23   briggs 	printf("datap = %p, remainder = %ld.\n",
    210       1.1   briggs 		pending_5380_data, pending_5380_count);
    211      1.17   briggs 	scsi_show();
    212       1.1   briggs }
    213       1.1   briggs #endif
    214       1.1   briggs 
    215       1.1   briggs void
    216       1.2   briggs pdma_cleanup(void)
    217       1.2   briggs {
    218       1.2   briggs 	SC_REQ	*reqp = connected;
    219      1.23   briggs 	int	s;
    220       1.2   briggs 
    221       1.2   briggs 	s = splbio();
    222      1.18   briggs 	PID("pdma_cleanup0");
    223       1.2   briggs 
    224       1.4   briggs 	pdma_5380_dir = 0;
    225       1.2   briggs 
    226      1.17   briggs #if NCR5380_PDMA_DEBUG
    227       1.2   briggs 	pdma_5380_sends++;
    228       1.2   briggs 	pdma_5380_bytes+=(reqp->xdata_len - pending_5380_count);
    229       1.2   briggs #endif
    230       1.2   briggs 
    231       1.2   briggs 	/*
    232       1.2   briggs 	 * Update pointers.
    233       1.2   briggs 	 */
    234       1.2   briggs 	reqp->xdata_ptr += reqp->xdata_len - pending_5380_count;
    235       1.2   briggs 	reqp->xdata_len  = pending_5380_count;
    236       1.2   briggs 
    237       1.2   briggs 	/*
    238       1.2   briggs 	 * Reset DMA mode.
    239       1.2   briggs 	 */
    240       1.2   briggs 	SET_5380_REG(NCR5380_MODE, GET_5380_REG(NCR5380_MODE) & ~SC_M_DMA);
    241       1.2   briggs 
    242       1.2   briggs 	/*
    243      1.10   briggs 	 * Clear any pending interrupts.
    244      1.10   briggs 	 */
    245      1.10   briggs 	scsi_clr_ipend();
    246      1.10   briggs 
    247      1.10   briggs 	/*
    248       1.2   briggs 	 * Tell interrupt functions that DMA has ended.
    249       1.2   briggs 	 */
    250       1.2   briggs 	reqp->dr_flag &= ~DRIVER_IN_DMA;
    251       1.2   briggs 
    252       1.2   briggs 	SET_5380_REG(NCR5380_MODE, IMODE_BASE);
    253       1.2   briggs 	SET_5380_REG(NCR5380_ICOM, 0);
    254       1.2   briggs 
    255       1.2   briggs 	splx(s);
    256       1.2   briggs 
    257       1.2   briggs 	/*
    258       1.2   briggs 	 * Back for more punishment.
    259       1.2   briggs 	 */
    260      1.18   briggs 	PID("pdma_cleanup1");
    261       1.2   briggs 	run_main(cur_softc);
    262      1.18   briggs 	PID("pdma_cleanup2");
    263       1.2   briggs }
    264      1.11   briggs #endif
    265       1.2   briggs 
    266       1.4   briggs static __inline__ int
    267       1.8   briggs pdma_ready()
    268       1.1   briggs {
    269      1.11   briggs #if USE_PDMA
    270      1.11   briggs 	SC_REQ	*reqp = connected;
    271      1.11   briggs 	int	dmstat, idstat;
    272      1.11   briggs extern	u_char	ncr5380_no_parchk;
    273      1.11   briggs 
    274      1.18   briggs 	PID("pdma_ready0");
    275       1.4   briggs 	if (pdma_5380_dir) {
    276  1.23.4.2   briggs 		PID("pdma_ready1.");
    277       1.1   briggs 		/*
    278       1.1   briggs 		 * For a phase mis-match, ATN is a "don't care," IRQ is 1 and
    279       1.1   briggs 		 * all other bits in the Bus & Status Register are 0.  Also,
    280       1.1   briggs 		 * the current SCSI Bus Status Register has a 1 for BSY and
    281       1.1   briggs 		 * REQ.  Since we're just checking that this interrupt isn't a
    282       1.1   briggs 		 * reselection or a reset, we just check for either.
    283       1.1   briggs 		 */
    284  1.23.4.1   scottr 		dmstat = GET_5380_REG(NCR5380_DMSTAT);
    285      1.11   briggs 		idstat = GET_5380_REG(NCR5380_IDSTAT);
    286      1.11   briggs 		if (   ((dmstat & (0xff & ~SC_ATN_STAT)) == SC_IRQ_SET)
    287      1.11   briggs 		    && ((idstat & (SC_S_BSY|SC_S_REQ))
    288      1.11   briggs 			== (SC_S_BSY | SC_S_REQ)) ) {
    289  1.23.4.1   scottr 			PID("pdma_ready2");
    290      1.11   briggs 			pdma_cleanup();
    291      1.11   briggs 			return 1;
    292      1.11   briggs 		} else if (PH_IN(reqp->phase) && (dmstat & SC_PAR_ERR)) {
    293      1.11   briggs 			if (!(ncr5380_no_parchk & (1 << reqp->targ_id)))
    294      1.11   briggs 				/* XXX: Should be parity error ???? */
    295      1.11   briggs 				reqp->xs->error = XS_DRIVER_STUFFUP;
    296  1.23.4.1   scottr 			PID("pdma_ready3");
    297      1.11   briggs 			/* XXX: is this the right reaction? */
    298      1.11   briggs 			pdma_cleanup();
    299      1.11   briggs 			return 1;
    300      1.11   briggs 		} else if (   !(idstat & SC_S_REQ)
    301      1.11   briggs 			   || (((idstat>>2) & 7) != reqp->phase)) {
    302      1.11   briggs #ifdef DIAGNOSTIC
    303      1.11   briggs 			/* XXX: is this the right reaction? Can this happen? */
    304      1.11   briggs 			scsi_show();
    305      1.11   briggs 			printf("Unexpected phase change.\n");
    306      1.11   briggs #endif
    307      1.11   briggs 			reqp->xs->error = XS_DRIVER_STUFFUP;
    308       1.2   briggs 			pdma_cleanup();
    309       1.3   briggs 			return 1;
    310       1.2   briggs 		} else {
    311       1.2   briggs 			scsi_show();
    312       1.2   briggs 			panic("Spurious interrupt during PDMA xfer.\n");
    313       1.1   briggs 		}
    314      1.18   briggs 	} else
    315  1.23.4.1   scottr 		PID("pdma_ready4");
    316      1.11   briggs #endif
    317       1.3   briggs 	return 0;
    318       1.3   briggs }
    319       1.3   briggs 
    320  1.23.4.1   scottr static void
    321       1.6   briggs ncr5380_irq_intr(p)
    322       1.6   briggs 	void	*p;
    323       1.3   briggs {
    324      1.18   briggs 	PID("irq");
    325  1.23.4.1   scottr 
    326      1.11   briggs #if USE_PDMA
    327       1.8   briggs 	if (pdma_ready()) {
    328       1.3   briggs 		return;
    329       1.1   briggs 	}
    330      1.11   briggs #endif
    331  1.23.4.1   scottr 	scsi_idisable();
    332  1.23.4.1   scottr 	ncr_ctrl_intr(cur_softc);
    333       1.1   briggs }
    334       1.1   briggs 
    335       1.4   briggs /*
    336      1.10   briggs  * This is the meat of the PDMA transfer.
    337      1.10   briggs  * When we get here, we shove data as fast as the mac can take it.
    338      1.10   briggs  * We depend on several things:
    339      1.10   briggs  *   * All macs after the Mac Plus that have a 5380 chip should have a general
    340      1.10   briggs  *     logic IC that handshakes data for blind transfers.
    341      1.10   briggs  *   * If the SCSI controller finishes sending/receiving data before we do,
    342      1.10   briggs  *     the same general logic IC will generate a /BERR for us in short order.
    343      1.10   briggs  *   * The fault address for said /BERR minus the base address for the
    344      1.10   briggs  *     transfer will be the amount of data that was actually written.
    345      1.10   briggs  *
    346      1.10   briggs  * We use the nofault flag and the setjmp/longjmp in locore.s so we can
    347      1.10   briggs  * detect and handle the bus error for early termination of a command.
    348      1.10   briggs  * This is usually caused by a disconnecting target.
    349       1.4   briggs  */
    350  1.23.4.1   scottr static void
    351  1.23.4.1   scottr do_ncr5380_drq_intr(p)
    352       1.6   briggs 	void	*p;
    353       1.1   briggs {
    354      1.10   briggs #if USE_PDMA
    355      1.10   briggs extern	int			*nofault, mac68k_buserr_addr;
    356      1.10   briggs 	label_t			faultbuf;
    357      1.10   briggs 	register int		count;
    358      1.10   briggs 	volatile u_int32_t	*long_drq;
    359      1.10   briggs 	u_int32_t		*long_data;
    360  1.23.4.1   scottr 	volatile u_int8_t	*drq, tmp_data;
    361      1.10   briggs 	u_int8_t		*data;
    362      1.10   briggs 
    363      1.18   briggs #if DBG_PID
    364      1.18   briggs 	if (pdma_5380_dir == 2) {
    365      1.18   briggs 		PID("drq (in)");
    366      1.18   briggs 	} else {
    367      1.18   briggs 		PID("drq (out)");
    368      1.18   briggs 	}
    369       1.1   briggs #endif
    370      1.10   briggs 
    371      1.10   briggs 	/*
    372      1.10   briggs 	 * Setup for a possible bus error caused by SCSI controller
    373      1.10   briggs 	 * switching out of DATA-IN/OUT before we're done with the
    374      1.10   briggs 	 * current transfer.
    375      1.10   briggs 	 */
    376      1.10   briggs 	nofault = (int *) &faultbuf;
    377      1.10   briggs 
    378      1.10   briggs 	if (setjmp((label_t *) nofault)) {
    379      1.18   briggs 		PID("drq berr");
    380      1.10   briggs 		nofault = (int *) 0;
    381      1.10   briggs 		count = (  (u_long) mac68k_buserr_addr
    382      1.10   briggs 			 - (u_long) ncr_5380_with_drq);
    383      1.10   briggs 		if ((count < 0) || (count > pending_5380_count)) {
    384      1.23   briggs 			printf("pdma %s: cnt = %d (0x%x) (pending cnt %ld)\n",
    385      1.15   briggs 				(pdma_5380_dir == 2) ? "in" : "out",
    386      1.15   briggs 				count, count, pending_5380_count);
    387      1.10   briggs 			panic("something is wrong");
    388      1.10   briggs 		}
    389      1.10   briggs 
    390      1.10   briggs 		pending_5380_data += count;
    391      1.10   briggs 		pending_5380_count -= count;
    392      1.10   briggs 
    393      1.10   briggs 		mac68k_buserr_addr = 0;
    394  1.23.4.1   scottr 
    395  1.23.4.1   scottr 		PID("end drq early");
    396  1.23.4.1   scottr 
    397      1.10   briggs 		return;
    398      1.10   briggs 	}
    399      1.10   briggs 
    400       1.4   briggs 	if (pdma_5380_dir == 2) { /* Data In */
    401      1.10   briggs 		int	resid;
    402      1.10   briggs 
    403      1.10   briggs 		/*
    404      1.10   briggs 		 * Get the dest address aligned.
    405      1.10   briggs 		 */
    406      1.17   briggs 		resid = count = min(pending_5380_count,
    407      1.17   briggs 				    4 - (((int) pending_5380_data) & 0x3));
    408      1.17   briggs 		if (count && (count < 4)) {
    409      1.10   briggs 			data = (u_int8_t *) pending_5380_data;
    410      1.10   briggs 			drq = (u_int8_t *) ncr_5380_with_drq;
    411      1.10   briggs 			while (count) {
    412      1.10   briggs #define R1	*data++ = *drq++
    413      1.10   briggs 				R1; count--;
    414      1.10   briggs #undef R1
    415      1.10   briggs 			}
    416      1.10   briggs 			pending_5380_data += resid;
    417      1.10   briggs 			pending_5380_count -= resid;
    418      1.10   briggs 		}
    419      1.10   briggs 
    420       1.4   briggs 		/*
    421      1.10   briggs 		 * Get ready to start the transfer.
    422       1.4   briggs 		 */
    423      1.11   briggs 		while (pending_5380_count) {
    424      1.11   briggs 		int dcount;
    425      1.11   briggs 
    426      1.11   briggs 		dcount = count = min(pending_5380_count, MIN_PHYS);
    427      1.10   briggs 		long_drq = (volatile u_int32_t *) ncr_5380_with_drq;
    428      1.13   briggs 		long_data = (u_int32_t *) pending_5380_data;
    429      1.10   briggs 
    430      1.10   briggs #define R4	*long_data++ = *long_drq++
    431  1.23.4.1   scottr 		while ( count >= 64 ) {
    432      1.10   briggs 			R4; R4; R4; R4; R4; R4; R4; R4;
    433      1.10   briggs 			R4; R4; R4; R4; R4; R4; R4; R4;	/* 64 */
    434  1.23.4.1   scottr 			count -= 64;
    435      1.10   briggs 		}
    436      1.10   briggs 		while (count >= 4) {
    437      1.10   briggs 			R4; count -= 4;
    438      1.10   briggs 		}
    439      1.10   briggs #undef R4
    440      1.10   briggs 		data = (u_int8_t *) long_data;
    441      1.10   briggs 		drq = (u_int8_t *) long_drq;
    442      1.10   briggs 		while (count) {
    443      1.10   briggs #define R1	*data++ = *drq++
    444      1.10   briggs 			R1; count--;
    445      1.10   briggs #undef R1
    446      1.10   briggs 		}
    447      1.11   briggs 		pending_5380_count -= dcount;
    448      1.13   briggs 		pending_5380_data += dcount;
    449      1.11   briggs 		}
    450      1.10   briggs 	} else {
    451      1.10   briggs 		int	resid;
    452      1.10   briggs 
    453      1.10   briggs 		/*
    454      1.10   briggs 		 * Get the source address aligned.
    455      1.10   briggs 		 */
    456      1.17   briggs 		resid = count = min(pending_5380_count,
    457      1.17   briggs 				    4 - (((int) pending_5380_data) & 0x3));
    458      1.17   briggs 		if (count && (count < 4)) {
    459      1.10   briggs 			data = (u_int8_t *) pending_5380_data;
    460      1.10   briggs 			drq = (u_int8_t *) ncr_5380_with_drq;
    461      1.10   briggs 			while (count) {
    462      1.10   briggs #define W1	*drq++ = *data++
    463      1.10   briggs 				W1; count--;
    464      1.10   briggs #undef W1
    465      1.10   briggs 			}
    466      1.10   briggs 			pending_5380_data += resid;
    467      1.10   briggs 			pending_5380_count -= resid;
    468      1.10   briggs 		}
    469      1.10   briggs 
    470       1.4   briggs 		/*
    471      1.10   briggs 		 * Get ready to start the transfer.
    472       1.4   briggs 		 */
    473      1.11   briggs 		while (pending_5380_count) {
    474      1.11   briggs 		int dcount;
    475      1.11   briggs 
    476      1.11   briggs 		dcount = count = min(pending_5380_count, MIN_PHYS);
    477      1.10   briggs 		long_drq = (volatile u_int32_t *) ncr_5380_with_drq;
    478      1.13   briggs 		long_data = (u_int32_t *) pending_5380_data;
    479      1.10   briggs 
    480      1.10   briggs #define W4	*long_drq++ = *long_data++
    481      1.10   briggs 		while ( count >= 64 ) {
    482      1.10   briggs 			W4; W4; W4; W4; W4; W4; W4; W4;
    483      1.11   briggs 			W4; W4; W4; W4; W4; W4; W4; W4; /*  64 */
    484      1.10   briggs 			count -= 64;
    485      1.10   briggs 		}
    486      1.10   briggs 		while (count >= 4) {
    487      1.10   briggs 			W4; count -= 4;
    488      1.10   briggs 		}
    489      1.10   briggs #undef W4
    490      1.10   briggs 		data = (u_int8_t *) long_data;
    491      1.10   briggs 		drq = (u_int8_t *) long_drq;
    492      1.10   briggs 		while (count) {
    493      1.10   briggs #define W1	*drq++ = *data++
    494      1.10   briggs 			W1; count--;
    495      1.11   briggs #undef W1
    496      1.11   briggs 		}
    497      1.11   briggs 		pending_5380_count -= dcount;
    498      1.13   briggs 		pending_5380_data += dcount;
    499       1.4   briggs 		}
    500  1.23.4.1   scottr 		PID("write complete");
    501  1.23.4.1   scottr 
    502  1.23.4.1   scottr 		drq = (volatile u_int8_t *) ncr_5380_with_drq;
    503  1.23.4.1   scottr 		tmp_data = *drq;
    504  1.23.4.1   scottr 
    505  1.23.4.1   scottr 		PID("read a byte?");
    506  1.23.4.1   scottr 
    507  1.23.4.1   scottr 		nofault = (int *) 0;
    508      1.10   briggs 	}
    509      1.10   briggs 
    510      1.10   briggs 	/*
    511      1.10   briggs 	 * OK.  No bus error occurred above.  Clear the nofault flag
    512      1.10   briggs 	 * so we no longer short-circuit bus errors.
    513      1.10   briggs 	 */
    514      1.10   briggs 	nofault = (int *) 0;
    515      1.10   briggs 
    516      1.18   briggs 	PID("end drq");
    517  1.23.4.1   scottr 	return;
    518  1.23.4.1   scottr #else
    519  1.23.4.1   scottr 	return;
    520       1.4   briggs #endif	/* if USE_PDMA */
    521       1.1   briggs }
    522  1.23.4.1   scottr 
    523  1.23.4.1   scottr static void
    524  1.23.4.1   scottr ncr5380_drq_intr(p)
    525  1.23.4.1   scottr 	void	*p;
    526  1.23.4.1   scottr {
    527  1.23.4.1   scottr 	while (GET_5380_REG(NCR5380_DMSTAT) & SC_DMA_REQ) {
    528  1.23.4.1   scottr 		do_ncr5380_drq_intr(p);
    529  1.23.4.1   scottr 		scsi_clear_drq();
    530  1.23.4.1   scottr 	}
    531  1.23.4.1   scottr }
    532       1.1   briggs 
    533       1.4   briggs #if USE_PDMA
    534       1.4   briggs 
    535       1.1   briggs #define SCSI_TIMEOUT_VAL	10000000
    536       1.1   briggs 
    537       1.1   briggs static int
    538       1.1   briggs transfer_pdma(phasep, data, count)
    539       1.1   briggs 	u_char	*phasep;
    540       1.1   briggs 	u_char	*data;
    541       1.1   briggs 	u_long	*count;
    542       1.1   briggs {
    543       1.1   briggs 	SC_REQ	*reqp = connected;
    544      1.23   briggs 	int	len = *count, s, scsi_timeout = SCSI_TIMEOUT_VAL;
    545       1.1   briggs 
    546       1.4   briggs 	if (pdma_5380_dir) {
    547       1.1   briggs 		panic("ncrscsi: transfer_pdma called when operation already "
    548       1.1   briggs 			"pending.\n");
    549       1.1   briggs 	}
    550      1.18   briggs 	PID("transfer_pdma0")
    551       1.1   briggs 
    552       1.2   briggs 	/*
    553      1.10   briggs  	 * Don't bother with PDMA if we can't sleep or for small transfers.
    554       1.2   briggs  	 */
    555       1.9   briggs 	if (reqp->dr_flag & DRIVER_NOINT) {
    556      1.18   briggs 		PID("pdma, falling back to transfer_pio.")
    557       1.7   briggs 		transfer_pio(phasep, data, count, 0);
    558       1.2   briggs 		return -1;
    559       1.1   briggs 	}
    560       1.1   briggs 
    561       1.1   briggs 	/*
    562      1.10   briggs 	 * We are probably already at spl2(), so this is likely a no-op.
    563      1.10   briggs 	 * Paranoia.
    564       1.1   briggs 	 */
    565      1.10   briggs 	s = splbio();
    566      1.10   briggs 
    567      1.10   briggs 	scsi_idisable();
    568       1.2   briggs 
    569       1.2   briggs 	/*
    570      1.10   briggs 	 * Match phases with target.
    571       1.2   briggs 	 */
    572      1.10   briggs 	SET_5380_REG(NCR5380_TCOM, *phasep);
    573       1.2   briggs 
    574       1.2   briggs 	/*
    575       1.2   briggs 	 * Clear pending interrupts.
    576       1.2   briggs 	 */
    577       1.1   briggs 	scsi_clr_ipend();
    578       1.1   briggs 
    579       1.1   briggs 	/*
    580       1.1   briggs 	 * Wait until target asserts BSY.
    581       1.1   briggs 	 */
    582      1.10   briggs 	while (    ((GET_5380_REG(NCR5380_IDSTAT) & SC_S_BSY) == 0)
    583      1.10   briggs 		&& (--scsi_timeout) );
    584       1.1   briggs 	if (!scsi_timeout) {
    585       1.1   briggs #if DIAGNOSTIC
    586       1.1   briggs 		printf("scsi timeout: waiting for BSY in %s.\n",
    587      1.10   briggs 			(*phasep == PH_DATAOUT) ? "pdma_out" : "pdma_in");
    588       1.1   briggs #endif
    589       1.1   briggs 		goto scsi_timeout_error;
    590       1.1   briggs 	}
    591       1.1   briggs 
    592       1.1   briggs 	/*
    593       1.2   briggs 	 * Tell the driver that we're in DMA mode.
    594       1.2   briggs 	 */
    595       1.2   briggs 	reqp->dr_flag |= DRIVER_IN_DMA;
    596       1.2   briggs 
    597       1.2   briggs 	/*
    598       1.4   briggs 	 * Load transfer values for DRQ interrupt handlers.
    599       1.1   briggs 	 */
    600       1.4   briggs 	pending_5380_data = data;
    601       1.1   briggs 	pending_5380_count = len;
    602       1.1   briggs 
    603       1.1   briggs 	/*
    604       1.1   briggs 	 * Set the transfer function to be called on DRQ interrupts.
    605       1.2   briggs 	 * And note that we're waiting.
    606       1.1   briggs 	 */
    607       1.4   briggs 	switch (*phasep) {
    608       1.4   briggs 	default:
    609       1.4   briggs 		panic("Unexpected phase in transfer_pdma.\n");
    610       1.4   briggs 	case PH_DATAOUT:
    611       1.4   briggs 		pdma_5380_dir = 1;
    612      1.17   briggs 		SET_5380_REG(NCR5380_ICOM, GET_5380_REG(NCR5380_ICOM)|SC_ADTB);
    613      1.17   briggs 		SET_5380_REG(NCR5380_MODE, GET_5380_REG(NCR5380_MODE)|SC_M_DMA);
    614      1.10   briggs 		SET_5380_REG(NCR5380_DMSTAT, 0);
    615       1.4   briggs 		break;
    616       1.4   briggs 	case PH_DATAIN:
    617       1.4   briggs 		pdma_5380_dir = 2;
    618      1.17   briggs 		SET_5380_REG(NCR5380_ICOM, 0);
    619      1.17   briggs 		SET_5380_REG(NCR5380_MODE, GET_5380_REG(NCR5380_MODE)|SC_M_DMA);
    620      1.10   briggs 		SET_5380_REG(NCR5380_IRCV, 0);
    621       1.4   briggs 		break;
    622       1.1   briggs 	}
    623      1.17   briggs 
    624      1.18   briggs 	PID("waiting for interrupt.")
    625       1.1   briggs 
    626       1.1   briggs 	/*
    627       1.1   briggs 	 * Now that we're set up, enable interrupts and drop processor
    628       1.2   briggs 	 * priority back down.
    629       1.1   briggs 	 */
    630       1.1   briggs 	scsi_ienable();
    631       1.1   briggs 	splx(s);
    632       1.2   briggs 	return 0;
    633       1.1   briggs 
    634       1.1   briggs scsi_timeout_error:
    635       1.1   briggs 	/*
    636       1.1   briggs 	 * Clear the DMA mode.
    637       1.1   briggs 	 */
    638       1.1   briggs 	SET_5380_REG(NCR5380_MODE, GET_5380_REG(NCR5380_MODE) & ~SC_M_DMA);
    639       1.1   briggs 	return -1;
    640       1.1   briggs }
    641       1.1   briggs #endif /* if USE_PDMA */
    642       1.1   briggs 
    643       1.1   briggs /* Include general routines. */
    644       1.5   briggs #include <mac68k/dev/ncr5380.c>
    645