Home | History | Annotate | Line # | Download | only in dev
mac68k5380.c revision 1.35.10.1
      1  1.35.10.1    bouyer /*	$NetBSD: mac68k5380.c,v 1.35.10.1 2000/11/20 20:12:17 bouyer Exp $	*/
      2        1.1    briggs 
      3        1.1    briggs /*
      4        1.1    briggs  * Copyright (c) 1995 Allen Briggs
      5        1.1    briggs  * All rights reserved.
      6        1.1    briggs  *
      7        1.1    briggs  * Redistribution and use in source and binary forms, with or without
      8        1.1    briggs  * modification, are permitted provided that the following conditions
      9        1.1    briggs  * are met:
     10        1.1    briggs  * 1. Redistributions of source code must retain the above copyright
     11        1.1    briggs  *    notice, this list of conditions and the following disclaimer.
     12        1.1    briggs  * 2. Redistributions in binary form must reproduce the above copyright
     13        1.1    briggs  *    notice, this list of conditions and the following disclaimer in the
     14        1.1    briggs  *    documentation and/or other materials provided with the distribution.
     15        1.1    briggs  * 3. All advertising materials mentioning features or use of this software
     16        1.1    briggs  *    must display the following acknowledgement:
     17        1.1    briggs  *      This product includes software developed by Allen Briggs
     18        1.1    briggs  * 4. The name of the author may not be used to endorse or promote products
     19        1.1    briggs  *    derived from this software without specific prior written permission
     20        1.1    briggs  *
     21        1.1    briggs  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     22        1.1    briggs  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     23        1.1    briggs  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     24        1.1    briggs  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     25        1.1    briggs  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     26        1.1    briggs  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     27        1.1    briggs  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     28        1.1    briggs  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     29        1.1    briggs  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     30        1.1    briggs  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     31        1.1    briggs  *
     32        1.1    briggs  * Derived from atari5380.c for the mac68k port of NetBSD.
     33        1.1    briggs  *
     34        1.1    briggs  */
     35        1.1    briggs 
     36        1.1    briggs #include <sys/param.h>
     37        1.1    briggs #include <sys/systm.h>
     38        1.1    briggs #include <sys/kernel.h>
     39        1.1    briggs #include <sys/device.h>
     40       1.10    briggs #include <sys/dkstat.h>
     41        1.1    briggs #include <sys/syslog.h>
     42        1.1    briggs #include <sys/buf.h>
     43       1.34    bouyer #include <dev/scsipi/scsi_all.h>
     44       1.34    bouyer #include <dev/scsipi/scsipi_all.h>
     45       1.34    bouyer #include <dev/scsipi/scsi_message.h>
     46       1.34    bouyer #include <dev/scsipi/scsiconf.h>
     47        1.1    briggs 
     48        1.1    briggs /*
     49        1.1    briggs  * Include the driver definitions
     50        1.1    briggs  */
     51       1.23    briggs #include "ncr5380reg.h"
     52        1.1    briggs 
     53  1.35.10.1    bouyer #include <machine/cpu.h>
     54        1.1    briggs #include <machine/stdarg.h>
     55       1.22    briggs #include <machine/viareg.h>
     56        1.1    briggs 
     57       1.33    scottr #include <mac68k/dev/ncr5380var.h>
     58       1.23    briggs 
     59        1.1    briggs /*
     60        1.1    briggs  * Set the various driver options
     61        1.1    briggs  */
     62        1.1    briggs #define	NREQ		18	/* Size of issue queue			*/
     63        1.1    briggs #define	AUTO_SENSE	1	/* Automatically issue a request-sense 	*/
     64        1.1    briggs 
     65        1.1    briggs #define	DRNAME		ncrscsi	/* used in various prints	*/
     66        1.1    briggs #undef	DBG_SEL			/* Show the selection process		*/
     67        1.1    briggs #undef	DBG_REQ			/* Show enqueued/ready requests		*/
     68        1.1    briggs #undef	DBG_NOWRITE		/* Do not allow writes to the targets	*/
     69        1.1    briggs #undef	DBG_PIO			/* Show the polled-I/O process		*/
     70        1.1    briggs #undef	DBG_INF			/* Show information transfer process	*/
     71        1.1    briggs #define	DBG_NOSTATIC		/* No static functions, all in DDB trace*/
     72       1.18    briggs #define	DBG_PID		25	/* Keep track of driver			*/
     73       1.18    briggs #ifdef DBG_NOSTATIC
     74       1.18    briggs #	define	static
     75       1.18    briggs #endif
     76       1.18    briggs #ifdef DBG_SEL
     77       1.27  christos #	define	DBG_SELPRINT(a,b)	printf(a,b)
     78       1.18    briggs #else
     79       1.18    briggs #	define DBG_SELPRINT(a,b)
     80       1.18    briggs #endif
     81       1.18    briggs #ifdef DBG_PIO
     82       1.27  christos #	define DBG_PIOPRINT(a,b,c) 	printf(a,b,c)
     83       1.18    briggs #else
     84       1.18    briggs #	define DBG_PIOPRINT(a,b,c)
     85       1.18    briggs #endif
     86       1.18    briggs #ifdef DBG_INF
     87       1.18    briggs #	define DBG_INFPRINT(a,b,c)	a(b,c)
     88       1.18    briggs #else
     89       1.18    briggs #	define DBG_INFPRINT(a,b,c)
     90       1.18    briggs #endif
     91       1.18    briggs #ifdef DBG_PID
     92       1.18    briggs 	/* static	char	*last_hit = NULL, *olast_hit = NULL; */
     93       1.18    briggs 	static char *last_hit[DBG_PID];
     94       1.18    briggs #	define	PID(a)	\
     95       1.18    briggs 	{ int i; \
     96       1.18    briggs 	  for (i=0; i< DBG_PID-1; i++) \
     97       1.18    briggs 		last_hit[i] = last_hit[i+1]; \
     98       1.18    briggs 	  last_hit[DBG_PID-1] = a; }
     99       1.18    briggs #else
    100       1.18    briggs #	define	PID(a)
    101       1.18    briggs #endif
    102       1.18    briggs 
    103        1.1    briggs #undef 	REAL_DMA		/* Use DMA if sensible			*/
    104       1.19    briggs #define scsi_ipending()		(GET_5380_REG(NCR5380_DMSTAT) & SC_IRQ_SET)
    105        1.1    briggs #define fair_to_keep_dma()	1
    106        1.1    briggs #define claimed_dma()		1
    107        1.1    briggs #define reconsider_dma()
    108        1.1    briggs #define	USE_PDMA	1	/* Use special pdma-transfer function	*/
    109       1.10    briggs #define MIN_PHYS	0x2000	/* pdma space w/ /DSACK is only 0x2000  */
    110        1.1    briggs 
    111        1.1    briggs #define	ENABLE_NCR5380(sc)	cur_softc = sc;
    112        1.1    briggs 
    113        1.1    briggs /*
    114        1.1    briggs  * softc of currently active controller (well, we only have one for now).
    115        1.1    briggs  */
    116        1.1    briggs 
    117        1.1    briggs static struct ncr_softc	*cur_softc;
    118        1.1    briggs 
    119        1.1    briggs struct scsi_5380 {
    120        1.1    briggs 	volatile u_char	scsi_5380[8*16]; /* 8 regs, 1 every 16th byte. */
    121        1.1    briggs };
    122        1.1    briggs 
    123       1.35    scottr extern vaddr_t		SCSIBase;
    124        1.1    briggs static volatile u_char	*ncr		= (volatile u_char *) 0x10000;
    125        1.1    briggs static volatile u_char	*ncr_5380_with_drq	= (volatile u_char *)  0x6000;
    126        1.1    briggs static volatile u_char	*ncr_5380_without_drq	= (volatile u_char *) 0x12000;
    127        1.1    briggs 
    128        1.1    briggs #define SCSI_5380		((struct scsi_5380 *) ncr)
    129        1.1    briggs #define GET_5380_REG(rnum)	SCSI_5380->scsi_5380[((rnum)<<4)]
    130        1.1    briggs #define SET_5380_REG(rnum,val)	(SCSI_5380->scsi_5380[((rnum)<<4)] = (val))
    131        1.1    briggs 
    132       1.24    briggs static void	ncr5380_irq_intr(void *);
    133       1.24    briggs static void	ncr5380_drq_intr(void *);
    134       1.24    briggs static void	do_ncr5380_drq_intr __P((void *));
    135        1.4    briggs 
    136       1.23    briggs static __inline__ void	scsi_clr_ipend __P((void));
    137       1.23    briggs static		  void	scsi_mach_init __P((struct ncr_softc *sc));
    138       1.28    scottr static		  int	machine_match __P((struct device *parent,
    139       1.28    scottr 			    struct cfdata *cf, void *aux,
    140       1.28    scottr 			    struct cfdriver *cd));
    141       1.23    briggs static __inline__ int	pdma_ready __P((void));
    142       1.23    briggs static		  int	transfer_pdma __P((u_char *phasep, u_char *data,
    143       1.23    briggs 					u_long *count));
    144       1.23    briggs 
    145        1.1    briggs static __inline__ void
    146        1.1    briggs scsi_clr_ipend()
    147        1.1    briggs {
    148        1.1    briggs 	int	tmp;
    149        1.1    briggs 
    150        1.1    briggs 	tmp = GET_5380_REG(NCR5380_IRCV);
    151       1.24    briggs 	scsi_clear_irq();
    152        1.1    briggs }
    153        1.1    briggs 
    154        1.1    briggs static void
    155        1.1    briggs scsi_mach_init(sc)
    156        1.1    briggs 	struct ncr_softc	*sc;
    157        1.1    briggs {
    158        1.1    briggs 	static int	initted = 0;
    159        1.1    briggs 
    160        1.1    briggs 	if (initted++)
    161        1.1    briggs 		panic("scsi_mach_init called again.\n");
    162        1.1    briggs 
    163        1.1    briggs 	ncr		= (volatile u_char *)
    164        1.1    briggs 			  (SCSIBase + (u_long) ncr);
    165        1.1    briggs 	ncr_5380_with_drq	= (volatile u_char *)
    166        1.1    briggs 			  (SCSIBase + (u_int) ncr_5380_with_drq);
    167        1.1    briggs 	ncr_5380_without_drq	= (volatile u_char *)
    168        1.1    briggs 			  (SCSIBase + (u_int) ncr_5380_without_drq);
    169        1.4    briggs 
    170       1.24    briggs 	if (VIA2 == VIA2OFF) {
    171        1.4    briggs 		scsi_enable = Via1Base + VIA2 * 0x2000 + vIER;
    172       1.24    briggs 		scsi_flag   = Via1Base + VIA2 * 0x2000 + vIFR;
    173       1.24    briggs 	} else {
    174        1.4    briggs 		scsi_enable = Via1Base + VIA2 * 0x2000 + rIER;
    175       1.24    briggs 		scsi_flag   = Via1Base + VIA2 * 0x2000 + rIFR;
    176       1.24    briggs 	}
    177        1.4    briggs 
    178       1.29    scottr 	via2_register_irq(VIA2_SCSIIRQ, ncr5380_irq_intr, sc);
    179       1.29    scottr 	via2_register_irq(VIA2_SCSIDRQ, ncr5380_drq_intr, sc);
    180        1.1    briggs }
    181        1.1    briggs 
    182        1.1    briggs static int
    183       1.28    scottr machine_match(parent, cf, aux, cd)
    184       1.28    scottr 	struct device *parent;
    185       1.28    scottr 	struct cfdata *cf;
    186       1.28    scottr 	void *aux;
    187       1.28    scottr 	struct cfdriver *cd;
    188        1.1    briggs {
    189        1.1    briggs 	if (!mac68k_machine.scsi80)
    190        1.1    briggs 		return 0;
    191        1.1    briggs 	return 1;
    192        1.1    briggs }
    193        1.1    briggs 
    194        1.1    briggs #if USE_PDMA
    195        1.4    briggs int	pdma_5380_dir = 0;
    196        1.1    briggs 
    197        1.4    briggs u_char	*pending_5380_data;
    198        1.4    briggs u_long	pending_5380_count;
    199        1.1    briggs 
    200       1.17    briggs #define NCR5380_PDMA_DEBUG 1 	/* Maybe we try with this off eventually. */
    201       1.10    briggs 
    202       1.17    briggs #if NCR5380_PDMA_DEBUG
    203        1.1    briggs int		pdma_5380_sends = 0;
    204        1.2    briggs int		pdma_5380_bytes = 0;
    205        1.1    briggs 
    206        1.1    briggs void
    207        1.1    briggs pdma_stat()
    208        1.1    briggs {
    209       1.27  christos 	printf("PDMA SCSI: %d xfers completed for %d bytes.\n",
    210        1.4    briggs 		pdma_5380_sends, pdma_5380_bytes);
    211       1.27  christos 	printf("pdma_5380_dir = %d\t",
    212        1.4    briggs 		pdma_5380_dir);
    213       1.27  christos 	printf("datap = %p, remainder = %ld.\n",
    214        1.1    briggs 		pending_5380_data, pending_5380_count);
    215       1.17    briggs 	scsi_show();
    216        1.1    briggs }
    217        1.1    briggs #endif
    218        1.1    briggs 
    219        1.1    briggs void
    220        1.2    briggs pdma_cleanup(void)
    221        1.2    briggs {
    222        1.2    briggs 	SC_REQ	*reqp = connected;
    223       1.23    briggs 	int	s;
    224        1.2    briggs 
    225        1.2    briggs 	s = splbio();
    226       1.18    briggs 	PID("pdma_cleanup0");
    227        1.2    briggs 
    228        1.4    briggs 	pdma_5380_dir = 0;
    229        1.2    briggs 
    230       1.17    briggs #if NCR5380_PDMA_DEBUG
    231        1.2    briggs 	pdma_5380_sends++;
    232        1.2    briggs 	pdma_5380_bytes+=(reqp->xdata_len - pending_5380_count);
    233        1.2    briggs #endif
    234        1.2    briggs 
    235        1.2    briggs 	/*
    236        1.2    briggs 	 * Update pointers.
    237        1.2    briggs 	 */
    238        1.2    briggs 	reqp->xdata_ptr += reqp->xdata_len - pending_5380_count;
    239        1.2    briggs 	reqp->xdata_len  = pending_5380_count;
    240        1.2    briggs 
    241        1.2    briggs 	/*
    242        1.2    briggs 	 * Reset DMA mode.
    243        1.2    briggs 	 */
    244        1.2    briggs 	SET_5380_REG(NCR5380_MODE, GET_5380_REG(NCR5380_MODE) & ~SC_M_DMA);
    245        1.2    briggs 
    246        1.2    briggs 	/*
    247       1.10    briggs 	 * Clear any pending interrupts.
    248       1.10    briggs 	 */
    249       1.10    briggs 	scsi_clr_ipend();
    250       1.10    briggs 
    251       1.10    briggs 	/*
    252        1.2    briggs 	 * Tell interrupt functions that DMA has ended.
    253        1.2    briggs 	 */
    254        1.2    briggs 	reqp->dr_flag &= ~DRIVER_IN_DMA;
    255        1.2    briggs 
    256        1.2    briggs 	SET_5380_REG(NCR5380_MODE, IMODE_BASE);
    257        1.2    briggs 	SET_5380_REG(NCR5380_ICOM, 0);
    258        1.2    briggs 
    259        1.2    briggs 	splx(s);
    260        1.2    briggs 
    261        1.2    briggs 	/*
    262        1.2    briggs 	 * Back for more punishment.
    263        1.2    briggs 	 */
    264       1.18    briggs 	PID("pdma_cleanup1");
    265        1.2    briggs 	run_main(cur_softc);
    266       1.18    briggs 	PID("pdma_cleanup2");
    267        1.2    briggs }
    268       1.11    briggs #endif
    269        1.2    briggs 
    270        1.4    briggs static __inline__ int
    271        1.8    briggs pdma_ready()
    272        1.1    briggs {
    273       1.11    briggs #if USE_PDMA
    274       1.11    briggs 	SC_REQ	*reqp = connected;
    275       1.11    briggs 	int	dmstat, idstat;
    276       1.11    briggs extern	u_char	ncr5380_no_parchk;
    277       1.11    briggs 
    278       1.18    briggs 	PID("pdma_ready0");
    279        1.4    briggs 	if (pdma_5380_dir) {
    280       1.25    briggs 		PID("pdma_ready1.");
    281        1.1    briggs 		/*
    282        1.1    briggs 		 * For a phase mis-match, ATN is a "don't care," IRQ is 1 and
    283        1.1    briggs 		 * all other bits in the Bus & Status Register are 0.  Also,
    284        1.1    briggs 		 * the current SCSI Bus Status Register has a 1 for BSY and
    285        1.1    briggs 		 * REQ.  Since we're just checking that this interrupt isn't a
    286        1.1    briggs 		 * reselection or a reset, we just check for either.
    287        1.1    briggs 		 */
    288       1.24    briggs 		dmstat = GET_5380_REG(NCR5380_DMSTAT);
    289       1.11    briggs 		idstat = GET_5380_REG(NCR5380_IDSTAT);
    290       1.11    briggs 		if (   ((dmstat & (0xff & ~SC_ATN_STAT)) == SC_IRQ_SET)
    291       1.11    briggs 		    && ((idstat & (SC_S_BSY|SC_S_REQ))
    292       1.11    briggs 			== (SC_S_BSY | SC_S_REQ)) ) {
    293       1.24    briggs 			PID("pdma_ready2");
    294       1.11    briggs 			pdma_cleanup();
    295       1.11    briggs 			return 1;
    296       1.11    briggs 		} else if (PH_IN(reqp->phase) && (dmstat & SC_PAR_ERR)) {
    297       1.11    briggs 			if (!(ncr5380_no_parchk & (1 << reqp->targ_id)))
    298       1.11    briggs 				/* XXX: Should be parity error ???? */
    299       1.11    briggs 				reqp->xs->error = XS_DRIVER_STUFFUP;
    300       1.24    briggs 			PID("pdma_ready3");
    301       1.11    briggs 			/* XXX: is this the right reaction? */
    302       1.11    briggs 			pdma_cleanup();
    303       1.11    briggs 			return 1;
    304       1.11    briggs 		} else if (   !(idstat & SC_S_REQ)
    305       1.11    briggs 			   || (((idstat>>2) & 7) != reqp->phase)) {
    306       1.11    briggs #ifdef DIAGNOSTIC
    307       1.11    briggs 			/* XXX: is this the right reaction? Can this happen? */
    308       1.11    briggs 			scsi_show();
    309       1.27  christos 			printf("Unexpected phase change.\n");
    310       1.11    briggs #endif
    311       1.11    briggs 			reqp->xs->error = XS_DRIVER_STUFFUP;
    312        1.2    briggs 			pdma_cleanup();
    313        1.3    briggs 			return 1;
    314        1.2    briggs 		} else {
    315        1.2    briggs 			scsi_show();
    316        1.2    briggs 			panic("Spurious interrupt during PDMA xfer.\n");
    317        1.1    briggs 		}
    318       1.18    briggs 	} else
    319       1.24    briggs 		PID("pdma_ready4");
    320       1.11    briggs #endif
    321        1.3    briggs 	return 0;
    322        1.3    briggs }
    323        1.3    briggs 
    324       1.24    briggs static void
    325        1.6    briggs ncr5380_irq_intr(p)
    326        1.6    briggs 	void	*p;
    327        1.3    briggs {
    328       1.18    briggs 	PID("irq");
    329       1.24    briggs 
    330       1.11    briggs #if USE_PDMA
    331        1.8    briggs 	if (pdma_ready()) {
    332        1.3    briggs 		return;
    333        1.1    briggs 	}
    334       1.11    briggs #endif
    335       1.24    briggs 	scsi_idisable();
    336       1.24    briggs 	ncr_ctrl_intr(cur_softc);
    337        1.1    briggs }
    338        1.1    briggs 
    339        1.4    briggs /*
    340       1.10    briggs  * This is the meat of the PDMA transfer.
    341       1.10    briggs  * When we get here, we shove data as fast as the mac can take it.
    342       1.10    briggs  * We depend on several things:
    343       1.10    briggs  *   * All macs after the Mac Plus that have a 5380 chip should have a general
    344       1.10    briggs  *     logic IC that handshakes data for blind transfers.
    345       1.10    briggs  *   * If the SCSI controller finishes sending/receiving data before we do,
    346       1.10    briggs  *     the same general logic IC will generate a /BERR for us in short order.
    347       1.10    briggs  *   * The fault address for said /BERR minus the base address for the
    348       1.10    briggs  *     transfer will be the amount of data that was actually written.
    349       1.10    briggs  *
    350       1.10    briggs  * We use the nofault flag and the setjmp/longjmp in locore.s so we can
    351       1.10    briggs  * detect and handle the bus error for early termination of a command.
    352       1.10    briggs  * This is usually caused by a disconnecting target.
    353        1.4    briggs  */
    354       1.24    briggs static void
    355       1.24    briggs do_ncr5380_drq_intr(p)
    356        1.6    briggs 	void	*p;
    357        1.1    briggs {
    358       1.10    briggs #if USE_PDMA
    359       1.32    scottr extern	int			*nofault, m68k_fault_addr;
    360       1.10    briggs 	label_t			faultbuf;
    361       1.10    briggs 	register int		count;
    362       1.10    briggs 	volatile u_int32_t	*long_drq;
    363       1.10    briggs 	u_int32_t		*long_data;
    364       1.24    briggs 	volatile u_int8_t	*drq, tmp_data;
    365       1.10    briggs 	u_int8_t		*data;
    366       1.10    briggs 
    367       1.18    briggs #if DBG_PID
    368       1.18    briggs 	if (pdma_5380_dir == 2) {
    369       1.18    briggs 		PID("drq (in)");
    370       1.18    briggs 	} else {
    371       1.18    briggs 		PID("drq (out)");
    372       1.18    briggs 	}
    373        1.1    briggs #endif
    374       1.10    briggs 
    375       1.10    briggs 	/*
    376       1.10    briggs 	 * Setup for a possible bus error caused by SCSI controller
    377       1.10    briggs 	 * switching out of DATA-IN/OUT before we're done with the
    378       1.10    briggs 	 * current transfer.
    379       1.10    briggs 	 */
    380       1.10    briggs 	nofault = (int *) &faultbuf;
    381       1.10    briggs 
    382       1.10    briggs 	if (setjmp((label_t *) nofault)) {
    383       1.18    briggs 		PID("drq berr");
    384       1.10    briggs 		nofault = (int *) 0;
    385       1.32    scottr 		count = (  (u_long) m68k_fault_addr
    386       1.10    briggs 			 - (u_long) ncr_5380_with_drq);
    387       1.10    briggs 		if ((count < 0) || (count > pending_5380_count)) {
    388       1.27  christos 			printf("pdma %s: cnt = %d (0x%x) (pending cnt %ld)\n",
    389       1.15    briggs 				(pdma_5380_dir == 2) ? "in" : "out",
    390       1.15    briggs 				count, count, pending_5380_count);
    391       1.10    briggs 			panic("something is wrong");
    392       1.10    briggs 		}
    393       1.10    briggs 
    394       1.10    briggs 		pending_5380_data += count;
    395       1.10    briggs 		pending_5380_count -= count;
    396       1.10    briggs 
    397       1.32    scottr 		m68k_fault_addr = 0;
    398       1.24    briggs 
    399       1.18    briggs 		PID("end drq early");
    400       1.24    briggs 
    401       1.10    briggs 		return;
    402       1.10    briggs 	}
    403       1.10    briggs 
    404        1.4    briggs 	if (pdma_5380_dir == 2) { /* Data In */
    405       1.10    briggs 		int	resid;
    406       1.10    briggs 
    407       1.10    briggs 		/*
    408       1.10    briggs 		 * Get the dest address aligned.
    409       1.10    briggs 		 */
    410       1.17    briggs 		resid = count = min(pending_5380_count,
    411       1.17    briggs 				    4 - (((int) pending_5380_data) & 0x3));
    412       1.17    briggs 		if (count && (count < 4)) {
    413       1.10    briggs 			data = (u_int8_t *) pending_5380_data;
    414       1.10    briggs 			drq = (u_int8_t *) ncr_5380_with_drq;
    415       1.10    briggs 			while (count) {
    416       1.10    briggs #define R1	*data++ = *drq++
    417       1.10    briggs 				R1; count--;
    418       1.10    briggs #undef R1
    419       1.10    briggs 			}
    420       1.10    briggs 			pending_5380_data += resid;
    421       1.10    briggs 			pending_5380_count -= resid;
    422       1.10    briggs 		}
    423       1.10    briggs 
    424        1.4    briggs 		/*
    425       1.10    briggs 		 * Get ready to start the transfer.
    426        1.4    briggs 		 */
    427       1.11    briggs 		while (pending_5380_count) {
    428       1.11    briggs 		int dcount;
    429       1.11    briggs 
    430       1.11    briggs 		dcount = count = min(pending_5380_count, MIN_PHYS);
    431       1.10    briggs 		long_drq = (volatile u_int32_t *) ncr_5380_with_drq;
    432       1.13    briggs 		long_data = (u_int32_t *) pending_5380_data;
    433       1.10    briggs 
    434       1.10    briggs #define R4	*long_data++ = *long_drq++
    435       1.30    briggs 		while ( count > 64 ) {
    436       1.10    briggs 			R4; R4; R4; R4; R4; R4; R4; R4;
    437       1.10    briggs 			R4; R4; R4; R4; R4; R4; R4; R4;	/* 64 */
    438       1.24    briggs 			count -= 64;
    439       1.10    briggs 		}
    440       1.30    briggs 		while (count > 8) {
    441       1.30    briggs 			R4; R4; count -= 8;
    442       1.10    briggs 		}
    443       1.10    briggs #undef R4
    444       1.10    briggs 		data = (u_int8_t *) long_data;
    445       1.10    briggs 		drq = (u_int8_t *) long_drq;
    446       1.10    briggs 		while (count) {
    447       1.10    briggs #define R1	*data++ = *drq++
    448       1.10    briggs 			R1; count--;
    449       1.10    briggs #undef R1
    450       1.10    briggs 		}
    451       1.11    briggs 		pending_5380_count -= dcount;
    452       1.13    briggs 		pending_5380_data += dcount;
    453       1.11    briggs 		}
    454       1.10    briggs 	} else {
    455       1.10    briggs 		int	resid;
    456       1.10    briggs 
    457       1.10    briggs 		/*
    458       1.10    briggs 		 * Get the source address aligned.
    459       1.10    briggs 		 */
    460       1.17    briggs 		resid = count = min(pending_5380_count,
    461       1.17    briggs 				    4 - (((int) pending_5380_data) & 0x3));
    462       1.17    briggs 		if (count && (count < 4)) {
    463       1.10    briggs 			data = (u_int8_t *) pending_5380_data;
    464       1.10    briggs 			drq = (u_int8_t *) ncr_5380_with_drq;
    465       1.10    briggs 			while (count) {
    466       1.10    briggs #define W1	*drq++ = *data++
    467       1.10    briggs 				W1; count--;
    468       1.10    briggs #undef W1
    469       1.10    briggs 			}
    470       1.10    briggs 			pending_5380_data += resid;
    471       1.10    briggs 			pending_5380_count -= resid;
    472       1.10    briggs 		}
    473       1.10    briggs 
    474        1.4    briggs 		/*
    475       1.10    briggs 		 * Get ready to start the transfer.
    476        1.4    briggs 		 */
    477       1.11    briggs 		while (pending_5380_count) {
    478       1.11    briggs 		int dcount;
    479       1.11    briggs 
    480       1.11    briggs 		dcount = count = min(pending_5380_count, MIN_PHYS);
    481       1.10    briggs 		long_drq = (volatile u_int32_t *) ncr_5380_with_drq;
    482       1.13    briggs 		long_data = (u_int32_t *) pending_5380_data;
    483       1.10    briggs 
    484       1.10    briggs #define W4	*long_drq++ = *long_data++
    485       1.30    briggs 		while ( count > 64 ) {
    486       1.10    briggs 			W4; W4; W4; W4; W4; W4; W4; W4;
    487       1.11    briggs 			W4; W4; W4; W4; W4; W4; W4; W4; /*  64 */
    488       1.10    briggs 			count -= 64;
    489       1.10    briggs 		}
    490       1.30    briggs 		while ( count > 8 ) {
    491       1.30    briggs 			W4; W4;
    492       1.30    briggs 			count -= 8;
    493       1.10    briggs 		}
    494       1.10    briggs #undef W4
    495       1.10    briggs 		data = (u_int8_t *) long_data;
    496       1.10    briggs 		drq = (u_int8_t *) long_drq;
    497       1.10    briggs 		while (count) {
    498       1.10    briggs #define W1	*drq++ = *data++
    499       1.10    briggs 			W1; count--;
    500       1.11    briggs #undef W1
    501       1.11    briggs 		}
    502       1.11    briggs 		pending_5380_count -= dcount;
    503       1.13    briggs 		pending_5380_data += dcount;
    504        1.4    briggs 		}
    505       1.30    briggs 
    506       1.24    briggs 		PID("write complete");
    507       1.24    briggs 
    508       1.24    briggs 		drq = (volatile u_int8_t *) ncr_5380_with_drq;
    509       1.24    briggs 		tmp_data = *drq;
    510       1.24    briggs 
    511       1.30    briggs 		PID("read a byte to force a phase change");
    512       1.10    briggs 	}
    513       1.31    briggs 
    514       1.31    briggs 	/*
    515       1.31    briggs 	 * OK.  No bus error occurred above.  Clear the nofault flag
    516       1.31    briggs 	 * so we no longer short-circuit bus errors.
    517       1.31    briggs 	 */
    518       1.31    briggs 	nofault = (int *) 0;
    519       1.10    briggs 
    520       1.18    briggs 	PID("end drq");
    521       1.24    briggs 	return;
    522       1.24    briggs #else
    523       1.24    briggs 	return;
    524        1.4    briggs #endif	/* if USE_PDMA */
    525        1.1    briggs }
    526       1.24    briggs 
    527       1.24    briggs static void
    528       1.24    briggs ncr5380_drq_intr(p)
    529       1.24    briggs 	void	*p;
    530       1.24    briggs {
    531       1.24    briggs 	while (GET_5380_REG(NCR5380_DMSTAT) & SC_DMA_REQ) {
    532       1.24    briggs 		do_ncr5380_drq_intr(p);
    533       1.24    briggs 		scsi_clear_drq();
    534       1.24    briggs 	}
    535       1.24    briggs }
    536        1.1    briggs 
    537        1.4    briggs #if USE_PDMA
    538        1.4    briggs 
    539        1.1    briggs #define SCSI_TIMEOUT_VAL	10000000
    540        1.1    briggs 
    541        1.1    briggs static int
    542        1.1    briggs transfer_pdma(phasep, data, count)
    543        1.1    briggs 	u_char	*phasep;
    544        1.1    briggs 	u_char	*data;
    545        1.1    briggs 	u_long	*count;
    546        1.1    briggs {
    547        1.1    briggs 	SC_REQ	*reqp = connected;
    548       1.23    briggs 	int	len = *count, s, scsi_timeout = SCSI_TIMEOUT_VAL;
    549        1.1    briggs 
    550        1.4    briggs 	if (pdma_5380_dir) {
    551        1.1    briggs 		panic("ncrscsi: transfer_pdma called when operation already "
    552        1.1    briggs 			"pending.\n");
    553        1.1    briggs 	}
    554       1.18    briggs 	PID("transfer_pdma0")
    555        1.1    briggs 
    556        1.2    briggs 	/*
    557       1.10    briggs  	 * Don't bother with PDMA if we can't sleep or for small transfers.
    558        1.2    briggs  	 */
    559        1.9    briggs 	if (reqp->dr_flag & DRIVER_NOINT) {
    560       1.18    briggs 		PID("pdma, falling back to transfer_pio.")
    561        1.7    briggs 		transfer_pio(phasep, data, count, 0);
    562        1.2    briggs 		return -1;
    563        1.1    briggs 	}
    564        1.1    briggs 
    565        1.1    briggs 	/*
    566       1.10    briggs 	 * We are probably already at spl2(), so this is likely a no-op.
    567       1.10    briggs 	 * Paranoia.
    568        1.1    briggs 	 */
    569       1.10    briggs 	s = splbio();
    570       1.10    briggs 
    571       1.10    briggs 	scsi_idisable();
    572        1.2    briggs 
    573        1.2    briggs 	/*
    574       1.10    briggs 	 * Match phases with target.
    575        1.2    briggs 	 */
    576       1.10    briggs 	SET_5380_REG(NCR5380_TCOM, *phasep);
    577        1.2    briggs 
    578        1.2    briggs 	/*
    579        1.2    briggs 	 * Clear pending interrupts.
    580        1.2    briggs 	 */
    581        1.1    briggs 	scsi_clr_ipend();
    582        1.1    briggs 
    583        1.1    briggs 	/*
    584        1.1    briggs 	 * Wait until target asserts BSY.
    585        1.1    briggs 	 */
    586       1.10    briggs 	while (    ((GET_5380_REG(NCR5380_IDSTAT) & SC_S_BSY) == 0)
    587       1.10    briggs 		&& (--scsi_timeout) );
    588        1.1    briggs 	if (!scsi_timeout) {
    589        1.1    briggs #if DIAGNOSTIC
    590       1.27  christos 		printf("scsi timeout: waiting for BSY in %s.\n",
    591       1.10    briggs 			(*phasep == PH_DATAOUT) ? "pdma_out" : "pdma_in");
    592        1.1    briggs #endif
    593        1.1    briggs 		goto scsi_timeout_error;
    594        1.1    briggs 	}
    595        1.1    briggs 
    596        1.1    briggs 	/*
    597        1.2    briggs 	 * Tell the driver that we're in DMA mode.
    598        1.2    briggs 	 */
    599        1.2    briggs 	reqp->dr_flag |= DRIVER_IN_DMA;
    600        1.2    briggs 
    601        1.2    briggs 	/*
    602        1.4    briggs 	 * Load transfer values for DRQ interrupt handlers.
    603        1.1    briggs 	 */
    604        1.4    briggs 	pending_5380_data = data;
    605        1.1    briggs 	pending_5380_count = len;
    606        1.1    briggs 
    607        1.1    briggs 	/*
    608        1.1    briggs 	 * Set the transfer function to be called on DRQ interrupts.
    609        1.2    briggs 	 * And note that we're waiting.
    610        1.1    briggs 	 */
    611        1.4    briggs 	switch (*phasep) {
    612        1.4    briggs 	default:
    613        1.4    briggs 		panic("Unexpected phase in transfer_pdma.\n");
    614        1.4    briggs 	case PH_DATAOUT:
    615        1.4    briggs 		pdma_5380_dir = 1;
    616       1.17    briggs 		SET_5380_REG(NCR5380_ICOM, GET_5380_REG(NCR5380_ICOM)|SC_ADTB);
    617       1.17    briggs 		SET_5380_REG(NCR5380_MODE, GET_5380_REG(NCR5380_MODE)|SC_M_DMA);
    618       1.10    briggs 		SET_5380_REG(NCR5380_DMSTAT, 0);
    619        1.4    briggs 		break;
    620        1.4    briggs 	case PH_DATAIN:
    621        1.4    briggs 		pdma_5380_dir = 2;
    622       1.17    briggs 		SET_5380_REG(NCR5380_ICOM, 0);
    623       1.17    briggs 		SET_5380_REG(NCR5380_MODE, GET_5380_REG(NCR5380_MODE)|SC_M_DMA);
    624       1.10    briggs 		SET_5380_REG(NCR5380_IRCV, 0);
    625        1.4    briggs 		break;
    626        1.1    briggs 	}
    627       1.17    briggs 
    628       1.18    briggs 	PID("waiting for interrupt.")
    629        1.1    briggs 
    630        1.1    briggs 	/*
    631        1.1    briggs 	 * Now that we're set up, enable interrupts and drop processor
    632        1.2    briggs 	 * priority back down.
    633        1.1    briggs 	 */
    634        1.1    briggs 	scsi_ienable();
    635        1.1    briggs 	splx(s);
    636        1.2    briggs 	return 0;
    637        1.1    briggs 
    638        1.1    briggs scsi_timeout_error:
    639        1.1    briggs 	/*
    640        1.1    briggs 	 * Clear the DMA mode.
    641        1.1    briggs 	 */
    642        1.1    briggs 	SET_5380_REG(NCR5380_MODE, GET_5380_REG(NCR5380_MODE) & ~SC_M_DMA);
    643        1.1    briggs 	return -1;
    644        1.1    briggs }
    645        1.1    briggs #endif /* if USE_PDMA */
    646        1.1    briggs 
    647        1.1    briggs /* Include general routines. */
    648        1.5    briggs #include <mac68k/dev/ncr5380.c>
    649