mac68k5380.c revision 1.38 1 1.38 thorpej /* $NetBSD: mac68k5380.c,v 1.38 2003/04/02 01:09:19 thorpej Exp $ */
2 1.1 briggs
3 1.1 briggs /*
4 1.1 briggs * Copyright (c) 1995 Allen Briggs
5 1.1 briggs * All rights reserved.
6 1.1 briggs *
7 1.1 briggs * Redistribution and use in source and binary forms, with or without
8 1.1 briggs * modification, are permitted provided that the following conditions
9 1.1 briggs * are met:
10 1.1 briggs * 1. Redistributions of source code must retain the above copyright
11 1.1 briggs * notice, this list of conditions and the following disclaimer.
12 1.1 briggs * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 briggs * notice, this list of conditions and the following disclaimer in the
14 1.1 briggs * documentation and/or other materials provided with the distribution.
15 1.1 briggs * 3. All advertising materials mentioning features or use of this software
16 1.1 briggs * must display the following acknowledgement:
17 1.1 briggs * This product includes software developed by Allen Briggs
18 1.1 briggs * 4. The name of the author may not be used to endorse or promote products
19 1.1 briggs * derived from this software without specific prior written permission
20 1.1 briggs *
21 1.1 briggs * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
22 1.1 briggs * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
23 1.1 briggs * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
24 1.1 briggs * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
25 1.1 briggs * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
26 1.1 briggs * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
27 1.1 briggs * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
28 1.1 briggs * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
29 1.1 briggs * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
30 1.1 briggs * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
31 1.1 briggs *
32 1.1 briggs * Derived from atari5380.c for the mac68k port of NetBSD.
33 1.1 briggs *
34 1.1 briggs */
35 1.1 briggs
36 1.1 briggs #include <sys/param.h>
37 1.1 briggs #include <sys/systm.h>
38 1.1 briggs #include <sys/kernel.h>
39 1.1 briggs #include <sys/device.h>
40 1.10 briggs #include <sys/dkstat.h>
41 1.1 briggs #include <sys/syslog.h>
42 1.1 briggs #include <sys/buf.h>
43 1.38 thorpej
44 1.38 thorpej #include <uvm/uvm_extern.h>
45 1.38 thorpej
46 1.34 bouyer #include <dev/scsipi/scsi_all.h>
47 1.34 bouyer #include <dev/scsipi/scsipi_all.h>
48 1.34 bouyer #include <dev/scsipi/scsi_message.h>
49 1.34 bouyer #include <dev/scsipi/scsiconf.h>
50 1.1 briggs
51 1.1 briggs /*
52 1.1 briggs * Include the driver definitions
53 1.1 briggs */
54 1.23 briggs #include "ncr5380reg.h"
55 1.1 briggs
56 1.36 scottr #include <machine/cpu.h>
57 1.1 briggs #include <machine/stdarg.h>
58 1.22 briggs #include <machine/viareg.h>
59 1.1 briggs
60 1.33 scottr #include <mac68k/dev/ncr5380var.h>
61 1.23 briggs
62 1.1 briggs /*
63 1.1 briggs * Set the various driver options
64 1.1 briggs */
65 1.1 briggs #define NREQ 18 /* Size of issue queue */
66 1.1 briggs #define AUTO_SENSE 1 /* Automatically issue a request-sense */
67 1.1 briggs
68 1.1 briggs #define DRNAME ncrscsi /* used in various prints */
69 1.1 briggs #undef DBG_SEL /* Show the selection process */
70 1.1 briggs #undef DBG_REQ /* Show enqueued/ready requests */
71 1.1 briggs #undef DBG_NOWRITE /* Do not allow writes to the targets */
72 1.1 briggs #undef DBG_PIO /* Show the polled-I/O process */
73 1.1 briggs #undef DBG_INF /* Show information transfer process */
74 1.1 briggs #define DBG_NOSTATIC /* No static functions, all in DDB trace*/
75 1.18 briggs #define DBG_PID 25 /* Keep track of driver */
76 1.18 briggs #ifdef DBG_NOSTATIC
77 1.18 briggs # define static
78 1.18 briggs #endif
79 1.18 briggs #ifdef DBG_SEL
80 1.27 christos # define DBG_SELPRINT(a,b) printf(a,b)
81 1.18 briggs #else
82 1.18 briggs # define DBG_SELPRINT(a,b)
83 1.18 briggs #endif
84 1.18 briggs #ifdef DBG_PIO
85 1.27 christos # define DBG_PIOPRINT(a,b,c) printf(a,b,c)
86 1.18 briggs #else
87 1.18 briggs # define DBG_PIOPRINT(a,b,c)
88 1.18 briggs #endif
89 1.18 briggs #ifdef DBG_INF
90 1.18 briggs # define DBG_INFPRINT(a,b,c) a(b,c)
91 1.18 briggs #else
92 1.18 briggs # define DBG_INFPRINT(a,b,c)
93 1.18 briggs #endif
94 1.18 briggs #ifdef DBG_PID
95 1.18 briggs /* static char *last_hit = NULL, *olast_hit = NULL; */
96 1.18 briggs static char *last_hit[DBG_PID];
97 1.18 briggs # define PID(a) \
98 1.18 briggs { int i; \
99 1.18 briggs for (i=0; i< DBG_PID-1; i++) \
100 1.18 briggs last_hit[i] = last_hit[i+1]; \
101 1.18 briggs last_hit[DBG_PID-1] = a; }
102 1.18 briggs #else
103 1.18 briggs # define PID(a)
104 1.18 briggs #endif
105 1.18 briggs
106 1.1 briggs #undef REAL_DMA /* Use DMA if sensible */
107 1.19 briggs #define scsi_ipending() (GET_5380_REG(NCR5380_DMSTAT) & SC_IRQ_SET)
108 1.1 briggs #define fair_to_keep_dma() 1
109 1.1 briggs #define claimed_dma() 1
110 1.1 briggs #define reconsider_dma()
111 1.1 briggs #define USE_PDMA 1 /* Use special pdma-transfer function */
112 1.10 briggs #define MIN_PHYS 0x2000 /* pdma space w/ /DSACK is only 0x2000 */
113 1.1 briggs
114 1.1 briggs #define ENABLE_NCR5380(sc) cur_softc = sc;
115 1.1 briggs
116 1.1 briggs /*
117 1.1 briggs * softc of currently active controller (well, we only have one for now).
118 1.1 briggs */
119 1.1 briggs
120 1.1 briggs static struct ncr_softc *cur_softc;
121 1.1 briggs
122 1.1 briggs struct scsi_5380 {
123 1.1 briggs volatile u_char scsi_5380[8*16]; /* 8 regs, 1 every 16th byte. */
124 1.1 briggs };
125 1.1 briggs
126 1.35 scottr extern vaddr_t SCSIBase;
127 1.1 briggs static volatile u_char *ncr = (volatile u_char *) 0x10000;
128 1.1 briggs static volatile u_char *ncr_5380_with_drq = (volatile u_char *) 0x6000;
129 1.1 briggs static volatile u_char *ncr_5380_without_drq = (volatile u_char *) 0x12000;
130 1.1 briggs
131 1.1 briggs #define SCSI_5380 ((struct scsi_5380 *) ncr)
132 1.1 briggs #define GET_5380_REG(rnum) SCSI_5380->scsi_5380[((rnum)<<4)]
133 1.1 briggs #define SET_5380_REG(rnum,val) (SCSI_5380->scsi_5380[((rnum)<<4)] = (val))
134 1.1 briggs
135 1.24 briggs static void ncr5380_irq_intr(void *);
136 1.24 briggs static void ncr5380_drq_intr(void *);
137 1.24 briggs static void do_ncr5380_drq_intr __P((void *));
138 1.4 briggs
139 1.23 briggs static __inline__ void scsi_clr_ipend __P((void));
140 1.23 briggs static void scsi_mach_init __P((struct ncr_softc *sc));
141 1.28 scottr static int machine_match __P((struct device *parent,
142 1.28 scottr struct cfdata *cf, void *aux,
143 1.28 scottr struct cfdriver *cd));
144 1.23 briggs static __inline__ int pdma_ready __P((void));
145 1.23 briggs static int transfer_pdma __P((u_char *phasep, u_char *data,
146 1.23 briggs u_long *count));
147 1.23 briggs
148 1.1 briggs static __inline__ void
149 1.1 briggs scsi_clr_ipend()
150 1.1 briggs {
151 1.1 briggs int tmp;
152 1.1 briggs
153 1.1 briggs tmp = GET_5380_REG(NCR5380_IRCV);
154 1.24 briggs scsi_clear_irq();
155 1.1 briggs }
156 1.1 briggs
157 1.1 briggs static void
158 1.1 briggs scsi_mach_init(sc)
159 1.1 briggs struct ncr_softc *sc;
160 1.1 briggs {
161 1.1 briggs static int initted = 0;
162 1.1 briggs
163 1.1 briggs if (initted++)
164 1.37 provos panic("scsi_mach_init called again.");
165 1.1 briggs
166 1.1 briggs ncr = (volatile u_char *)
167 1.1 briggs (SCSIBase + (u_long) ncr);
168 1.1 briggs ncr_5380_with_drq = (volatile u_char *)
169 1.1 briggs (SCSIBase + (u_int) ncr_5380_with_drq);
170 1.1 briggs ncr_5380_without_drq = (volatile u_char *)
171 1.1 briggs (SCSIBase + (u_int) ncr_5380_without_drq);
172 1.4 briggs
173 1.24 briggs if (VIA2 == VIA2OFF) {
174 1.4 briggs scsi_enable = Via1Base + VIA2 * 0x2000 + vIER;
175 1.24 briggs scsi_flag = Via1Base + VIA2 * 0x2000 + vIFR;
176 1.24 briggs } else {
177 1.4 briggs scsi_enable = Via1Base + VIA2 * 0x2000 + rIER;
178 1.24 briggs scsi_flag = Via1Base + VIA2 * 0x2000 + rIFR;
179 1.24 briggs }
180 1.4 briggs
181 1.29 scottr via2_register_irq(VIA2_SCSIIRQ, ncr5380_irq_intr, sc);
182 1.29 scottr via2_register_irq(VIA2_SCSIDRQ, ncr5380_drq_intr, sc);
183 1.1 briggs }
184 1.1 briggs
185 1.1 briggs static int
186 1.28 scottr machine_match(parent, cf, aux, cd)
187 1.28 scottr struct device *parent;
188 1.28 scottr struct cfdata *cf;
189 1.28 scottr void *aux;
190 1.28 scottr struct cfdriver *cd;
191 1.1 briggs {
192 1.1 briggs if (!mac68k_machine.scsi80)
193 1.1 briggs return 0;
194 1.1 briggs return 1;
195 1.1 briggs }
196 1.1 briggs
197 1.1 briggs #if USE_PDMA
198 1.4 briggs int pdma_5380_dir = 0;
199 1.1 briggs
200 1.4 briggs u_char *pending_5380_data;
201 1.4 briggs u_long pending_5380_count;
202 1.1 briggs
203 1.17 briggs #define NCR5380_PDMA_DEBUG 1 /* Maybe we try with this off eventually. */
204 1.10 briggs
205 1.17 briggs #if NCR5380_PDMA_DEBUG
206 1.1 briggs int pdma_5380_sends = 0;
207 1.2 briggs int pdma_5380_bytes = 0;
208 1.1 briggs
209 1.1 briggs void
210 1.1 briggs pdma_stat()
211 1.1 briggs {
212 1.27 christos printf("PDMA SCSI: %d xfers completed for %d bytes.\n",
213 1.4 briggs pdma_5380_sends, pdma_5380_bytes);
214 1.27 christos printf("pdma_5380_dir = %d\t",
215 1.4 briggs pdma_5380_dir);
216 1.27 christos printf("datap = %p, remainder = %ld.\n",
217 1.1 briggs pending_5380_data, pending_5380_count);
218 1.17 briggs scsi_show();
219 1.1 briggs }
220 1.1 briggs #endif
221 1.1 briggs
222 1.1 briggs void
223 1.2 briggs pdma_cleanup(void)
224 1.2 briggs {
225 1.2 briggs SC_REQ *reqp = connected;
226 1.23 briggs int s;
227 1.2 briggs
228 1.2 briggs s = splbio();
229 1.18 briggs PID("pdma_cleanup0");
230 1.2 briggs
231 1.4 briggs pdma_5380_dir = 0;
232 1.2 briggs
233 1.17 briggs #if NCR5380_PDMA_DEBUG
234 1.2 briggs pdma_5380_sends++;
235 1.2 briggs pdma_5380_bytes+=(reqp->xdata_len - pending_5380_count);
236 1.2 briggs #endif
237 1.2 briggs
238 1.2 briggs /*
239 1.2 briggs * Update pointers.
240 1.2 briggs */
241 1.2 briggs reqp->xdata_ptr += reqp->xdata_len - pending_5380_count;
242 1.2 briggs reqp->xdata_len = pending_5380_count;
243 1.2 briggs
244 1.2 briggs /*
245 1.2 briggs * Reset DMA mode.
246 1.2 briggs */
247 1.2 briggs SET_5380_REG(NCR5380_MODE, GET_5380_REG(NCR5380_MODE) & ~SC_M_DMA);
248 1.2 briggs
249 1.2 briggs /*
250 1.10 briggs * Clear any pending interrupts.
251 1.10 briggs */
252 1.10 briggs scsi_clr_ipend();
253 1.10 briggs
254 1.10 briggs /*
255 1.2 briggs * Tell interrupt functions that DMA has ended.
256 1.2 briggs */
257 1.2 briggs reqp->dr_flag &= ~DRIVER_IN_DMA;
258 1.2 briggs
259 1.2 briggs SET_5380_REG(NCR5380_MODE, IMODE_BASE);
260 1.2 briggs SET_5380_REG(NCR5380_ICOM, 0);
261 1.2 briggs
262 1.2 briggs splx(s);
263 1.2 briggs
264 1.2 briggs /*
265 1.2 briggs * Back for more punishment.
266 1.2 briggs */
267 1.18 briggs PID("pdma_cleanup1");
268 1.2 briggs run_main(cur_softc);
269 1.18 briggs PID("pdma_cleanup2");
270 1.2 briggs }
271 1.11 briggs #endif
272 1.2 briggs
273 1.4 briggs static __inline__ int
274 1.8 briggs pdma_ready()
275 1.1 briggs {
276 1.11 briggs #if USE_PDMA
277 1.11 briggs SC_REQ *reqp = connected;
278 1.11 briggs int dmstat, idstat;
279 1.11 briggs extern u_char ncr5380_no_parchk;
280 1.11 briggs
281 1.18 briggs PID("pdma_ready0");
282 1.4 briggs if (pdma_5380_dir) {
283 1.25 briggs PID("pdma_ready1.");
284 1.1 briggs /*
285 1.1 briggs * For a phase mis-match, ATN is a "don't care," IRQ is 1 and
286 1.1 briggs * all other bits in the Bus & Status Register are 0. Also,
287 1.1 briggs * the current SCSI Bus Status Register has a 1 for BSY and
288 1.1 briggs * REQ. Since we're just checking that this interrupt isn't a
289 1.1 briggs * reselection or a reset, we just check for either.
290 1.1 briggs */
291 1.24 briggs dmstat = GET_5380_REG(NCR5380_DMSTAT);
292 1.11 briggs idstat = GET_5380_REG(NCR5380_IDSTAT);
293 1.11 briggs if ( ((dmstat & (0xff & ~SC_ATN_STAT)) == SC_IRQ_SET)
294 1.11 briggs && ((idstat & (SC_S_BSY|SC_S_REQ))
295 1.11 briggs == (SC_S_BSY | SC_S_REQ)) ) {
296 1.24 briggs PID("pdma_ready2");
297 1.11 briggs pdma_cleanup();
298 1.11 briggs return 1;
299 1.11 briggs } else if (PH_IN(reqp->phase) && (dmstat & SC_PAR_ERR)) {
300 1.11 briggs if (!(ncr5380_no_parchk & (1 << reqp->targ_id)))
301 1.11 briggs /* XXX: Should be parity error ???? */
302 1.11 briggs reqp->xs->error = XS_DRIVER_STUFFUP;
303 1.24 briggs PID("pdma_ready3");
304 1.11 briggs /* XXX: is this the right reaction? */
305 1.11 briggs pdma_cleanup();
306 1.11 briggs return 1;
307 1.11 briggs } else if ( !(idstat & SC_S_REQ)
308 1.11 briggs || (((idstat>>2) & 7) != reqp->phase)) {
309 1.11 briggs #ifdef DIAGNOSTIC
310 1.11 briggs /* XXX: is this the right reaction? Can this happen? */
311 1.11 briggs scsi_show();
312 1.27 christos printf("Unexpected phase change.\n");
313 1.11 briggs #endif
314 1.11 briggs reqp->xs->error = XS_DRIVER_STUFFUP;
315 1.2 briggs pdma_cleanup();
316 1.3 briggs return 1;
317 1.2 briggs } else {
318 1.2 briggs scsi_show();
319 1.37 provos panic("Spurious interrupt during PDMA xfer.");
320 1.1 briggs }
321 1.18 briggs } else
322 1.24 briggs PID("pdma_ready4");
323 1.11 briggs #endif
324 1.3 briggs return 0;
325 1.3 briggs }
326 1.3 briggs
327 1.24 briggs static void
328 1.6 briggs ncr5380_irq_intr(p)
329 1.6 briggs void *p;
330 1.3 briggs {
331 1.18 briggs PID("irq");
332 1.24 briggs
333 1.11 briggs #if USE_PDMA
334 1.8 briggs if (pdma_ready()) {
335 1.3 briggs return;
336 1.1 briggs }
337 1.11 briggs #endif
338 1.24 briggs scsi_idisable();
339 1.24 briggs ncr_ctrl_intr(cur_softc);
340 1.1 briggs }
341 1.1 briggs
342 1.4 briggs /*
343 1.10 briggs * This is the meat of the PDMA transfer.
344 1.10 briggs * When we get here, we shove data as fast as the mac can take it.
345 1.10 briggs * We depend on several things:
346 1.10 briggs * * All macs after the Mac Plus that have a 5380 chip should have a general
347 1.10 briggs * logic IC that handshakes data for blind transfers.
348 1.10 briggs * * If the SCSI controller finishes sending/receiving data before we do,
349 1.10 briggs * the same general logic IC will generate a /BERR for us in short order.
350 1.10 briggs * * The fault address for said /BERR minus the base address for the
351 1.10 briggs * transfer will be the amount of data that was actually written.
352 1.10 briggs *
353 1.10 briggs * We use the nofault flag and the setjmp/longjmp in locore.s so we can
354 1.10 briggs * detect and handle the bus error for early termination of a command.
355 1.10 briggs * This is usually caused by a disconnecting target.
356 1.4 briggs */
357 1.24 briggs static void
358 1.24 briggs do_ncr5380_drq_intr(p)
359 1.6 briggs void *p;
360 1.1 briggs {
361 1.10 briggs #if USE_PDMA
362 1.32 scottr extern int *nofault, m68k_fault_addr;
363 1.10 briggs label_t faultbuf;
364 1.10 briggs register int count;
365 1.10 briggs volatile u_int32_t *long_drq;
366 1.10 briggs u_int32_t *long_data;
367 1.24 briggs volatile u_int8_t *drq, tmp_data;
368 1.10 briggs u_int8_t *data;
369 1.10 briggs
370 1.18 briggs #if DBG_PID
371 1.18 briggs if (pdma_5380_dir == 2) {
372 1.18 briggs PID("drq (in)");
373 1.18 briggs } else {
374 1.18 briggs PID("drq (out)");
375 1.18 briggs }
376 1.1 briggs #endif
377 1.10 briggs
378 1.10 briggs /*
379 1.10 briggs * Setup for a possible bus error caused by SCSI controller
380 1.10 briggs * switching out of DATA-IN/OUT before we're done with the
381 1.10 briggs * current transfer.
382 1.10 briggs */
383 1.10 briggs nofault = (int *) &faultbuf;
384 1.10 briggs
385 1.10 briggs if (setjmp((label_t *) nofault)) {
386 1.18 briggs PID("drq berr");
387 1.10 briggs nofault = (int *) 0;
388 1.32 scottr count = ( (u_long) m68k_fault_addr
389 1.10 briggs - (u_long) ncr_5380_with_drq);
390 1.10 briggs if ((count < 0) || (count > pending_5380_count)) {
391 1.27 christos printf("pdma %s: cnt = %d (0x%x) (pending cnt %ld)\n",
392 1.15 briggs (pdma_5380_dir == 2) ? "in" : "out",
393 1.15 briggs count, count, pending_5380_count);
394 1.10 briggs panic("something is wrong");
395 1.10 briggs }
396 1.10 briggs
397 1.10 briggs pending_5380_data += count;
398 1.10 briggs pending_5380_count -= count;
399 1.10 briggs
400 1.32 scottr m68k_fault_addr = 0;
401 1.24 briggs
402 1.18 briggs PID("end drq early");
403 1.24 briggs
404 1.10 briggs return;
405 1.10 briggs }
406 1.10 briggs
407 1.4 briggs if (pdma_5380_dir == 2) { /* Data In */
408 1.10 briggs int resid;
409 1.10 briggs
410 1.10 briggs /*
411 1.10 briggs * Get the dest address aligned.
412 1.10 briggs */
413 1.17 briggs resid = count = min(pending_5380_count,
414 1.17 briggs 4 - (((int) pending_5380_data) & 0x3));
415 1.17 briggs if (count && (count < 4)) {
416 1.10 briggs data = (u_int8_t *) pending_5380_data;
417 1.10 briggs drq = (u_int8_t *) ncr_5380_with_drq;
418 1.10 briggs while (count) {
419 1.10 briggs #define R1 *data++ = *drq++
420 1.10 briggs R1; count--;
421 1.10 briggs #undef R1
422 1.10 briggs }
423 1.10 briggs pending_5380_data += resid;
424 1.10 briggs pending_5380_count -= resid;
425 1.10 briggs }
426 1.10 briggs
427 1.4 briggs /*
428 1.10 briggs * Get ready to start the transfer.
429 1.4 briggs */
430 1.11 briggs while (pending_5380_count) {
431 1.11 briggs int dcount;
432 1.11 briggs
433 1.11 briggs dcount = count = min(pending_5380_count, MIN_PHYS);
434 1.10 briggs long_drq = (volatile u_int32_t *) ncr_5380_with_drq;
435 1.13 briggs long_data = (u_int32_t *) pending_5380_data;
436 1.10 briggs
437 1.10 briggs #define R4 *long_data++ = *long_drq++
438 1.30 briggs while ( count > 64 ) {
439 1.10 briggs R4; R4; R4; R4; R4; R4; R4; R4;
440 1.10 briggs R4; R4; R4; R4; R4; R4; R4; R4; /* 64 */
441 1.24 briggs count -= 64;
442 1.10 briggs }
443 1.30 briggs while (count > 8) {
444 1.30 briggs R4; R4; count -= 8;
445 1.10 briggs }
446 1.10 briggs #undef R4
447 1.10 briggs data = (u_int8_t *) long_data;
448 1.10 briggs drq = (u_int8_t *) long_drq;
449 1.10 briggs while (count) {
450 1.10 briggs #define R1 *data++ = *drq++
451 1.10 briggs R1; count--;
452 1.10 briggs #undef R1
453 1.10 briggs }
454 1.11 briggs pending_5380_count -= dcount;
455 1.13 briggs pending_5380_data += dcount;
456 1.11 briggs }
457 1.10 briggs } else {
458 1.10 briggs int resid;
459 1.10 briggs
460 1.10 briggs /*
461 1.10 briggs * Get the source address aligned.
462 1.10 briggs */
463 1.17 briggs resid = count = min(pending_5380_count,
464 1.17 briggs 4 - (((int) pending_5380_data) & 0x3));
465 1.17 briggs if (count && (count < 4)) {
466 1.10 briggs data = (u_int8_t *) pending_5380_data;
467 1.10 briggs drq = (u_int8_t *) ncr_5380_with_drq;
468 1.10 briggs while (count) {
469 1.10 briggs #define W1 *drq++ = *data++
470 1.10 briggs W1; count--;
471 1.10 briggs #undef W1
472 1.10 briggs }
473 1.10 briggs pending_5380_data += resid;
474 1.10 briggs pending_5380_count -= resid;
475 1.10 briggs }
476 1.10 briggs
477 1.4 briggs /*
478 1.10 briggs * Get ready to start the transfer.
479 1.4 briggs */
480 1.11 briggs while (pending_5380_count) {
481 1.11 briggs int dcount;
482 1.11 briggs
483 1.11 briggs dcount = count = min(pending_5380_count, MIN_PHYS);
484 1.10 briggs long_drq = (volatile u_int32_t *) ncr_5380_with_drq;
485 1.13 briggs long_data = (u_int32_t *) pending_5380_data;
486 1.10 briggs
487 1.10 briggs #define W4 *long_drq++ = *long_data++
488 1.30 briggs while ( count > 64 ) {
489 1.10 briggs W4; W4; W4; W4; W4; W4; W4; W4;
490 1.11 briggs W4; W4; W4; W4; W4; W4; W4; W4; /* 64 */
491 1.10 briggs count -= 64;
492 1.10 briggs }
493 1.30 briggs while ( count > 8 ) {
494 1.30 briggs W4; W4;
495 1.30 briggs count -= 8;
496 1.10 briggs }
497 1.10 briggs #undef W4
498 1.10 briggs data = (u_int8_t *) long_data;
499 1.10 briggs drq = (u_int8_t *) long_drq;
500 1.10 briggs while (count) {
501 1.10 briggs #define W1 *drq++ = *data++
502 1.10 briggs W1; count--;
503 1.11 briggs #undef W1
504 1.11 briggs }
505 1.11 briggs pending_5380_count -= dcount;
506 1.13 briggs pending_5380_data += dcount;
507 1.4 briggs }
508 1.30 briggs
509 1.24 briggs PID("write complete");
510 1.24 briggs
511 1.24 briggs drq = (volatile u_int8_t *) ncr_5380_with_drq;
512 1.24 briggs tmp_data = *drq;
513 1.24 briggs
514 1.30 briggs PID("read a byte to force a phase change");
515 1.10 briggs }
516 1.31 briggs
517 1.31 briggs /*
518 1.31 briggs * OK. No bus error occurred above. Clear the nofault flag
519 1.31 briggs * so we no longer short-circuit bus errors.
520 1.31 briggs */
521 1.31 briggs nofault = (int *) 0;
522 1.10 briggs
523 1.18 briggs PID("end drq");
524 1.24 briggs return;
525 1.24 briggs #else
526 1.24 briggs return;
527 1.4 briggs #endif /* if USE_PDMA */
528 1.1 briggs }
529 1.24 briggs
530 1.24 briggs static void
531 1.24 briggs ncr5380_drq_intr(p)
532 1.24 briggs void *p;
533 1.24 briggs {
534 1.24 briggs while (GET_5380_REG(NCR5380_DMSTAT) & SC_DMA_REQ) {
535 1.24 briggs do_ncr5380_drq_intr(p);
536 1.24 briggs scsi_clear_drq();
537 1.24 briggs }
538 1.24 briggs }
539 1.1 briggs
540 1.4 briggs #if USE_PDMA
541 1.4 briggs
542 1.1 briggs #define SCSI_TIMEOUT_VAL 10000000
543 1.1 briggs
544 1.1 briggs static int
545 1.1 briggs transfer_pdma(phasep, data, count)
546 1.1 briggs u_char *phasep;
547 1.1 briggs u_char *data;
548 1.1 briggs u_long *count;
549 1.1 briggs {
550 1.1 briggs SC_REQ *reqp = connected;
551 1.23 briggs int len = *count, s, scsi_timeout = SCSI_TIMEOUT_VAL;
552 1.1 briggs
553 1.4 briggs if (pdma_5380_dir) {
554 1.1 briggs panic("ncrscsi: transfer_pdma called when operation already "
555 1.37 provos "pending.");
556 1.1 briggs }
557 1.18 briggs PID("transfer_pdma0")
558 1.1 briggs
559 1.2 briggs /*
560 1.10 briggs * Don't bother with PDMA if we can't sleep or for small transfers.
561 1.2 briggs */
562 1.9 briggs if (reqp->dr_flag & DRIVER_NOINT) {
563 1.18 briggs PID("pdma, falling back to transfer_pio.")
564 1.7 briggs transfer_pio(phasep, data, count, 0);
565 1.2 briggs return -1;
566 1.1 briggs }
567 1.1 briggs
568 1.1 briggs /*
569 1.10 briggs * We are probably already at spl2(), so this is likely a no-op.
570 1.10 briggs * Paranoia.
571 1.1 briggs */
572 1.10 briggs s = splbio();
573 1.10 briggs
574 1.10 briggs scsi_idisable();
575 1.2 briggs
576 1.2 briggs /*
577 1.10 briggs * Match phases with target.
578 1.2 briggs */
579 1.10 briggs SET_5380_REG(NCR5380_TCOM, *phasep);
580 1.2 briggs
581 1.2 briggs /*
582 1.2 briggs * Clear pending interrupts.
583 1.2 briggs */
584 1.1 briggs scsi_clr_ipend();
585 1.1 briggs
586 1.1 briggs /*
587 1.1 briggs * Wait until target asserts BSY.
588 1.1 briggs */
589 1.10 briggs while ( ((GET_5380_REG(NCR5380_IDSTAT) & SC_S_BSY) == 0)
590 1.10 briggs && (--scsi_timeout) );
591 1.1 briggs if (!scsi_timeout) {
592 1.1 briggs #if DIAGNOSTIC
593 1.27 christos printf("scsi timeout: waiting for BSY in %s.\n",
594 1.10 briggs (*phasep == PH_DATAOUT) ? "pdma_out" : "pdma_in");
595 1.1 briggs #endif
596 1.1 briggs goto scsi_timeout_error;
597 1.1 briggs }
598 1.1 briggs
599 1.1 briggs /*
600 1.2 briggs * Tell the driver that we're in DMA mode.
601 1.2 briggs */
602 1.2 briggs reqp->dr_flag |= DRIVER_IN_DMA;
603 1.2 briggs
604 1.2 briggs /*
605 1.4 briggs * Load transfer values for DRQ interrupt handlers.
606 1.1 briggs */
607 1.4 briggs pending_5380_data = data;
608 1.1 briggs pending_5380_count = len;
609 1.1 briggs
610 1.1 briggs /*
611 1.1 briggs * Set the transfer function to be called on DRQ interrupts.
612 1.2 briggs * And note that we're waiting.
613 1.1 briggs */
614 1.4 briggs switch (*phasep) {
615 1.4 briggs default:
616 1.37 provos panic("Unexpected phase in transfer_pdma.");
617 1.4 briggs case PH_DATAOUT:
618 1.4 briggs pdma_5380_dir = 1;
619 1.17 briggs SET_5380_REG(NCR5380_ICOM, GET_5380_REG(NCR5380_ICOM)|SC_ADTB);
620 1.17 briggs SET_5380_REG(NCR5380_MODE, GET_5380_REG(NCR5380_MODE)|SC_M_DMA);
621 1.10 briggs SET_5380_REG(NCR5380_DMSTAT, 0);
622 1.4 briggs break;
623 1.4 briggs case PH_DATAIN:
624 1.4 briggs pdma_5380_dir = 2;
625 1.17 briggs SET_5380_REG(NCR5380_ICOM, 0);
626 1.17 briggs SET_5380_REG(NCR5380_MODE, GET_5380_REG(NCR5380_MODE)|SC_M_DMA);
627 1.10 briggs SET_5380_REG(NCR5380_IRCV, 0);
628 1.4 briggs break;
629 1.1 briggs }
630 1.17 briggs
631 1.18 briggs PID("waiting for interrupt.")
632 1.1 briggs
633 1.1 briggs /*
634 1.1 briggs * Now that we're set up, enable interrupts and drop processor
635 1.2 briggs * priority back down.
636 1.1 briggs */
637 1.1 briggs scsi_ienable();
638 1.1 briggs splx(s);
639 1.2 briggs return 0;
640 1.1 briggs
641 1.1 briggs scsi_timeout_error:
642 1.1 briggs /*
643 1.1 briggs * Clear the DMA mode.
644 1.1 briggs */
645 1.1 briggs SET_5380_REG(NCR5380_MODE, GET_5380_REG(NCR5380_MODE) & ~SC_M_DMA);
646 1.1 briggs return -1;
647 1.1 briggs }
648 1.1 briggs #endif /* if USE_PDMA */
649 1.1 briggs
650 1.1 briggs /* Include general routines. */
651 1.5 briggs #include <mac68k/dev/ncr5380.c>
652