Home | History | Annotate | Line # | Download | only in dev
mac68k5380.c revision 1.39.2.3
      1  1.39.2.3     skrll /*	$NetBSD: mac68k5380.c,v 1.39.2.3 2004/09/21 13:18:05 skrll Exp $	*/
      2       1.1    briggs 
      3       1.1    briggs /*
      4       1.1    briggs  * Copyright (c) 1995 Allen Briggs
      5       1.1    briggs  * All rights reserved.
      6       1.1    briggs  *
      7       1.1    briggs  * Redistribution and use in source and binary forms, with or without
      8       1.1    briggs  * modification, are permitted provided that the following conditions
      9       1.1    briggs  * are met:
     10       1.1    briggs  * 1. Redistributions of source code must retain the above copyright
     11       1.1    briggs  *    notice, this list of conditions and the following disclaimer.
     12       1.1    briggs  * 2. Redistributions in binary form must reproduce the above copyright
     13       1.1    briggs  *    notice, this list of conditions and the following disclaimer in the
     14       1.1    briggs  *    documentation and/or other materials provided with the distribution.
     15       1.1    briggs  * 3. All advertising materials mentioning features or use of this software
     16       1.1    briggs  *    must display the following acknowledgement:
     17       1.1    briggs  *      This product includes software developed by Allen Briggs
     18       1.1    briggs  * 4. The name of the author may not be used to endorse or promote products
     19       1.1    briggs  *    derived from this software without specific prior written permission
     20       1.1    briggs  *
     21       1.1    briggs  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     22       1.1    briggs  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     23       1.1    briggs  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     24       1.1    briggs  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     25       1.1    briggs  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     26       1.1    briggs  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     27       1.1    briggs  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     28       1.1    briggs  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     29       1.1    briggs  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     30       1.1    briggs  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     31       1.1    briggs  *
     32       1.1    briggs  * Derived from atari5380.c for the mac68k port of NetBSD.
     33       1.1    briggs  *
     34       1.1    briggs  */
     35       1.1    briggs 
     36  1.39.2.1     skrll #include <sys/cdefs.h>
     37  1.39.2.3     skrll __KERNEL_RCSID(0, "$NetBSD: mac68k5380.c,v 1.39.2.3 2004/09/21 13:18:05 skrll Exp $");
     38  1.39.2.1     skrll 
     39       1.1    briggs #include <sys/param.h>
     40       1.1    briggs #include <sys/systm.h>
     41       1.1    briggs #include <sys/kernel.h>
     42       1.1    briggs #include <sys/device.h>
     43       1.1    briggs #include <sys/syslog.h>
     44       1.1    briggs #include <sys/buf.h>
     45      1.38   thorpej 
     46      1.38   thorpej #include <uvm/uvm_extern.h>
     47      1.38   thorpej 
     48      1.34    bouyer #include <dev/scsipi/scsi_all.h>
     49      1.34    bouyer #include <dev/scsipi/scsipi_all.h>
     50      1.34    bouyer #include <dev/scsipi/scsi_message.h>
     51      1.34    bouyer #include <dev/scsipi/scsiconf.h>
     52       1.1    briggs 
     53       1.1    briggs /*
     54       1.1    briggs  * Include the driver definitions
     55       1.1    briggs  */
     56      1.23    briggs #include "ncr5380reg.h"
     57       1.1    briggs 
     58      1.36    scottr #include <machine/cpu.h>
     59       1.1    briggs #include <machine/stdarg.h>
     60      1.22    briggs #include <machine/viareg.h>
     61       1.1    briggs 
     62      1.33    scottr #include <mac68k/dev/ncr5380var.h>
     63      1.23    briggs 
     64       1.1    briggs /*
     65       1.1    briggs  * Set the various driver options
     66       1.1    briggs  */
     67       1.1    briggs #define	NREQ		18	/* Size of issue queue			*/
     68       1.1    briggs #define	AUTO_SENSE	1	/* Automatically issue a request-sense 	*/
     69       1.1    briggs 
     70       1.1    briggs #define	DRNAME		ncrscsi	/* used in various prints	*/
     71       1.1    briggs #undef	DBG_SEL			/* Show the selection process		*/
     72       1.1    briggs #undef	DBG_REQ			/* Show enqueued/ready requests		*/
     73       1.1    briggs #undef	DBG_NOWRITE		/* Do not allow writes to the targets	*/
     74       1.1    briggs #undef	DBG_PIO			/* Show the polled-I/O process		*/
     75       1.1    briggs #undef	DBG_INF			/* Show information transfer process	*/
     76       1.1    briggs #define	DBG_NOSTATIC		/* No static functions, all in DDB trace*/
     77      1.18    briggs #define	DBG_PID		25	/* Keep track of driver			*/
     78      1.18    briggs #ifdef DBG_NOSTATIC
     79      1.18    briggs #	define	static
     80      1.18    briggs #endif
     81      1.18    briggs #ifdef DBG_SEL
     82      1.27  christos #	define	DBG_SELPRINT(a,b)	printf(a,b)
     83      1.18    briggs #else
     84      1.18    briggs #	define DBG_SELPRINT(a,b)
     85      1.18    briggs #endif
     86      1.18    briggs #ifdef DBG_PIO
     87      1.27  christos #	define DBG_PIOPRINT(a,b,c) 	printf(a,b,c)
     88      1.18    briggs #else
     89      1.18    briggs #	define DBG_PIOPRINT(a,b,c)
     90      1.18    briggs #endif
     91      1.18    briggs #ifdef DBG_INF
     92      1.18    briggs #	define DBG_INFPRINT(a,b,c)	a(b,c)
     93      1.18    briggs #else
     94      1.18    briggs #	define DBG_INFPRINT(a,b,c)
     95      1.18    briggs #endif
     96      1.18    briggs #ifdef DBG_PID
     97      1.18    briggs 	/* static	char	*last_hit = NULL, *olast_hit = NULL; */
     98      1.18    briggs 	static char *last_hit[DBG_PID];
     99      1.18    briggs #	define	PID(a)	\
    100      1.18    briggs 	{ int i; \
    101      1.18    briggs 	  for (i=0; i< DBG_PID-1; i++) \
    102      1.18    briggs 		last_hit[i] = last_hit[i+1]; \
    103      1.18    briggs 	  last_hit[DBG_PID-1] = a; }
    104      1.18    briggs #else
    105      1.18    briggs #	define	PID(a)
    106      1.18    briggs #endif
    107      1.18    briggs 
    108       1.1    briggs #undef 	REAL_DMA		/* Use DMA if sensible			*/
    109      1.19    briggs #define scsi_ipending()		(GET_5380_REG(NCR5380_DMSTAT) & SC_IRQ_SET)
    110       1.1    briggs #define fair_to_keep_dma()	1
    111       1.1    briggs #define claimed_dma()		1
    112       1.1    briggs #define reconsider_dma()
    113       1.1    briggs #define	USE_PDMA	1	/* Use special pdma-transfer function	*/
    114      1.10    briggs #define MIN_PHYS	0x2000	/* pdma space w/ /DSACK is only 0x2000  */
    115       1.1    briggs 
    116       1.1    briggs #define	ENABLE_NCR5380(sc)	cur_softc = sc;
    117       1.1    briggs 
    118       1.1    briggs /*
    119       1.1    briggs  * softc of currently active controller (well, we only have one for now).
    120       1.1    briggs  */
    121       1.1    briggs 
    122       1.1    briggs static struct ncr_softc	*cur_softc;
    123       1.1    briggs 
    124       1.1    briggs struct scsi_5380 {
    125       1.1    briggs 	volatile u_char	scsi_5380[8*16]; /* 8 regs, 1 every 16th byte. */
    126       1.1    briggs };
    127       1.1    briggs 
    128      1.35    scottr extern vaddr_t		SCSIBase;
    129       1.1    briggs static volatile u_char	*ncr		= (volatile u_char *) 0x10000;
    130       1.1    briggs static volatile u_char	*ncr_5380_with_drq	= (volatile u_char *)  0x6000;
    131       1.1    briggs static volatile u_char	*ncr_5380_without_drq	= (volatile u_char *) 0x12000;
    132       1.1    briggs 
    133       1.1    briggs #define SCSI_5380		((struct scsi_5380 *) ncr)
    134       1.1    briggs #define GET_5380_REG(rnum)	SCSI_5380->scsi_5380[((rnum)<<4)]
    135       1.1    briggs #define SET_5380_REG(rnum,val)	(SCSI_5380->scsi_5380[((rnum)<<4)] = (val))
    136       1.1    briggs 
    137      1.24    briggs static void	ncr5380_irq_intr(void *);
    138      1.24    briggs static void	ncr5380_drq_intr(void *);
    139      1.24    briggs static void	do_ncr5380_drq_intr __P((void *));
    140       1.4    briggs 
    141      1.23    briggs static __inline__ void	scsi_clr_ipend __P((void));
    142      1.23    briggs static		  void	scsi_mach_init __P((struct ncr_softc *sc));
    143      1.28    scottr static		  int	machine_match __P((struct device *parent,
    144      1.28    scottr 			    struct cfdata *cf, void *aux,
    145      1.28    scottr 			    struct cfdriver *cd));
    146      1.23    briggs static __inline__ int	pdma_ready __P((void));
    147      1.23    briggs static		  int	transfer_pdma __P((u_char *phasep, u_char *data,
    148      1.23    briggs 					u_long *count));
    149      1.23    briggs 
    150       1.1    briggs static __inline__ void
    151       1.1    briggs scsi_clr_ipend()
    152       1.1    briggs {
    153       1.1    briggs 	int	tmp;
    154       1.1    briggs 
    155       1.1    briggs 	tmp = GET_5380_REG(NCR5380_IRCV);
    156      1.24    briggs 	scsi_clear_irq();
    157       1.1    briggs }
    158       1.1    briggs 
    159       1.1    briggs static void
    160       1.1    briggs scsi_mach_init(sc)
    161       1.1    briggs 	struct ncr_softc	*sc;
    162       1.1    briggs {
    163       1.1    briggs 	static int	initted = 0;
    164       1.1    briggs 
    165       1.1    briggs 	if (initted++)
    166      1.37    provos 		panic("scsi_mach_init called again.");
    167       1.1    briggs 
    168       1.1    briggs 	ncr		= (volatile u_char *)
    169       1.1    briggs 			  (SCSIBase + (u_long) ncr);
    170       1.1    briggs 	ncr_5380_with_drq	= (volatile u_char *)
    171       1.1    briggs 			  (SCSIBase + (u_int) ncr_5380_with_drq);
    172       1.1    briggs 	ncr_5380_without_drq	= (volatile u_char *)
    173       1.1    briggs 			  (SCSIBase + (u_int) ncr_5380_without_drq);
    174       1.4    briggs 
    175      1.24    briggs 	if (VIA2 == VIA2OFF) {
    176       1.4    briggs 		scsi_enable = Via1Base + VIA2 * 0x2000 + vIER;
    177      1.24    briggs 		scsi_flag   = Via1Base + VIA2 * 0x2000 + vIFR;
    178      1.24    briggs 	} else {
    179       1.4    briggs 		scsi_enable = Via1Base + VIA2 * 0x2000 + rIER;
    180      1.24    briggs 		scsi_flag   = Via1Base + VIA2 * 0x2000 + rIFR;
    181      1.24    briggs 	}
    182       1.4    briggs 
    183      1.29    scottr 	via2_register_irq(VIA2_SCSIIRQ, ncr5380_irq_intr, sc);
    184      1.29    scottr 	via2_register_irq(VIA2_SCSIDRQ, ncr5380_drq_intr, sc);
    185       1.1    briggs }
    186       1.1    briggs 
    187       1.1    briggs static int
    188      1.28    scottr machine_match(parent, cf, aux, cd)
    189      1.28    scottr 	struct device *parent;
    190      1.28    scottr 	struct cfdata *cf;
    191      1.28    scottr 	void *aux;
    192      1.28    scottr 	struct cfdriver *cd;
    193       1.1    briggs {
    194       1.1    briggs 	if (!mac68k_machine.scsi80)
    195       1.1    briggs 		return 0;
    196       1.1    briggs 	return 1;
    197       1.1    briggs }
    198       1.1    briggs 
    199       1.1    briggs #if USE_PDMA
    200       1.4    briggs int	pdma_5380_dir = 0;
    201       1.1    briggs 
    202       1.4    briggs u_char	*pending_5380_data;
    203       1.4    briggs u_long	pending_5380_count;
    204       1.1    briggs 
    205      1.17    briggs #define NCR5380_PDMA_DEBUG 1 	/* Maybe we try with this off eventually. */
    206      1.10    briggs 
    207      1.17    briggs #if NCR5380_PDMA_DEBUG
    208       1.1    briggs int		pdma_5380_sends = 0;
    209       1.2    briggs int		pdma_5380_bytes = 0;
    210       1.1    briggs 
    211       1.1    briggs void
    212       1.1    briggs pdma_stat()
    213       1.1    briggs {
    214      1.27  christos 	printf("PDMA SCSI: %d xfers completed for %d bytes.\n",
    215       1.4    briggs 		pdma_5380_sends, pdma_5380_bytes);
    216      1.27  christos 	printf("pdma_5380_dir = %d\t",
    217       1.4    briggs 		pdma_5380_dir);
    218      1.27  christos 	printf("datap = %p, remainder = %ld.\n",
    219       1.1    briggs 		pending_5380_data, pending_5380_count);
    220      1.17    briggs 	scsi_show();
    221       1.1    briggs }
    222       1.1    briggs #endif
    223       1.1    briggs 
    224       1.1    briggs void
    225       1.2    briggs pdma_cleanup(void)
    226       1.2    briggs {
    227       1.2    briggs 	SC_REQ	*reqp = connected;
    228      1.23    briggs 	int	s;
    229       1.2    briggs 
    230       1.2    briggs 	s = splbio();
    231      1.18    briggs 	PID("pdma_cleanup0");
    232       1.2    briggs 
    233       1.4    briggs 	pdma_5380_dir = 0;
    234       1.2    briggs 
    235      1.17    briggs #if NCR5380_PDMA_DEBUG
    236       1.2    briggs 	pdma_5380_sends++;
    237       1.2    briggs 	pdma_5380_bytes+=(reqp->xdata_len - pending_5380_count);
    238       1.2    briggs #endif
    239       1.2    briggs 
    240       1.2    briggs 	/*
    241       1.2    briggs 	 * Update pointers.
    242       1.2    briggs 	 */
    243       1.2    briggs 	reqp->xdata_ptr += reqp->xdata_len - pending_5380_count;
    244       1.2    briggs 	reqp->xdata_len  = pending_5380_count;
    245       1.2    briggs 
    246       1.2    briggs 	/*
    247       1.2    briggs 	 * Reset DMA mode.
    248       1.2    briggs 	 */
    249       1.2    briggs 	SET_5380_REG(NCR5380_MODE, GET_5380_REG(NCR5380_MODE) & ~SC_M_DMA);
    250       1.2    briggs 
    251       1.2    briggs 	/*
    252      1.10    briggs 	 * Clear any pending interrupts.
    253      1.10    briggs 	 */
    254      1.10    briggs 	scsi_clr_ipend();
    255      1.10    briggs 
    256      1.10    briggs 	/*
    257       1.2    briggs 	 * Tell interrupt functions that DMA has ended.
    258       1.2    briggs 	 */
    259       1.2    briggs 	reqp->dr_flag &= ~DRIVER_IN_DMA;
    260       1.2    briggs 
    261       1.2    briggs 	SET_5380_REG(NCR5380_MODE, IMODE_BASE);
    262       1.2    briggs 	SET_5380_REG(NCR5380_ICOM, 0);
    263       1.2    briggs 
    264       1.2    briggs 	splx(s);
    265       1.2    briggs 
    266       1.2    briggs 	/*
    267       1.2    briggs 	 * Back for more punishment.
    268       1.2    briggs 	 */
    269      1.18    briggs 	PID("pdma_cleanup1");
    270       1.2    briggs 	run_main(cur_softc);
    271      1.18    briggs 	PID("pdma_cleanup2");
    272       1.2    briggs }
    273      1.11    briggs #endif
    274       1.2    briggs 
    275       1.4    briggs static __inline__ int
    276       1.8    briggs pdma_ready()
    277       1.1    briggs {
    278      1.11    briggs #if USE_PDMA
    279      1.11    briggs 	SC_REQ	*reqp = connected;
    280      1.11    briggs 	int	dmstat, idstat;
    281      1.11    briggs extern	u_char	ncr5380_no_parchk;
    282      1.11    briggs 
    283      1.18    briggs 	PID("pdma_ready0");
    284       1.4    briggs 	if (pdma_5380_dir) {
    285      1.25    briggs 		PID("pdma_ready1.");
    286       1.1    briggs 		/*
    287       1.1    briggs 		 * For a phase mis-match, ATN is a "don't care," IRQ is 1 and
    288       1.1    briggs 		 * all other bits in the Bus & Status Register are 0.  Also,
    289       1.1    briggs 		 * the current SCSI Bus Status Register has a 1 for BSY and
    290       1.1    briggs 		 * REQ.  Since we're just checking that this interrupt isn't a
    291       1.1    briggs 		 * reselection or a reset, we just check for either.
    292       1.1    briggs 		 */
    293      1.24    briggs 		dmstat = GET_5380_REG(NCR5380_DMSTAT);
    294      1.11    briggs 		idstat = GET_5380_REG(NCR5380_IDSTAT);
    295      1.11    briggs 		if (   ((dmstat & (0xff & ~SC_ATN_STAT)) == SC_IRQ_SET)
    296      1.11    briggs 		    && ((idstat & (SC_S_BSY|SC_S_REQ))
    297      1.11    briggs 			== (SC_S_BSY | SC_S_REQ)) ) {
    298      1.24    briggs 			PID("pdma_ready2");
    299      1.11    briggs 			pdma_cleanup();
    300      1.11    briggs 			return 1;
    301      1.11    briggs 		} else if (PH_IN(reqp->phase) && (dmstat & SC_PAR_ERR)) {
    302      1.11    briggs 			if (!(ncr5380_no_parchk & (1 << reqp->targ_id)))
    303      1.11    briggs 				/* XXX: Should be parity error ???? */
    304      1.11    briggs 				reqp->xs->error = XS_DRIVER_STUFFUP;
    305      1.24    briggs 			PID("pdma_ready3");
    306      1.11    briggs 			/* XXX: is this the right reaction? */
    307      1.11    briggs 			pdma_cleanup();
    308      1.11    briggs 			return 1;
    309      1.11    briggs 		} else if (   !(idstat & SC_S_REQ)
    310      1.11    briggs 			   || (((idstat>>2) & 7) != reqp->phase)) {
    311      1.11    briggs #ifdef DIAGNOSTIC
    312      1.11    briggs 			/* XXX: is this the right reaction? Can this happen? */
    313      1.11    briggs 			scsi_show();
    314      1.27  christos 			printf("Unexpected phase change.\n");
    315      1.11    briggs #endif
    316      1.11    briggs 			reqp->xs->error = XS_DRIVER_STUFFUP;
    317       1.2    briggs 			pdma_cleanup();
    318       1.3    briggs 			return 1;
    319       1.2    briggs 		} else {
    320       1.2    briggs 			scsi_show();
    321      1.37    provos 			panic("Spurious interrupt during PDMA xfer.");
    322       1.1    briggs 		}
    323      1.18    briggs 	} else
    324      1.24    briggs 		PID("pdma_ready4");
    325      1.11    briggs #endif
    326       1.3    briggs 	return 0;
    327       1.3    briggs }
    328       1.3    briggs 
    329      1.24    briggs static void
    330       1.6    briggs ncr5380_irq_intr(p)
    331       1.6    briggs 	void	*p;
    332       1.3    briggs {
    333      1.18    briggs 	PID("irq");
    334      1.24    briggs 
    335      1.11    briggs #if USE_PDMA
    336       1.8    briggs 	if (pdma_ready()) {
    337       1.3    briggs 		return;
    338       1.1    briggs 	}
    339      1.11    briggs #endif
    340      1.24    briggs 	scsi_idisable();
    341      1.24    briggs 	ncr_ctrl_intr(cur_softc);
    342       1.1    briggs }
    343       1.1    briggs 
    344       1.4    briggs /*
    345      1.10    briggs  * This is the meat of the PDMA transfer.
    346      1.10    briggs  * When we get here, we shove data as fast as the mac can take it.
    347      1.10    briggs  * We depend on several things:
    348      1.10    briggs  *   * All macs after the Mac Plus that have a 5380 chip should have a general
    349      1.10    briggs  *     logic IC that handshakes data for blind transfers.
    350      1.10    briggs  *   * If the SCSI controller finishes sending/receiving data before we do,
    351      1.10    briggs  *     the same general logic IC will generate a /BERR for us in short order.
    352      1.10    briggs  *   * The fault address for said /BERR minus the base address for the
    353      1.10    briggs  *     transfer will be the amount of data that was actually written.
    354      1.10    briggs  *
    355      1.10    briggs  * We use the nofault flag and the setjmp/longjmp in locore.s so we can
    356      1.10    briggs  * detect and handle the bus error for early termination of a command.
    357      1.10    briggs  * This is usually caused by a disconnecting target.
    358       1.4    briggs  */
    359      1.24    briggs static void
    360      1.24    briggs do_ncr5380_drq_intr(p)
    361       1.6    briggs 	void	*p;
    362       1.1    briggs {
    363      1.10    briggs #if USE_PDMA
    364      1.32    scottr extern	int			*nofault, m68k_fault_addr;
    365      1.10    briggs 	label_t			faultbuf;
    366      1.10    briggs 	register int		count;
    367      1.10    briggs 	volatile u_int32_t	*long_drq;
    368      1.10    briggs 	u_int32_t		*long_data;
    369      1.24    briggs 	volatile u_int8_t	*drq, tmp_data;
    370      1.10    briggs 	u_int8_t		*data;
    371      1.10    briggs 
    372      1.18    briggs #if DBG_PID
    373      1.18    briggs 	if (pdma_5380_dir == 2) {
    374      1.18    briggs 		PID("drq (in)");
    375      1.18    briggs 	} else {
    376      1.18    briggs 		PID("drq (out)");
    377      1.18    briggs 	}
    378       1.1    briggs #endif
    379      1.10    briggs 
    380      1.10    briggs 	/*
    381      1.10    briggs 	 * Setup for a possible bus error caused by SCSI controller
    382      1.10    briggs 	 * switching out of DATA-IN/OUT before we're done with the
    383      1.10    briggs 	 * current transfer.
    384      1.10    briggs 	 */
    385      1.10    briggs 	nofault = (int *) &faultbuf;
    386      1.10    briggs 
    387      1.10    briggs 	if (setjmp((label_t *) nofault)) {
    388      1.18    briggs 		PID("drq berr");
    389      1.10    briggs 		nofault = (int *) 0;
    390      1.32    scottr 		count = (  (u_long) m68k_fault_addr
    391      1.10    briggs 			 - (u_long) ncr_5380_with_drq);
    392      1.10    briggs 		if ((count < 0) || (count > pending_5380_count)) {
    393      1.27  christos 			printf("pdma %s: cnt = %d (0x%x) (pending cnt %ld)\n",
    394      1.15    briggs 				(pdma_5380_dir == 2) ? "in" : "out",
    395      1.15    briggs 				count, count, pending_5380_count);
    396      1.10    briggs 			panic("something is wrong");
    397      1.10    briggs 		}
    398      1.10    briggs 
    399      1.10    briggs 		pending_5380_data += count;
    400      1.10    briggs 		pending_5380_count -= count;
    401      1.10    briggs 
    402      1.32    scottr 		m68k_fault_addr = 0;
    403      1.24    briggs 
    404      1.18    briggs 		PID("end drq early");
    405      1.24    briggs 
    406      1.10    briggs 		return;
    407      1.10    briggs 	}
    408      1.10    briggs 
    409       1.4    briggs 	if (pdma_5380_dir == 2) { /* Data In */
    410      1.10    briggs 		int	resid;
    411      1.10    briggs 
    412      1.10    briggs 		/*
    413      1.10    briggs 		 * Get the dest address aligned.
    414      1.10    briggs 		 */
    415      1.17    briggs 		resid = count = min(pending_5380_count,
    416      1.17    briggs 				    4 - (((int) pending_5380_data) & 0x3));
    417      1.17    briggs 		if (count && (count < 4)) {
    418      1.10    briggs 			data = (u_int8_t *) pending_5380_data;
    419      1.10    briggs 			drq = (u_int8_t *) ncr_5380_with_drq;
    420      1.10    briggs 			while (count) {
    421      1.10    briggs #define R1	*data++ = *drq++
    422      1.10    briggs 				R1; count--;
    423      1.10    briggs #undef R1
    424      1.10    briggs 			}
    425      1.10    briggs 			pending_5380_data += resid;
    426      1.10    briggs 			pending_5380_count -= resid;
    427      1.10    briggs 		}
    428      1.10    briggs 
    429       1.4    briggs 		/*
    430      1.10    briggs 		 * Get ready to start the transfer.
    431       1.4    briggs 		 */
    432      1.11    briggs 		while (pending_5380_count) {
    433      1.11    briggs 		int dcount;
    434      1.11    briggs 
    435      1.11    briggs 		dcount = count = min(pending_5380_count, MIN_PHYS);
    436      1.10    briggs 		long_drq = (volatile u_int32_t *) ncr_5380_with_drq;
    437      1.13    briggs 		long_data = (u_int32_t *) pending_5380_data;
    438      1.10    briggs 
    439      1.10    briggs #define R4	*long_data++ = *long_drq++
    440      1.30    briggs 		while ( count > 64 ) {
    441      1.10    briggs 			R4; R4; R4; R4; R4; R4; R4; R4;
    442      1.10    briggs 			R4; R4; R4; R4; R4; R4; R4; R4;	/* 64 */
    443      1.24    briggs 			count -= 64;
    444      1.10    briggs 		}
    445      1.30    briggs 		while (count > 8) {
    446      1.30    briggs 			R4; R4; count -= 8;
    447      1.10    briggs 		}
    448      1.10    briggs #undef R4
    449      1.10    briggs 		data = (u_int8_t *) long_data;
    450      1.10    briggs 		drq = (u_int8_t *) long_drq;
    451      1.10    briggs 		while (count) {
    452      1.10    briggs #define R1	*data++ = *drq++
    453      1.10    briggs 			R1; count--;
    454      1.10    briggs #undef R1
    455      1.10    briggs 		}
    456      1.11    briggs 		pending_5380_count -= dcount;
    457      1.13    briggs 		pending_5380_data += dcount;
    458      1.11    briggs 		}
    459      1.10    briggs 	} else {
    460      1.10    briggs 		int	resid;
    461      1.10    briggs 
    462      1.10    briggs 		/*
    463      1.10    briggs 		 * Get the source address aligned.
    464      1.10    briggs 		 */
    465      1.17    briggs 		resid = count = min(pending_5380_count,
    466      1.17    briggs 				    4 - (((int) pending_5380_data) & 0x3));
    467      1.17    briggs 		if (count && (count < 4)) {
    468      1.10    briggs 			data = (u_int8_t *) pending_5380_data;
    469      1.10    briggs 			drq = (u_int8_t *) ncr_5380_with_drq;
    470      1.10    briggs 			while (count) {
    471      1.10    briggs #define W1	*drq++ = *data++
    472      1.10    briggs 				W1; count--;
    473      1.10    briggs #undef W1
    474      1.10    briggs 			}
    475      1.10    briggs 			pending_5380_data += resid;
    476      1.10    briggs 			pending_5380_count -= resid;
    477      1.10    briggs 		}
    478      1.10    briggs 
    479       1.4    briggs 		/*
    480      1.10    briggs 		 * Get ready to start the transfer.
    481       1.4    briggs 		 */
    482      1.11    briggs 		while (pending_5380_count) {
    483      1.11    briggs 		int dcount;
    484      1.11    briggs 
    485      1.11    briggs 		dcount = count = min(pending_5380_count, MIN_PHYS);
    486      1.10    briggs 		long_drq = (volatile u_int32_t *) ncr_5380_with_drq;
    487      1.13    briggs 		long_data = (u_int32_t *) pending_5380_data;
    488      1.10    briggs 
    489      1.10    briggs #define W4	*long_drq++ = *long_data++
    490      1.30    briggs 		while ( count > 64 ) {
    491      1.10    briggs 			W4; W4; W4; W4; W4; W4; W4; W4;
    492      1.11    briggs 			W4; W4; W4; W4; W4; W4; W4; W4; /*  64 */
    493      1.10    briggs 			count -= 64;
    494      1.10    briggs 		}
    495      1.30    briggs 		while ( count > 8 ) {
    496      1.30    briggs 			W4; W4;
    497      1.30    briggs 			count -= 8;
    498      1.10    briggs 		}
    499      1.10    briggs #undef W4
    500      1.10    briggs 		data = (u_int8_t *) long_data;
    501      1.10    briggs 		drq = (u_int8_t *) long_drq;
    502      1.10    briggs 		while (count) {
    503      1.10    briggs #define W1	*drq++ = *data++
    504      1.10    briggs 			W1; count--;
    505      1.11    briggs #undef W1
    506      1.11    briggs 		}
    507      1.11    briggs 		pending_5380_count -= dcount;
    508      1.13    briggs 		pending_5380_data += dcount;
    509       1.4    briggs 		}
    510      1.30    briggs 
    511      1.24    briggs 		PID("write complete");
    512      1.24    briggs 
    513      1.24    briggs 		drq = (volatile u_int8_t *) ncr_5380_with_drq;
    514      1.24    briggs 		tmp_data = *drq;
    515      1.24    briggs 
    516      1.30    briggs 		PID("read a byte to force a phase change");
    517      1.10    briggs 	}
    518      1.31    briggs 
    519      1.31    briggs 	/*
    520      1.31    briggs 	 * OK.  No bus error occurred above.  Clear the nofault flag
    521      1.31    briggs 	 * so we no longer short-circuit bus errors.
    522      1.31    briggs 	 */
    523      1.31    briggs 	nofault = (int *) 0;
    524      1.10    briggs 
    525      1.18    briggs 	PID("end drq");
    526      1.24    briggs 	return;
    527      1.24    briggs #else
    528      1.24    briggs 	return;
    529       1.4    briggs #endif	/* if USE_PDMA */
    530       1.1    briggs }
    531      1.24    briggs 
    532      1.24    briggs static void
    533      1.24    briggs ncr5380_drq_intr(p)
    534      1.24    briggs 	void	*p;
    535      1.24    briggs {
    536      1.24    briggs 	while (GET_5380_REG(NCR5380_DMSTAT) & SC_DMA_REQ) {
    537      1.24    briggs 		do_ncr5380_drq_intr(p);
    538      1.24    briggs 		scsi_clear_drq();
    539      1.24    briggs 	}
    540      1.24    briggs }
    541       1.1    briggs 
    542       1.4    briggs #if USE_PDMA
    543       1.4    briggs 
    544       1.1    briggs #define SCSI_TIMEOUT_VAL	10000000
    545       1.1    briggs 
    546       1.1    briggs static int
    547       1.1    briggs transfer_pdma(phasep, data, count)
    548       1.1    briggs 	u_char	*phasep;
    549       1.1    briggs 	u_char	*data;
    550       1.1    briggs 	u_long	*count;
    551       1.1    briggs {
    552       1.1    briggs 	SC_REQ	*reqp = connected;
    553      1.23    briggs 	int	len = *count, s, scsi_timeout = SCSI_TIMEOUT_VAL;
    554       1.1    briggs 
    555       1.4    briggs 	if (pdma_5380_dir) {
    556       1.1    briggs 		panic("ncrscsi: transfer_pdma called when operation already "
    557      1.37    provos 			"pending.");
    558       1.1    briggs 	}
    559      1.18    briggs 	PID("transfer_pdma0")
    560       1.1    briggs 
    561       1.2    briggs 	/*
    562      1.10    briggs  	 * Don't bother with PDMA if we can't sleep or for small transfers.
    563       1.2    briggs  	 */
    564       1.9    briggs 	if (reqp->dr_flag & DRIVER_NOINT) {
    565      1.18    briggs 		PID("pdma, falling back to transfer_pio.")
    566       1.7    briggs 		transfer_pio(phasep, data, count, 0);
    567       1.2    briggs 		return -1;
    568       1.1    briggs 	}
    569       1.1    briggs 
    570       1.1    briggs 	/*
    571      1.10    briggs 	 * We are probably already at spl2(), so this is likely a no-op.
    572      1.10    briggs 	 * Paranoia.
    573       1.1    briggs 	 */
    574      1.10    briggs 	s = splbio();
    575      1.10    briggs 
    576      1.10    briggs 	scsi_idisable();
    577       1.2    briggs 
    578       1.2    briggs 	/*
    579      1.10    briggs 	 * Match phases with target.
    580       1.2    briggs 	 */
    581      1.10    briggs 	SET_5380_REG(NCR5380_TCOM, *phasep);
    582       1.2    briggs 
    583       1.2    briggs 	/*
    584       1.2    briggs 	 * Clear pending interrupts.
    585       1.2    briggs 	 */
    586       1.1    briggs 	scsi_clr_ipend();
    587       1.1    briggs 
    588       1.1    briggs 	/*
    589       1.1    briggs 	 * Wait until target asserts BSY.
    590       1.1    briggs 	 */
    591      1.10    briggs 	while (    ((GET_5380_REG(NCR5380_IDSTAT) & SC_S_BSY) == 0)
    592      1.10    briggs 		&& (--scsi_timeout) );
    593       1.1    briggs 	if (!scsi_timeout) {
    594       1.1    briggs #if DIAGNOSTIC
    595      1.27  christos 		printf("scsi timeout: waiting for BSY in %s.\n",
    596      1.10    briggs 			(*phasep == PH_DATAOUT) ? "pdma_out" : "pdma_in");
    597       1.1    briggs #endif
    598       1.1    briggs 		goto scsi_timeout_error;
    599       1.1    briggs 	}
    600       1.1    briggs 
    601       1.1    briggs 	/*
    602       1.2    briggs 	 * Tell the driver that we're in DMA mode.
    603       1.2    briggs 	 */
    604       1.2    briggs 	reqp->dr_flag |= DRIVER_IN_DMA;
    605       1.2    briggs 
    606       1.2    briggs 	/*
    607       1.4    briggs 	 * Load transfer values for DRQ interrupt handlers.
    608       1.1    briggs 	 */
    609       1.4    briggs 	pending_5380_data = data;
    610       1.1    briggs 	pending_5380_count = len;
    611       1.1    briggs 
    612       1.1    briggs 	/*
    613       1.1    briggs 	 * Set the transfer function to be called on DRQ interrupts.
    614       1.2    briggs 	 * And note that we're waiting.
    615       1.1    briggs 	 */
    616       1.4    briggs 	switch (*phasep) {
    617       1.4    briggs 	default:
    618      1.37    provos 		panic("Unexpected phase in transfer_pdma.");
    619       1.4    briggs 	case PH_DATAOUT:
    620       1.4    briggs 		pdma_5380_dir = 1;
    621      1.17    briggs 		SET_5380_REG(NCR5380_ICOM, GET_5380_REG(NCR5380_ICOM)|SC_ADTB);
    622      1.17    briggs 		SET_5380_REG(NCR5380_MODE, GET_5380_REG(NCR5380_MODE)|SC_M_DMA);
    623      1.10    briggs 		SET_5380_REG(NCR5380_DMSTAT, 0);
    624       1.4    briggs 		break;
    625       1.4    briggs 	case PH_DATAIN:
    626       1.4    briggs 		pdma_5380_dir = 2;
    627      1.17    briggs 		SET_5380_REG(NCR5380_ICOM, 0);
    628      1.17    briggs 		SET_5380_REG(NCR5380_MODE, GET_5380_REG(NCR5380_MODE)|SC_M_DMA);
    629      1.10    briggs 		SET_5380_REG(NCR5380_IRCV, 0);
    630       1.4    briggs 		break;
    631       1.1    briggs 	}
    632      1.17    briggs 
    633      1.18    briggs 	PID("waiting for interrupt.")
    634       1.1    briggs 
    635       1.1    briggs 	/*
    636       1.1    briggs 	 * Now that we're set up, enable interrupts and drop processor
    637       1.2    briggs 	 * priority back down.
    638       1.1    briggs 	 */
    639       1.1    briggs 	scsi_ienable();
    640       1.1    briggs 	splx(s);
    641       1.2    briggs 	return 0;
    642       1.1    briggs 
    643       1.1    briggs scsi_timeout_error:
    644       1.1    briggs 	/*
    645       1.1    briggs 	 * Clear the DMA mode.
    646       1.1    briggs 	 */
    647       1.1    briggs 	SET_5380_REG(NCR5380_MODE, GET_5380_REG(NCR5380_MODE) & ~SC_M_DMA);
    648       1.1    briggs 	return -1;
    649       1.1    briggs }
    650       1.1    briggs #endif /* if USE_PDMA */
    651       1.1    briggs 
    652       1.1    briggs /* Include general routines. */
    653       1.5    briggs #include <mac68k/dev/ncr5380.c>
    654