Home | History | Annotate | Line # | Download | only in dev
mac68k5380.c revision 1.46.12.1
      1  1.46.12.1       tls /*	$NetBSD: mac68k5380.c,v 1.46.12.1 2012/11/20 03:01:30 tls Exp $	*/
      2        1.1    briggs 
      3        1.1    briggs /*
      4        1.1    briggs  * Copyright (c) 1995 Allen Briggs
      5        1.1    briggs  * All rights reserved.
      6        1.1    briggs  *
      7        1.1    briggs  * Redistribution and use in source and binary forms, with or without
      8        1.1    briggs  * modification, are permitted provided that the following conditions
      9        1.1    briggs  * are met:
     10        1.1    briggs  * 1. Redistributions of source code must retain the above copyright
     11        1.1    briggs  *    notice, this list of conditions and the following disclaimer.
     12        1.1    briggs  * 2. Redistributions in binary form must reproduce the above copyright
     13        1.1    briggs  *    notice, this list of conditions and the following disclaimer in the
     14        1.1    briggs  *    documentation and/or other materials provided with the distribution.
     15        1.1    briggs  * 3. All advertising materials mentioning features or use of this software
     16        1.1    briggs  *    must display the following acknowledgement:
     17        1.1    briggs  *      This product includes software developed by Allen Briggs
     18        1.1    briggs  * 4. The name of the author may not be used to endorse or promote products
     19        1.1    briggs  *    derived from this software without specific prior written permission
     20        1.1    briggs  *
     21        1.1    briggs  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     22        1.1    briggs  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     23        1.1    briggs  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     24        1.1    briggs  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     25        1.1    briggs  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     26        1.1    briggs  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     27        1.1    briggs  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     28        1.1    briggs  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     29        1.1    briggs  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     30        1.1    briggs  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     31        1.1    briggs  *
     32        1.1    briggs  * Derived from atari5380.c for the mac68k port of NetBSD.
     33        1.1    briggs  *
     34        1.1    briggs  */
     35       1.40     lukem 
     36       1.40     lukem #include <sys/cdefs.h>
     37  1.46.12.1       tls __KERNEL_RCSID(0, "$NetBSD: mac68k5380.c,v 1.46.12.1 2012/11/20 03:01:30 tls Exp $");
     38        1.1    briggs 
     39        1.1    briggs #include <sys/param.h>
     40        1.1    briggs #include <sys/systm.h>
     41        1.1    briggs #include <sys/kernel.h>
     42        1.1    briggs #include <sys/device.h>
     43        1.1    briggs #include <sys/syslog.h>
     44        1.1    briggs #include <sys/buf.h>
     45       1.38   thorpej 
     46       1.38   thorpej #include <uvm/uvm_extern.h>
     47       1.38   thorpej 
     48       1.34    bouyer #include <dev/scsipi/scsi_all.h>
     49       1.34    bouyer #include <dev/scsipi/scsipi_all.h>
     50       1.34    bouyer #include <dev/scsipi/scsi_message.h>
     51       1.34    bouyer #include <dev/scsipi/scsiconf.h>
     52        1.1    briggs 
     53        1.1    briggs /*
     54        1.1    briggs  * Include the driver definitions
     55        1.1    briggs  */
     56       1.23    briggs #include "ncr5380reg.h"
     57        1.1    briggs 
     58       1.36    scottr #include <machine/cpu.h>
     59       1.22    briggs #include <machine/viareg.h>
     60        1.1    briggs 
     61       1.33    scottr #include <mac68k/dev/ncr5380var.h>
     62       1.23    briggs 
     63        1.1    briggs /*
     64        1.1    briggs  * Set the various driver options
     65        1.1    briggs  */
     66        1.1    briggs #define	NREQ		18	/* Size of issue queue			*/
     67        1.1    briggs #define	AUTO_SENSE	1	/* Automatically issue a request-sense 	*/
     68        1.1    briggs 
     69        1.1    briggs #define	DRNAME		ncrscsi	/* used in various prints	*/
     70        1.1    briggs #undef	DBG_SEL			/* Show the selection process		*/
     71        1.1    briggs #undef	DBG_REQ			/* Show enqueued/ready requests		*/
     72        1.1    briggs #undef	DBG_NOWRITE		/* Do not allow writes to the targets	*/
     73        1.1    briggs #undef	DBG_PIO			/* Show the polled-I/O process		*/
     74        1.1    briggs #undef	DBG_INF			/* Show information transfer process	*/
     75        1.1    briggs #define	DBG_NOSTATIC		/* No static functions, all in DDB trace*/
     76       1.18    briggs #define	DBG_PID		25	/* Keep track of driver			*/
     77       1.18    briggs #ifdef DBG_NOSTATIC
     78       1.18    briggs #	define	static
     79       1.18    briggs #endif
     80       1.18    briggs #ifdef DBG_SEL
     81       1.27  christos #	define	DBG_SELPRINT(a,b)	printf(a,b)
     82       1.18    briggs #else
     83       1.18    briggs #	define DBG_SELPRINT(a,b)
     84       1.18    briggs #endif
     85       1.18    briggs #ifdef DBG_PIO
     86       1.27  christos #	define DBG_PIOPRINT(a,b,c) 	printf(a,b,c)
     87       1.18    briggs #else
     88       1.18    briggs #	define DBG_PIOPRINT(a,b,c)
     89       1.18    briggs #endif
     90       1.18    briggs #ifdef DBG_INF
     91       1.18    briggs #	define DBG_INFPRINT(a,b,c)	a(b,c)
     92       1.18    briggs #else
     93       1.18    briggs #	define DBG_INFPRINT(a,b,c)
     94       1.18    briggs #endif
     95       1.18    briggs #ifdef DBG_PID
     96       1.18    briggs 	/* static	char	*last_hit = NULL, *olast_hit = NULL; */
     97       1.42       jmc 	static const char *last_hit[DBG_PID];
     98       1.18    briggs #	define	PID(a)	\
     99       1.18    briggs 	{ int i; \
    100       1.41       chs 	  for (i = 0; i < DBG_PID - 1; i++) \
    101       1.41       chs 		last_hit[i] = last_hit[i + 1]; \
    102       1.41       chs 	  last_hit[DBG_PID - 1] = a; }
    103       1.18    briggs #else
    104       1.18    briggs #	define	PID(a)
    105       1.18    briggs #endif
    106       1.18    briggs 
    107        1.1    briggs #undef 	REAL_DMA		/* Use DMA if sensible			*/
    108       1.19    briggs #define scsi_ipending()		(GET_5380_REG(NCR5380_DMSTAT) & SC_IRQ_SET)
    109        1.1    briggs #define fair_to_keep_dma()	1
    110        1.1    briggs #define claimed_dma()		1
    111        1.1    briggs #define reconsider_dma()
    112        1.1    briggs #define	USE_PDMA	1	/* Use special pdma-transfer function	*/
    113       1.10    briggs #define MIN_PHYS	0x2000	/* pdma space w/ /DSACK is only 0x2000  */
    114        1.1    briggs 
    115        1.1    briggs #define	ENABLE_NCR5380(sc)	cur_softc = sc;
    116        1.1    briggs 
    117        1.1    briggs /*
    118        1.1    briggs  * softc of currently active controller (well, we only have one for now).
    119        1.1    briggs  */
    120        1.1    briggs 
    121        1.1    briggs static struct ncr_softc	*cur_softc;
    122        1.1    briggs 
    123        1.1    briggs struct scsi_5380 {
    124        1.1    briggs 	volatile u_char	scsi_5380[8*16]; /* 8 regs, 1 every 16th byte. */
    125        1.1    briggs };
    126        1.1    briggs 
    127       1.35    scottr extern vaddr_t		SCSIBase;
    128        1.1    briggs static volatile u_char	*ncr		= (volatile u_char *) 0x10000;
    129        1.1    briggs static volatile u_char	*ncr_5380_with_drq	= (volatile u_char *)  0x6000;
    130        1.1    briggs static volatile u_char	*ncr_5380_without_drq	= (volatile u_char *) 0x12000;
    131        1.1    briggs 
    132       1.42       jmc #define SCSI_5380		((volatile struct scsi_5380 *) ncr)
    133        1.1    briggs #define GET_5380_REG(rnum)	SCSI_5380->scsi_5380[((rnum)<<4)]
    134        1.1    briggs #define SET_5380_REG(rnum,val)	(SCSI_5380->scsi_5380[((rnum)<<4)] = (val))
    135        1.1    briggs 
    136       1.24    briggs static void	ncr5380_irq_intr(void *);
    137       1.24    briggs static void	ncr5380_drq_intr(void *);
    138       1.41       chs static void	do_ncr5380_drq_intr(void *);
    139        1.4    briggs 
    140       1.45       mrg static void	scsi_clr_ipend(void);
    141       1.45       mrg static void	scsi_mach_init(struct ncr_softc *);
    142  1.46.12.1       tls static int	machine_match(device_t, cfdata_t, void *,
    143       1.45       mrg 			      struct cfdriver *);
    144       1.45       mrg static int	pdma_ready(void);
    145       1.45       mrg static int	transfer_pdma(u_char *, u_char *, u_long *);
    146       1.23    briggs 
    147       1.45       mrg static void
    148       1.41       chs scsi_clr_ipend(void)
    149        1.1    briggs {
    150       1.41       chs 	int tmp;
    151        1.1    briggs 
    152        1.1    briggs 	tmp = GET_5380_REG(NCR5380_IRCV);
    153       1.24    briggs 	scsi_clear_irq();
    154        1.1    briggs }
    155        1.1    briggs 
    156        1.1    briggs static void
    157       1.41       chs scsi_mach_init(struct ncr_softc *sc)
    158        1.1    briggs {
    159       1.41       chs 	static int initted = 0;
    160        1.1    briggs 
    161        1.1    briggs 	if (initted++)
    162       1.37    provos 		panic("scsi_mach_init called again.");
    163        1.1    briggs 
    164        1.1    briggs 	ncr		= (volatile u_char *)
    165        1.1    briggs 			  (SCSIBase + (u_long) ncr);
    166        1.1    briggs 	ncr_5380_with_drq	= (volatile u_char *)
    167        1.1    briggs 			  (SCSIBase + (u_int) ncr_5380_with_drq);
    168        1.1    briggs 	ncr_5380_without_drq	= (volatile u_char *)
    169        1.1    briggs 			  (SCSIBase + (u_int) ncr_5380_without_drq);
    170        1.4    briggs 
    171       1.24    briggs 	if (VIA2 == VIA2OFF) {
    172        1.4    briggs 		scsi_enable = Via1Base + VIA2 * 0x2000 + vIER;
    173       1.24    briggs 		scsi_flag   = Via1Base + VIA2 * 0x2000 + vIFR;
    174       1.24    briggs 	} else {
    175        1.4    briggs 		scsi_enable = Via1Base + VIA2 * 0x2000 + rIER;
    176       1.24    briggs 		scsi_flag   = Via1Base + VIA2 * 0x2000 + rIFR;
    177       1.24    briggs 	}
    178        1.4    briggs 
    179       1.29    scottr 	via2_register_irq(VIA2_SCSIIRQ, ncr5380_irq_intr, sc);
    180       1.29    scottr 	via2_register_irq(VIA2_SCSIDRQ, ncr5380_drq_intr, sc);
    181        1.1    briggs }
    182        1.1    briggs 
    183        1.1    briggs static int
    184  1.46.12.1       tls machine_match(device_t parent, cfdata_t cf, void *aux,
    185       1.41       chs 	      struct cfdriver *cd)
    186        1.1    briggs {
    187        1.1    briggs 	if (!mac68k_machine.scsi80)
    188        1.1    briggs 		return 0;
    189        1.1    briggs 	return 1;
    190        1.1    briggs }
    191        1.1    briggs 
    192        1.1    briggs #if USE_PDMA
    193        1.4    briggs int	pdma_5380_dir = 0;
    194        1.1    briggs 
    195        1.4    briggs u_char	*pending_5380_data;
    196        1.4    briggs u_long	pending_5380_count;
    197        1.1    briggs 
    198       1.17    briggs #define NCR5380_PDMA_DEBUG 1 	/* Maybe we try with this off eventually. */
    199       1.10    briggs 
    200       1.17    briggs #if NCR5380_PDMA_DEBUG
    201        1.1    briggs int		pdma_5380_sends = 0;
    202        1.2    briggs int		pdma_5380_bytes = 0;
    203        1.1    briggs 
    204        1.1    briggs void
    205       1.41       chs pdma_stat(void)
    206        1.1    briggs {
    207       1.27  christos 	printf("PDMA SCSI: %d xfers completed for %d bytes.\n",
    208        1.4    briggs 		pdma_5380_sends, pdma_5380_bytes);
    209       1.27  christos 	printf("pdma_5380_dir = %d\t",
    210        1.4    briggs 		pdma_5380_dir);
    211       1.27  christos 	printf("datap = %p, remainder = %ld.\n",
    212        1.1    briggs 		pending_5380_data, pending_5380_count);
    213       1.17    briggs 	scsi_show();
    214        1.1    briggs }
    215        1.1    briggs #endif
    216        1.1    briggs 
    217        1.1    briggs void
    218        1.2    briggs pdma_cleanup(void)
    219        1.2    briggs {
    220        1.2    briggs 	SC_REQ	*reqp = connected;
    221       1.23    briggs 	int	s;
    222        1.2    briggs 
    223        1.2    briggs 	s = splbio();
    224       1.18    briggs 	PID("pdma_cleanup0");
    225        1.2    briggs 
    226        1.4    briggs 	pdma_5380_dir = 0;
    227        1.2    briggs 
    228       1.17    briggs #if NCR5380_PDMA_DEBUG
    229        1.2    briggs 	pdma_5380_sends++;
    230        1.2    briggs 	pdma_5380_bytes+=(reqp->xdata_len - pending_5380_count);
    231        1.2    briggs #endif
    232        1.2    briggs 
    233        1.2    briggs 	/*
    234        1.2    briggs 	 * Update pointers.
    235        1.2    briggs 	 */
    236        1.2    briggs 	reqp->xdata_ptr += reqp->xdata_len - pending_5380_count;
    237        1.2    briggs 	reqp->xdata_len  = pending_5380_count;
    238        1.2    briggs 
    239        1.2    briggs 	/*
    240        1.2    briggs 	 * Reset DMA mode.
    241        1.2    briggs 	 */
    242        1.2    briggs 	SET_5380_REG(NCR5380_MODE, GET_5380_REG(NCR5380_MODE) & ~SC_M_DMA);
    243        1.2    briggs 
    244        1.2    briggs 	/*
    245       1.10    briggs 	 * Clear any pending interrupts.
    246       1.10    briggs 	 */
    247       1.10    briggs 	scsi_clr_ipend();
    248       1.10    briggs 
    249       1.10    briggs 	/*
    250        1.2    briggs 	 * Tell interrupt functions that DMA has ended.
    251        1.2    briggs 	 */
    252        1.2    briggs 	reqp->dr_flag &= ~DRIVER_IN_DMA;
    253        1.2    briggs 
    254        1.2    briggs 	SET_5380_REG(NCR5380_MODE, IMODE_BASE);
    255        1.2    briggs 	SET_5380_REG(NCR5380_ICOM, 0);
    256        1.2    briggs 
    257        1.2    briggs 	splx(s);
    258        1.2    briggs 
    259        1.2    briggs 	/*
    260        1.2    briggs 	 * Back for more punishment.
    261        1.2    briggs 	 */
    262       1.18    briggs 	PID("pdma_cleanup1");
    263        1.2    briggs 	run_main(cur_softc);
    264       1.18    briggs 	PID("pdma_cleanup2");
    265        1.2    briggs }
    266       1.11    briggs #endif
    267        1.2    briggs 
    268       1.45       mrg static int
    269       1.41       chs pdma_ready(void)
    270        1.1    briggs {
    271       1.11    briggs #if USE_PDMA
    272       1.11    briggs 	SC_REQ	*reqp = connected;
    273       1.11    briggs 	int	dmstat, idstat;
    274       1.11    briggs extern	u_char	ncr5380_no_parchk;
    275       1.11    briggs 
    276       1.18    briggs 	PID("pdma_ready0");
    277        1.4    briggs 	if (pdma_5380_dir) {
    278       1.25    briggs 		PID("pdma_ready1.");
    279        1.1    briggs 		/*
    280        1.1    briggs 		 * For a phase mis-match, ATN is a "don't care," IRQ is 1 and
    281        1.1    briggs 		 * all other bits in the Bus & Status Register are 0.  Also,
    282        1.1    briggs 		 * the current SCSI Bus Status Register has a 1 for BSY and
    283        1.1    briggs 		 * REQ.  Since we're just checking that this interrupt isn't a
    284        1.1    briggs 		 * reselection or a reset, we just check for either.
    285        1.1    briggs 		 */
    286       1.24    briggs 		dmstat = GET_5380_REG(NCR5380_DMSTAT);
    287       1.11    briggs 		idstat = GET_5380_REG(NCR5380_IDSTAT);
    288       1.11    briggs 		if (   ((dmstat & (0xff & ~SC_ATN_STAT)) == SC_IRQ_SET)
    289       1.11    briggs 		    && ((idstat & (SC_S_BSY|SC_S_REQ))
    290       1.11    briggs 			== (SC_S_BSY | SC_S_REQ)) ) {
    291       1.24    briggs 			PID("pdma_ready2");
    292       1.11    briggs 			pdma_cleanup();
    293       1.11    briggs 			return 1;
    294       1.11    briggs 		} else if (PH_IN(reqp->phase) && (dmstat & SC_PAR_ERR)) {
    295       1.11    briggs 			if (!(ncr5380_no_parchk & (1 << reqp->targ_id)))
    296       1.11    briggs 				/* XXX: Should be parity error ???? */
    297       1.11    briggs 				reqp->xs->error = XS_DRIVER_STUFFUP;
    298       1.24    briggs 			PID("pdma_ready3");
    299       1.11    briggs 			/* XXX: is this the right reaction? */
    300       1.11    briggs 			pdma_cleanup();
    301       1.11    briggs 			return 1;
    302       1.11    briggs 		} else if (   !(idstat & SC_S_REQ)
    303       1.11    briggs 			   || (((idstat>>2) & 7) != reqp->phase)) {
    304       1.11    briggs #ifdef DIAGNOSTIC
    305       1.11    briggs 			/* XXX: is this the right reaction? Can this happen? */
    306       1.11    briggs 			scsi_show();
    307       1.27  christos 			printf("Unexpected phase change.\n");
    308       1.11    briggs #endif
    309       1.11    briggs 			reqp->xs->error = XS_DRIVER_STUFFUP;
    310        1.2    briggs 			pdma_cleanup();
    311        1.3    briggs 			return 1;
    312        1.2    briggs 		} else {
    313        1.2    briggs 			scsi_show();
    314       1.37    provos 			panic("Spurious interrupt during PDMA xfer.");
    315        1.1    briggs 		}
    316       1.18    briggs 	} else
    317       1.24    briggs 		PID("pdma_ready4");
    318       1.11    briggs #endif
    319        1.3    briggs 	return 0;
    320        1.3    briggs }
    321        1.3    briggs 
    322       1.24    briggs static void
    323       1.41       chs ncr5380_irq_intr(void *p)
    324        1.3    briggs {
    325       1.18    briggs 	PID("irq");
    326       1.24    briggs 
    327       1.11    briggs #if USE_PDMA
    328        1.8    briggs 	if (pdma_ready()) {
    329        1.3    briggs 		return;
    330        1.1    briggs 	}
    331       1.11    briggs #endif
    332       1.24    briggs 	scsi_idisable();
    333       1.24    briggs 	ncr_ctrl_intr(cur_softc);
    334        1.1    briggs }
    335        1.1    briggs 
    336        1.4    briggs /*
    337       1.10    briggs  * This is the meat of the PDMA transfer.
    338       1.10    briggs  * When we get here, we shove data as fast as the mac can take it.
    339       1.10    briggs  * We depend on several things:
    340       1.10    briggs  *   * All macs after the Mac Plus that have a 5380 chip should have a general
    341       1.10    briggs  *     logic IC that handshakes data for blind transfers.
    342       1.10    briggs  *   * If the SCSI controller finishes sending/receiving data before we do,
    343       1.10    briggs  *     the same general logic IC will generate a /BERR for us in short order.
    344       1.10    briggs  *   * The fault address for said /BERR minus the base address for the
    345       1.10    briggs  *     transfer will be the amount of data that was actually written.
    346       1.10    briggs  *
    347       1.10    briggs  * We use the nofault flag and the setjmp/longjmp in locore.s so we can
    348       1.10    briggs  * detect and handle the bus error for early termination of a command.
    349       1.10    briggs  * This is usually caused by a disconnecting target.
    350        1.4    briggs  */
    351       1.24    briggs static void
    352       1.41       chs do_ncr5380_drq_intr(void *p)
    353        1.1    briggs {
    354       1.10    briggs #if USE_PDMA
    355       1.32    scottr extern	int			*nofault, m68k_fault_addr;
    356       1.10    briggs 	label_t			faultbuf;
    357       1.10    briggs 	register int		count;
    358       1.10    briggs 	volatile u_int32_t	*long_drq;
    359       1.10    briggs 	u_int32_t		*long_data;
    360       1.24    briggs 	volatile u_int8_t	*drq, tmp_data;
    361       1.10    briggs 	u_int8_t		*data;
    362       1.10    briggs 
    363       1.18    briggs #if DBG_PID
    364       1.18    briggs 	if (pdma_5380_dir == 2) {
    365       1.18    briggs 		PID("drq (in)");
    366       1.18    briggs 	} else {
    367       1.18    briggs 		PID("drq (out)");
    368       1.18    briggs 	}
    369        1.1    briggs #endif
    370       1.10    briggs 
    371       1.10    briggs 	/*
    372       1.10    briggs 	 * Setup for a possible bus error caused by SCSI controller
    373       1.10    briggs 	 * switching out of DATA-IN/OUT before we're done with the
    374       1.10    briggs 	 * current transfer.
    375       1.10    briggs 	 */
    376       1.10    briggs 	nofault = (int *) &faultbuf;
    377       1.10    briggs 
    378       1.10    briggs 	if (setjmp((label_t *) nofault)) {
    379       1.18    briggs 		PID("drq berr");
    380       1.10    briggs 		nofault = (int *) 0;
    381       1.32    scottr 		count = (  (u_long) m68k_fault_addr
    382       1.10    briggs 			 - (u_long) ncr_5380_with_drq);
    383       1.10    briggs 		if ((count < 0) || (count > pending_5380_count)) {
    384       1.27  christos 			printf("pdma %s: cnt = %d (0x%x) (pending cnt %ld)\n",
    385       1.15    briggs 				(pdma_5380_dir == 2) ? "in" : "out",
    386       1.15    briggs 				count, count, pending_5380_count);
    387       1.10    briggs 			panic("something is wrong");
    388       1.10    briggs 		}
    389       1.10    briggs 
    390       1.10    briggs 		pending_5380_data += count;
    391       1.10    briggs 		pending_5380_count -= count;
    392       1.10    briggs 
    393       1.32    scottr 		m68k_fault_addr = 0;
    394       1.24    briggs 
    395       1.18    briggs 		PID("end drq early");
    396       1.24    briggs 
    397       1.10    briggs 		return;
    398       1.10    briggs 	}
    399       1.10    briggs 
    400        1.4    briggs 	if (pdma_5380_dir == 2) { /* Data In */
    401       1.10    briggs 		int	resid;
    402       1.10    briggs 
    403       1.10    briggs 		/*
    404       1.10    briggs 		 * Get the dest address aligned.
    405       1.10    briggs 		 */
    406       1.17    briggs 		resid = count = min(pending_5380_count,
    407       1.17    briggs 				    4 - (((int) pending_5380_data) & 0x3));
    408       1.17    briggs 		if (count && (count < 4)) {
    409       1.10    briggs 			data = (u_int8_t *) pending_5380_data;
    410       1.42       jmc 			drq = (volatile u_int8_t *) ncr_5380_with_drq;
    411       1.10    briggs 			while (count) {
    412       1.10    briggs #define R1	*data++ = *drq++
    413       1.10    briggs 				R1; count--;
    414       1.10    briggs #undef R1
    415       1.10    briggs 			}
    416       1.10    briggs 			pending_5380_data += resid;
    417       1.10    briggs 			pending_5380_count -= resid;
    418       1.10    briggs 		}
    419       1.10    briggs 
    420        1.4    briggs 		/*
    421       1.10    briggs 		 * Get ready to start the transfer.
    422        1.4    briggs 		 */
    423       1.11    briggs 		while (pending_5380_count) {
    424       1.11    briggs 		int dcount;
    425       1.11    briggs 
    426       1.11    briggs 		dcount = count = min(pending_5380_count, MIN_PHYS);
    427       1.10    briggs 		long_drq = (volatile u_int32_t *) ncr_5380_with_drq;
    428       1.13    briggs 		long_data = (u_int32_t *) pending_5380_data;
    429       1.10    briggs 
    430       1.10    briggs #define R4	*long_data++ = *long_drq++
    431       1.30    briggs 		while ( count > 64 ) {
    432       1.10    briggs 			R4; R4; R4; R4; R4; R4; R4; R4;
    433       1.10    briggs 			R4; R4; R4; R4; R4; R4; R4; R4;	/* 64 */
    434       1.24    briggs 			count -= 64;
    435       1.10    briggs 		}
    436       1.30    briggs 		while (count > 8) {
    437       1.30    briggs 			R4; R4; count -= 8;
    438       1.10    briggs 		}
    439       1.10    briggs #undef R4
    440       1.10    briggs 		data = (u_int8_t *) long_data;
    441       1.42       jmc 		drq = (volatile u_int8_t *) long_drq;
    442       1.10    briggs 		while (count) {
    443       1.10    briggs #define R1	*data++ = *drq++
    444       1.10    briggs 			R1; count--;
    445       1.10    briggs #undef R1
    446       1.10    briggs 		}
    447       1.11    briggs 		pending_5380_count -= dcount;
    448       1.13    briggs 		pending_5380_data += dcount;
    449       1.11    briggs 		}
    450       1.10    briggs 	} else {
    451       1.10    briggs 		int	resid;
    452       1.10    briggs 
    453       1.10    briggs 		/*
    454       1.10    briggs 		 * Get the source address aligned.
    455       1.10    briggs 		 */
    456       1.17    briggs 		resid = count = min(pending_5380_count,
    457       1.17    briggs 				    4 - (((int) pending_5380_data) & 0x3));
    458       1.17    briggs 		if (count && (count < 4)) {
    459       1.10    briggs 			data = (u_int8_t *) pending_5380_data;
    460       1.42       jmc 			drq = (volatile u_int8_t *) ncr_5380_with_drq;
    461       1.10    briggs 			while (count) {
    462       1.10    briggs #define W1	*drq++ = *data++
    463       1.10    briggs 				W1; count--;
    464       1.10    briggs #undef W1
    465       1.10    briggs 			}
    466       1.10    briggs 			pending_5380_data += resid;
    467       1.10    briggs 			pending_5380_count -= resid;
    468       1.10    briggs 		}
    469       1.10    briggs 
    470        1.4    briggs 		/*
    471       1.10    briggs 		 * Get ready to start the transfer.
    472        1.4    briggs 		 */
    473       1.11    briggs 		while (pending_5380_count) {
    474       1.11    briggs 		int dcount;
    475       1.11    briggs 
    476       1.11    briggs 		dcount = count = min(pending_5380_count, MIN_PHYS);
    477       1.10    briggs 		long_drq = (volatile u_int32_t *) ncr_5380_with_drq;
    478       1.13    briggs 		long_data = (u_int32_t *) pending_5380_data;
    479       1.10    briggs 
    480       1.10    briggs #define W4	*long_drq++ = *long_data++
    481       1.30    briggs 		while ( count > 64 ) {
    482       1.10    briggs 			W4; W4; W4; W4; W4; W4; W4; W4;
    483       1.11    briggs 			W4; W4; W4; W4; W4; W4; W4; W4; /*  64 */
    484       1.10    briggs 			count -= 64;
    485       1.10    briggs 		}
    486       1.30    briggs 		while ( count > 8 ) {
    487       1.30    briggs 			W4; W4;
    488       1.30    briggs 			count -= 8;
    489       1.10    briggs 		}
    490       1.10    briggs #undef W4
    491       1.10    briggs 		data = (u_int8_t *) long_data;
    492       1.42       jmc 		drq = (volatile u_int8_t *) long_drq;
    493       1.10    briggs 		while (count) {
    494       1.10    briggs #define W1	*drq++ = *data++
    495       1.10    briggs 			W1; count--;
    496       1.11    briggs #undef W1
    497       1.11    briggs 		}
    498       1.11    briggs 		pending_5380_count -= dcount;
    499       1.13    briggs 		pending_5380_data += dcount;
    500        1.4    briggs 		}
    501       1.30    briggs 
    502       1.24    briggs 		PID("write complete");
    503       1.24    briggs 
    504       1.24    briggs 		drq = (volatile u_int8_t *) ncr_5380_with_drq;
    505       1.24    briggs 		tmp_data = *drq;
    506       1.24    briggs 
    507       1.30    briggs 		PID("read a byte to force a phase change");
    508       1.10    briggs 	}
    509       1.31    briggs 
    510       1.31    briggs 	/*
    511       1.31    briggs 	 * OK.  No bus error occurred above.  Clear the nofault flag
    512       1.31    briggs 	 * so we no longer short-circuit bus errors.
    513       1.31    briggs 	 */
    514       1.31    briggs 	nofault = (int *) 0;
    515       1.10    briggs 
    516       1.18    briggs 	PID("end drq");
    517       1.24    briggs 	return;
    518       1.24    briggs #else
    519       1.24    briggs 	return;
    520        1.4    briggs #endif	/* if USE_PDMA */
    521        1.1    briggs }
    522       1.24    briggs 
    523       1.24    briggs static void
    524       1.41       chs ncr5380_drq_intr(void *p)
    525       1.24    briggs {
    526       1.24    briggs 	while (GET_5380_REG(NCR5380_DMSTAT) & SC_DMA_REQ) {
    527       1.24    briggs 		do_ncr5380_drq_intr(p);
    528       1.24    briggs 		scsi_clear_drq();
    529       1.24    briggs 	}
    530       1.24    briggs }
    531        1.1    briggs 
    532        1.4    briggs #if USE_PDMA
    533        1.4    briggs 
    534        1.1    briggs #define SCSI_TIMEOUT_VAL	10000000
    535        1.1    briggs 
    536        1.1    briggs static int
    537       1.41       chs transfer_pdma(u_char *phasep, u_char *data, u_long *count)
    538        1.1    briggs {
    539       1.41       chs 	SC_REQ *reqp = connected;
    540       1.41       chs 	int len = *count, s, scsi_timeout = SCSI_TIMEOUT_VAL;
    541        1.1    briggs 
    542        1.4    briggs 	if (pdma_5380_dir) {
    543        1.1    briggs 		panic("ncrscsi: transfer_pdma called when operation already "
    544       1.37    provos 			"pending.");
    545        1.1    briggs 	}
    546       1.18    briggs 	PID("transfer_pdma0")
    547        1.1    briggs 
    548        1.2    briggs 	/*
    549       1.10    briggs  	 * Don't bother with PDMA if we can't sleep or for small transfers.
    550        1.2    briggs  	 */
    551        1.9    briggs 	if (reqp->dr_flag & DRIVER_NOINT) {
    552       1.18    briggs 		PID("pdma, falling back to transfer_pio.")
    553        1.7    briggs 		transfer_pio(phasep, data, count, 0);
    554        1.2    briggs 		return -1;
    555        1.1    briggs 	}
    556        1.1    briggs 
    557        1.1    briggs 	/*
    558       1.10    briggs 	 * We are probably already at spl2(), so this is likely a no-op.
    559       1.10    briggs 	 * Paranoia.
    560        1.1    briggs 	 */
    561       1.10    briggs 	s = splbio();
    562       1.10    briggs 
    563       1.10    briggs 	scsi_idisable();
    564        1.2    briggs 
    565        1.2    briggs 	/*
    566       1.10    briggs 	 * Match phases with target.
    567        1.2    briggs 	 */
    568       1.10    briggs 	SET_5380_REG(NCR5380_TCOM, *phasep);
    569        1.2    briggs 
    570        1.2    briggs 	/*
    571        1.2    briggs 	 * Clear pending interrupts.
    572        1.2    briggs 	 */
    573        1.1    briggs 	scsi_clr_ipend();
    574        1.1    briggs 
    575        1.1    briggs 	/*
    576        1.1    briggs 	 * Wait until target asserts BSY.
    577        1.1    briggs 	 */
    578       1.10    briggs 	while (    ((GET_5380_REG(NCR5380_IDSTAT) & SC_S_BSY) == 0)
    579       1.10    briggs 		&& (--scsi_timeout) );
    580        1.1    briggs 	if (!scsi_timeout) {
    581        1.1    briggs #if DIAGNOSTIC
    582       1.27  christos 		printf("scsi timeout: waiting for BSY in %s.\n",
    583       1.10    briggs 			(*phasep == PH_DATAOUT) ? "pdma_out" : "pdma_in");
    584        1.1    briggs #endif
    585        1.1    briggs 		goto scsi_timeout_error;
    586        1.1    briggs 	}
    587        1.1    briggs 
    588        1.1    briggs 	/*
    589        1.2    briggs 	 * Tell the driver that we're in DMA mode.
    590        1.2    briggs 	 */
    591        1.2    briggs 	reqp->dr_flag |= DRIVER_IN_DMA;
    592        1.2    briggs 
    593        1.2    briggs 	/*
    594        1.4    briggs 	 * Load transfer values for DRQ interrupt handlers.
    595        1.1    briggs 	 */
    596        1.4    briggs 	pending_5380_data = data;
    597        1.1    briggs 	pending_5380_count = len;
    598        1.1    briggs 
    599        1.1    briggs 	/*
    600        1.1    briggs 	 * Set the transfer function to be called on DRQ interrupts.
    601        1.2    briggs 	 * And note that we're waiting.
    602        1.1    briggs 	 */
    603        1.4    briggs 	switch (*phasep) {
    604        1.4    briggs 	default:
    605       1.37    provos 		panic("Unexpected phase in transfer_pdma.");
    606        1.4    briggs 	case PH_DATAOUT:
    607        1.4    briggs 		pdma_5380_dir = 1;
    608       1.17    briggs 		SET_5380_REG(NCR5380_ICOM, GET_5380_REG(NCR5380_ICOM)|SC_ADTB);
    609       1.17    briggs 		SET_5380_REG(NCR5380_MODE, GET_5380_REG(NCR5380_MODE)|SC_M_DMA);
    610       1.10    briggs 		SET_5380_REG(NCR5380_DMSTAT, 0);
    611        1.4    briggs 		break;
    612        1.4    briggs 	case PH_DATAIN:
    613        1.4    briggs 		pdma_5380_dir = 2;
    614       1.17    briggs 		SET_5380_REG(NCR5380_ICOM, 0);
    615       1.17    briggs 		SET_5380_REG(NCR5380_MODE, GET_5380_REG(NCR5380_MODE)|SC_M_DMA);
    616       1.10    briggs 		SET_5380_REG(NCR5380_IRCV, 0);
    617        1.4    briggs 		break;
    618        1.1    briggs 	}
    619       1.17    briggs 
    620       1.18    briggs 	PID("waiting for interrupt.")
    621        1.1    briggs 
    622        1.1    briggs 	/*
    623        1.1    briggs 	 * Now that we're set up, enable interrupts and drop processor
    624        1.2    briggs 	 * priority back down.
    625        1.1    briggs 	 */
    626        1.1    briggs 	scsi_ienable();
    627        1.1    briggs 	splx(s);
    628        1.2    briggs 	return 0;
    629        1.1    briggs 
    630        1.1    briggs scsi_timeout_error:
    631        1.1    briggs 	/*
    632        1.1    briggs 	 * Clear the DMA mode.
    633        1.1    briggs 	 */
    634        1.1    briggs 	SET_5380_REG(NCR5380_MODE, GET_5380_REG(NCR5380_MODE) & ~SC_M_DMA);
    635        1.1    briggs 	return -1;
    636        1.1    briggs }
    637        1.1    briggs #endif /* if USE_PDMA */
    638        1.1    briggs 
    639        1.1    briggs /* Include general routines. */
    640        1.5    briggs #include <mac68k/dev/ncr5380.c>
    641