Home | History | Annotate | Line # | Download | only in dev
sbc.c revision 1.1
      1  1.1  scottr /*	$NetBSD: sbc.c,v 1.1 1996/04/25 22:26:52 scottr Exp $	*/
      2  1.1  scottr 
      3  1.1  scottr /*
      4  1.1  scottr  * Copyright (c) 1996 Scott Reynolds
      5  1.1  scottr  * Copyright (c) 1995 David Jones
      6  1.1  scottr  * Copyright (c) 1995 Allen Briggs
      7  1.1  scottr  * All rights reserved.
      8  1.1  scottr  *
      9  1.1  scottr  * Redistribution and use in source and binary forms, with or without
     10  1.1  scottr  * modification, are permitted provided that the following conditions
     11  1.1  scottr  * are met:
     12  1.1  scottr  * 1. Redistributions of source code must retain the above copyright
     13  1.1  scottr  *    notice, this list of conditions and the following disclaimer.
     14  1.1  scottr  * 2. Redistributions in binary form must reproduce the above copyright
     15  1.1  scottr  *    notice, this list of conditions and the following disclaimer in the
     16  1.1  scottr  *    documentation and/or other materials provided with the distribution.
     17  1.1  scottr  * 3. The name of the authors may not be used to endorse or promote products
     18  1.1  scottr  *    derived from this software without specific prior written permission.
     19  1.1  scottr  * 4. All advertising materials mentioning features or use of this software
     20  1.1  scottr  *    must display the following acknowledgement:
     21  1.1  scottr  *      This product includes software developed by David Jones, Allen
     22  1.1  scottr  *	Briggs and Scott Reynolds.
     23  1.1  scottr  *
     24  1.1  scottr  * THIS SOFTWARE IS PROVIDED BY THE AUTHORS ``AS IS'' AND ANY EXPRESS OR
     25  1.1  scottr  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     26  1.1  scottr  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     27  1.1  scottr  * IN NO EVENT SHALL THE AUTHORS BE LIABLE FOR ANY DIRECT, INDIRECT,
     28  1.1  scottr  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     29  1.1  scottr  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     30  1.1  scottr  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     31  1.1  scottr  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     32  1.1  scottr  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     33  1.1  scottr  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     34  1.1  scottr  */
     35  1.1  scottr 
     36  1.1  scottr /*
     37  1.1  scottr  * This file contains only the machine-dependent parts of the mac68k
     38  1.1  scottr  * NCR 5380 SCSI driver.  (Autoconfig stuff and PDMA functions.)
     39  1.1  scottr  * The machine-independent parts are in ncr5380sbc.c
     40  1.1  scottr  *
     41  1.1  scottr  * Supported hardware includes:
     42  1.1  scottr  * Macintosh II family 5380-based controller
     43  1.1  scottr  *
     44  1.1  scottr  * Credits, history:
     45  1.1  scottr  *
     46  1.1  scottr  * Scott Reynolds wrote this module, based on work by Allen Briggs
     47  1.1  scottr  * (mac68k), David Jones (sun3), and Leo Weppelman (atari).  Allen
     48  1.1  scottr  * supplied some crucial interpretation of the NetBSD 1.1 'ncrscsi'
     49  1.1  scottr  * driver.  Allen, Gordon W. Ross, and Jason Thorpe all helped to
     50  1.1  scottr  * refine this code, and were considerable sources of moral support.
     51  1.1  scottr  *
     52  1.1  scottr  * The sbc_options code is based on similar code in Jason's modified
     53  1.1  scottr  * NetBSD/sparc 'si' driver.
     54  1.1  scottr  */
     55  1.1  scottr 
     56  1.1  scottr #include <sys/types.h>
     57  1.1  scottr #include <sys/param.h>
     58  1.1  scottr #include <sys/systm.h>
     59  1.1  scottr #include <sys/kernel.h>
     60  1.1  scottr #include <sys/errno.h>
     61  1.1  scottr #include <sys/device.h>
     62  1.1  scottr #include <sys/buf.h>
     63  1.1  scottr #include <sys/proc.h>
     64  1.1  scottr #include <sys/user.h>
     65  1.1  scottr 
     66  1.1  scottr #include <scsi/scsi_all.h>
     67  1.1  scottr #include <scsi/scsi_debug.h>
     68  1.1  scottr #include <scsi/scsiconf.h>
     69  1.1  scottr 
     70  1.1  scottr #include <dev/ic/ncr5380reg.h>
     71  1.1  scottr #include <dev/ic/ncr5380var.h>
     72  1.1  scottr 
     73  1.1  scottr #include <machine/viareg.h>
     74  1.1  scottr 
     75  1.1  scottr #include "ncr_sbcreg.h"
     76  1.1  scottr 
     77  1.1  scottr /*
     78  1.1  scottr  * Transfers smaller than this are done using PIO
     79  1.1  scottr  * (on assumption they're not worth PDMA overhead)
     80  1.1  scottr  */
     81  1.1  scottr #define	MIN_DMA_LEN 128
     82  1.1  scottr 
     83  1.1  scottr /*
     84  1.1  scottr  * Transfers larger than 8192 bytes need to be split up
     85  1.1  scottr  * due to the size of the PDMA space.
     86  1.1  scottr  */
     87  1.1  scottr #define	MAX_DMA_LEN 0x2000
     88  1.1  scottr 
     89  1.1  scottr /*
     90  1.1  scottr  * From Guide to the Macintosh Family Hardware, p. 137
     91  1.1  scottr  * These are offsets from SCSIBase (see pmap_bootstrap.c)
     92  1.1  scottr  */
     93  1.1  scottr #define	SBC_REGISTER_OFFSET	0x10000
     94  1.1  scottr #define	SBC_DMA_DRQ_OFFSET	0x06000
     95  1.1  scottr #define	SBC_DMA_NODRQ_OFFSET	0x12000
     96  1.1  scottr 
     97  1.1  scottr #ifdef	SBC_DEBUG
     98  1.1  scottr #define	SBC_DB_INTR	0x01
     99  1.1  scottr #define	SBC_DB_DMA	0x02
    100  1.1  scottr #define	SBC_DB_BREAK	0x04
    101  1.1  scottr 
    102  1.1  scottr int	sbc_debug = 0 /* SBC_DB_INTR | SBC_DB_DMA */;
    103  1.1  scottr int	sbc_link_flags = 0 /* | SDEV_DB2 */;
    104  1.1  scottr #endif
    105  1.1  scottr 
    106  1.1  scottr /*
    107  1.1  scottr  * This structure is used to keep track of PDMA requests.
    108  1.1  scottr  */
    109  1.1  scottr struct sbc_pdma_handle {
    110  1.1  scottr 	int	dh_flags;	/* flags */
    111  1.1  scottr #define	SBC_DH_BUSY	0x01	/* This DH is in use */
    112  1.1  scottr #define	SBC_DH_OUT	0x02	/* PDMA does data out (write) */
    113  1.1  scottr #define	SBC_DH_XFER	0x04	/* PDMA transfer not completed */
    114  1.1  scottr 	u_char	*dh_addr;	/* data buffer */
    115  1.1  scottr 	int	dh_len;		/* length of data buffer */
    116  1.1  scottr };
    117  1.1  scottr 
    118  1.1  scottr /*
    119  1.1  scottr  * The first structure member has to be the ncr5380_softc
    120  1.1  scottr  * so we can just cast to go back and forth between them.
    121  1.1  scottr  */
    122  1.1  scottr struct sbc_softc {
    123  1.1  scottr 	struct ncr5380_softc ncr_sc;
    124  1.1  scottr 	volatile struct sbc_regs *sc_regs;
    125  1.1  scottr 	volatile long	*sc_drq_addr;
    126  1.1  scottr 	volatile u_char	*sc_nodrq_addr;
    127  1.1  scottr 	volatile u_char	*sc_ienable;
    128  1.1  scottr 	volatile u_char	*sc_iflag;
    129  1.1  scottr 	int		sc_options;	/* options for this instance. */
    130  1.1  scottr 	struct sbc_pdma_handle sc_pdma[SCI_OPENINGS];
    131  1.1  scottr };
    132  1.1  scottr 
    133  1.1  scottr /*
    134  1.1  scottr  * Options.  By default, SCSI interrupts and reselect are disabled.
    135  1.1  scottr  * You may enable either of these features with the `flags' directive
    136  1.1  scottr  * in your kernel's configuration file.
    137  1.1  scottr  *
    138  1.1  scottr  * Alternatively, you can patch your kernel with DDB or some other
    139  1.1  scottr  * mechanism.  The sc_options member of the softc is OR'd with
    140  1.1  scottr  * the value in sbc_options.
    141  1.1  scottr  */
    142  1.1  scottr #define	SBC_INTR	0x01	/* Allow SCSI IRQ/DRQ interrupts */
    143  1.1  scottr #define	SBC_RESELECT	0x02	/* Allow disconnect/reselect */
    144  1.1  scottr #define	SBC_OPTIONS_MASK	(SBC_INTR|SBC_RESELECT)
    145  1.1  scottr #define	SBC_OPTIONS_BITS	"\10\2RESELECT\1INTR"
    146  1.1  scottr int sbc_options = 0;
    147  1.1  scottr 
    148  1.1  scottr static	int	sbc_match __P(());
    149  1.1  scottr static	void	sbc_attach __P(());
    150  1.1  scottr static	void	sbc_minphys __P((struct buf *bp));
    151  1.1  scottr 
    152  1.1  scottr static	int	sbc_wait_busy __P((struct ncr5380_softc *));
    153  1.1  scottr static	int	sbc_ready __P((struct ncr5380_softc *));
    154  1.1  scottr static	int	sbc_wait_dreq __P((struct ncr5380_softc *));
    155  1.1  scottr static	int	sbc_pdma_in __P((struct ncr5380_softc *, int, int, u_char *));
    156  1.1  scottr static	int	sbc_pdma_out __P((struct ncr5380_softc *, int, int, u_char *));
    157  1.1  scottr 
    158  1.1  scottr 	void	sbc_intr_enable __P((struct ncr5380_softc *));
    159  1.1  scottr 	void	sbc_intr_disable __P((struct ncr5380_softc *));
    160  1.1  scottr 	void	sbc_irq_intr __P((void *));
    161  1.1  scottr 	void	sbc_drq_intr __P((void *));
    162  1.1  scottr 	void	sbc_dma_alloc __P((struct ncr5380_softc *));
    163  1.1  scottr 	void	sbc_dma_free __P((struct ncr5380_softc *));
    164  1.1  scottr 	void	sbc_dma_poll __P((struct ncr5380_softc *));
    165  1.1  scottr 	void	sbc_dma_setup __P((struct ncr5380_softc *));
    166  1.1  scottr 	void	sbc_dma_start __P((struct ncr5380_softc *));
    167  1.1  scottr 	void	sbc_dma_eop __P((struct ncr5380_softc *));
    168  1.1  scottr 	void	sbc_dma_stop __P((struct ncr5380_softc *));
    169  1.1  scottr 
    170  1.1  scottr static struct scsi_adapter	sbc_ops = {
    171  1.1  scottr 	ncr5380_scsi_cmd,		/* scsi_cmd()		*/
    172  1.1  scottr 	sbc_minphys,			/* scsi_minphys()	*/
    173  1.1  scottr 	NULL,				/* open_target_lu()	*/
    174  1.1  scottr 	NULL,				/* close_target_lu()	*/
    175  1.1  scottr };
    176  1.1  scottr 
    177  1.1  scottr /* This is copied from julian's bt driver */
    178  1.1  scottr /* "so we have a default dev struct for our link struct." */
    179  1.1  scottr static struct scsi_device sbc_dev = {
    180  1.1  scottr 	NULL,		/* Use default error handler.	    */
    181  1.1  scottr 	NULL,		/* Use default start handler.		*/
    182  1.1  scottr 	NULL,		/* Use default async handler.	    */
    183  1.1  scottr 	NULL,		/* Use default "done" routine.	    */
    184  1.1  scottr };
    185  1.1  scottr 
    186  1.1  scottr struct cfattach sbc_ca = {
    187  1.1  scottr 	sizeof(struct sbc_softc), sbc_match, sbc_attach
    188  1.1  scottr };
    189  1.1  scottr 
    190  1.1  scottr struct cfdriver sbc_cd = {
    191  1.1  scottr 	NULL, "sbc", DV_DULL
    192  1.1  scottr };
    193  1.1  scottr 
    194  1.1  scottr 
    195  1.1  scottr static int
    196  1.1  scottr sbc_print(aux, name)
    197  1.1  scottr 	void *aux;
    198  1.1  scottr 	char *name;
    199  1.1  scottr {
    200  1.1  scottr 	if (name != NULL)
    201  1.1  scottr 		printf("%s: scsibus ", name);
    202  1.1  scottr 	return UNCONF;
    203  1.1  scottr }
    204  1.1  scottr 
    205  1.1  scottr static int
    206  1.1  scottr sbc_match(parent, match, args)
    207  1.1  scottr 	struct device	*parent;
    208  1.1  scottr 	void		*match, *args;
    209  1.1  scottr {
    210  1.1  scottr 	struct device   *self = match;	/* XXX mainbus is "indirect" */
    211  1.1  scottr 	struct confargs *ca = args;
    212  1.1  scottr 
    213  1.1  scottr 	if (matchbyname(parent, match, ca) == 0)
    214  1.1  scottr 		return 0;
    215  1.1  scottr 	if (!mac68k_machine.scsi80)
    216  1.1  scottr 		return 0;
    217  1.1  scottr 	if (self->dv_cfdata->cf_unit != 0)
    218  1.1  scottr 		return 0;
    219  1.1  scottr 	return 1;
    220  1.1  scottr }
    221  1.1  scottr 
    222  1.1  scottr static void
    223  1.1  scottr sbc_attach(parent, self, args)
    224  1.1  scottr 	struct device	*parent, *self;
    225  1.1  scottr 	void		*args;
    226  1.1  scottr {
    227  1.1  scottr 	static int probed = 0;
    228  1.1  scottr 	struct sbc_softc *sc = (struct sbc_softc *) self;
    229  1.1  scottr 	struct ncr5380_softc *ncr_sc = (struct ncr5380_softc *) sc;
    230  1.1  scottr 	struct confargs *ca = args;
    231  1.1  scottr 	extern vm_offset_t SCSIBase;
    232  1.1  scottr 	int i;
    233  1.1  scottr 
    234  1.1  scottr 	/* Pull in the options flags. */
    235  1.1  scottr 	sc->sc_options =
    236  1.1  scottr 	((ncr_sc->sc_dev.dv_cfdata->cf_flags | sbc_options) & SBC_OPTIONS_MASK);
    237  1.1  scottr 
    238  1.1  scottr 	/*
    239  1.1  scottr 	 * Set up base address of 5380
    240  1.1  scottr 	 */
    241  1.1  scottr 	sc->sc_regs = (struct sbc_regs *)(SCSIBase + SBC_REGISTER_OFFSET);
    242  1.1  scottr 
    243  1.1  scottr 	/*
    244  1.1  scottr 	 * Fill in the prototype scsi_link.
    245  1.1  scottr 	 */
    246  1.1  scottr 	ncr_sc->sc_link.adapter_softc = sc;
    247  1.1  scottr 	ncr_sc->sc_link.adapter_target = 7;
    248  1.1  scottr 	ncr_sc->sc_link.adapter = &sbc_ops;
    249  1.1  scottr 	ncr_sc->sc_link.device = &sbc_dev;
    250  1.1  scottr 
    251  1.1  scottr 	/*
    252  1.1  scottr 	 * Initialize fields used by the MI code
    253  1.1  scottr 	 */
    254  1.1  scottr 	ncr_sc->sci_r0 = &sc->sc_regs->sci_pr0.sci_reg;
    255  1.1  scottr 	ncr_sc->sci_r1 = &sc->sc_regs->sci_pr1.sci_reg;
    256  1.1  scottr 	ncr_sc->sci_r2 = &sc->sc_regs->sci_pr2.sci_reg;
    257  1.1  scottr 	ncr_sc->sci_r3 = &sc->sc_regs->sci_pr3.sci_reg;
    258  1.1  scottr 	ncr_sc->sci_r4 = &sc->sc_regs->sci_pr4.sci_reg;
    259  1.1  scottr 	ncr_sc->sci_r5 = &sc->sc_regs->sci_pr5.sci_reg;
    260  1.1  scottr 	ncr_sc->sci_r6 = &sc->sc_regs->sci_pr6.sci_reg;
    261  1.1  scottr 	ncr_sc->sci_r7 = &sc->sc_regs->sci_pr7.sci_reg;
    262  1.1  scottr 
    263  1.1  scottr 	/*
    264  1.1  scottr 	 * MD function pointers used by the MI code.
    265  1.1  scottr 	 */
    266  1.1  scottr 	ncr_sc->sc_pio_out   = sbc_pdma_out;
    267  1.1  scottr 	ncr_sc->sc_pio_in    = sbc_pdma_in;
    268  1.1  scottr 	ncr_sc->sc_dma_alloc = NULL;
    269  1.1  scottr 	ncr_sc->sc_dma_free  = NULL;
    270  1.1  scottr 	ncr_sc->sc_dma_poll  = NULL;
    271  1.1  scottr 	ncr_sc->sc_intr_on   = NULL;
    272  1.1  scottr 	ncr_sc->sc_intr_off  = NULL;
    273  1.1  scottr 	ncr_sc->sc_dma_setup = NULL;
    274  1.1  scottr 	ncr_sc->sc_dma_start = NULL;
    275  1.1  scottr 	ncr_sc->sc_dma_eop   = NULL;
    276  1.1  scottr 	ncr_sc->sc_dma_stop  = NULL;
    277  1.1  scottr 	ncr_sc->sc_flags = 0;
    278  1.1  scottr 	ncr_sc->sc_min_dma_len = MIN_DMA_LEN;
    279  1.1  scottr 
    280  1.1  scottr 	/*
    281  1.1  scottr 	 * MD function pointers used by the MI code.
    282  1.1  scottr 	 */
    283  1.1  scottr 	if ((sc->sc_options & SBC_INTR) == 0) {
    284  1.1  scottr 		ncr_sc->sc_flags |= NCR5380_FORCE_POLLING;
    285  1.1  scottr 	} else {
    286  1.1  scottr 		if (sc->sc_options & SBC_RESELECT)
    287  1.1  scottr 			ncr_sc->sc_flags |= NCR5380_PERMIT_RESELECT;
    288  1.1  scottr 		ncr_sc->sc_dma_alloc = sbc_dma_alloc;
    289  1.1  scottr 		ncr_sc->sc_dma_free  = sbc_dma_free;
    290  1.1  scottr 		ncr_sc->sc_dma_poll  = sbc_dma_poll;
    291  1.1  scottr 		ncr_sc->sc_dma_setup = sbc_dma_setup;
    292  1.1  scottr 		ncr_sc->sc_dma_start = sbc_dma_start;
    293  1.1  scottr 		ncr_sc->sc_dma_eop   = sbc_dma_eop;
    294  1.1  scottr 		ncr_sc->sc_dma_stop  = sbc_dma_stop;
    295  1.1  scottr 		mac68k_register_scsi_drq(sbc_drq_intr, ncr_sc);
    296  1.1  scottr 		mac68k_register_scsi_irq(sbc_irq_intr, ncr_sc);
    297  1.1  scottr 	}
    298  1.1  scottr 
    299  1.1  scottr 	/*
    300  1.1  scottr 	 * Initialize fields used only here in the MD code.
    301  1.1  scottr 	 */
    302  1.1  scottr 	sc->sc_drq_addr = (long *) (SCSIBase + SBC_DMA_DRQ_OFFSET);
    303  1.1  scottr 	sc->sc_nodrq_addr = (u_char *) (SCSIBase + SBC_DMA_NODRQ_OFFSET);
    304  1.1  scottr 	if (VIA2 == VIA2OFF) {
    305  1.1  scottr 		sc->sc_ienable = Via1Base + VIA2 * 0x2000 + vIER;
    306  1.1  scottr 		sc->sc_iflag   = Via1Base + VIA2 * 0x2000 + vIFR;
    307  1.1  scottr 	} else {
    308  1.1  scottr 		sc->sc_ienable = Via1Base + VIA2 * 0x2000 + rIER;
    309  1.1  scottr 		sc->sc_iflag   = Via1Base + VIA2 * 0x2000 + rIFR;
    310  1.1  scottr 	}
    311  1.1  scottr 
    312  1.1  scottr 	if (sc->sc_options)
    313  1.1  scottr 		printf(": options=%b", sc->sc_options, SBC_OPTIONS_BITS);
    314  1.1  scottr 	printf("\n");
    315  1.1  scottr 
    316  1.1  scottr 	/* Now enable SCSI interrupts through VIA2, if appropriate */
    317  1.1  scottr 	if (sc->sc_options & SBC_INTR)
    318  1.1  scottr 		sbc_intr_enable(ncr_sc);
    319  1.1  scottr 
    320  1.1  scottr #ifdef	SBC_DEBUG
    321  1.1  scottr 	if (sbc_debug)
    322  1.1  scottr 		printf("%s: softc=%x regs=%x\n", ncr_sc->sc_dev.dv_xname,
    323  1.1  scottr 		    sc, sc->sc_regs);
    324  1.1  scottr 	ncr_sc->sc_link.flags |= sbc_link_flags;
    325  1.1  scottr #endif
    326  1.1  scottr 
    327  1.1  scottr 	/*
    328  1.1  scottr 	 *  Initialize the SCSI controller itself.
    329  1.1  scottr 	 */
    330  1.1  scottr 	ncr5380_init(ncr_sc);
    331  1.1  scottr 	ncr5380_reset_scsibus(ncr_sc);
    332  1.1  scottr 	config_found(self, &(ncr_sc->sc_link), sbc_print);
    333  1.1  scottr }
    334  1.1  scottr 
    335  1.1  scottr 
    336  1.1  scottr static void
    337  1.1  scottr sbc_minphys(struct buf *bp)
    338  1.1  scottr {
    339  1.1  scottr 	if (bp->b_bcount > MAX_DMA_LEN)
    340  1.1  scottr 		bp->b_bcount = MAX_DMA_LEN;
    341  1.1  scottr 	return (minphys(bp));
    342  1.1  scottr }
    343  1.1  scottr 
    344  1.1  scottr 
    345  1.1  scottr /***
    346  1.1  scottr  * General support for Mac-specific SCSI logic.
    347  1.1  scottr  ***/
    348  1.1  scottr 
    349  1.1  scottr /* These are used in the following inline functions. */
    350  1.1  scottr int sbc_wait_busy_timo = 1000 * 5000;	/* X2 = 10 S. */
    351  1.1  scottr int sbc_ready_timo = 1000 * 5000;	/* X2 = 10 S. */
    352  1.1  scottr int sbc_wait_dreq_timo = 1000 * 5000;	/* X2 = 10 S. */
    353  1.1  scottr 
    354  1.1  scottr /* Return zero on success. */
    355  1.1  scottr static __inline__ int
    356  1.1  scottr sbc_wait_busy(sc)
    357  1.1  scottr 	struct ncr5380_softc *sc;
    358  1.1  scottr {
    359  1.1  scottr 	register int timo = sbc_wait_busy_timo;
    360  1.1  scottr 	for (;;) {
    361  1.1  scottr 		if (SCI_BUSY(sc)) {
    362  1.1  scottr 			timo = 0;	/* return 0 */
    363  1.1  scottr 			break;
    364  1.1  scottr 		}
    365  1.1  scottr 		if (--timo < 0)
    366  1.1  scottr 			break;	/* return -1 */
    367  1.1  scottr 		delay(2);
    368  1.1  scottr 	}
    369  1.1  scottr 	return (timo);
    370  1.1  scottr }
    371  1.1  scottr 
    372  1.1  scottr static __inline__ int
    373  1.1  scottr sbc_ready(sc)
    374  1.1  scottr 	struct ncr5380_softc *sc;
    375  1.1  scottr {
    376  1.1  scottr 	register int timo = sbc_ready_timo;
    377  1.1  scottr 
    378  1.1  scottr 	for (;;) {
    379  1.1  scottr 		if ((*sc->sci_csr & (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH))
    380  1.1  scottr 		    == (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) {
    381  1.1  scottr 			timo = 0;
    382  1.1  scottr 			break;
    383  1.1  scottr 		}
    384  1.1  scottr 		if (((*sc->sci_csr & SCI_CSR_PHASE_MATCH) == 0)
    385  1.1  scottr 		    || (SCI_BUSY(sc) == 0)) {
    386  1.1  scottr 			timo = -1;
    387  1.1  scottr 			break;
    388  1.1  scottr 		}
    389  1.1  scottr 		if (--timo < 0)
    390  1.1  scottr 			break;	/* return -1 */
    391  1.1  scottr 		delay(2);
    392  1.1  scottr 	}
    393  1.1  scottr 	return (timo);
    394  1.1  scottr }
    395  1.1  scottr 
    396  1.1  scottr static __inline__ int
    397  1.1  scottr sbc_wait_dreq(sc)
    398  1.1  scottr 	struct ncr5380_softc *sc;
    399  1.1  scottr {
    400  1.1  scottr 	register int timo = sbc_wait_dreq_timo;
    401  1.1  scottr 
    402  1.1  scottr 	for (;;) {
    403  1.1  scottr 		if ((*sc->sci_csr & (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH))
    404  1.1  scottr 		    == (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) {
    405  1.1  scottr 			timo = 0;
    406  1.1  scottr 			break;
    407  1.1  scottr 		}
    408  1.1  scottr 		if (--timo < 0)
    409  1.1  scottr 			break;	/* return -1 */
    410  1.1  scottr 		delay(2);
    411  1.1  scottr 	}
    412  1.1  scottr 	return (timo);
    413  1.1  scottr }
    414  1.1  scottr 
    415  1.1  scottr 
    416  1.1  scottr /***
    417  1.1  scottr  * Macintosh SCSI interrupt support routines.
    418  1.1  scottr  ***/
    419  1.1  scottr 
    420  1.1  scottr void
    421  1.1  scottr sbc_intr_enable(ncr_sc)
    422  1.1  scottr 	struct ncr5380_softc *ncr_sc;
    423  1.1  scottr {
    424  1.1  scottr 	register struct sbc_softc *sc = (struct sbc_softc *) ncr_sc;
    425  1.1  scottr 	int s;
    426  1.1  scottr 
    427  1.1  scottr 	s = splhigh();
    428  1.1  scottr 	*sc->sc_iflag   = (V2IF_SCSIIRQ | V2IF_SCSIDRQ);
    429  1.1  scottr 	*sc->sc_ienable = 0x80 | (V2IF_SCSIIRQ | V2IF_SCSIDRQ);
    430  1.1  scottr 	splx(s);
    431  1.1  scottr }
    432  1.1  scottr 
    433  1.1  scottr void
    434  1.1  scottr sbc_intr_disable(ncr_sc)
    435  1.1  scottr 	struct ncr5380_softc *ncr_sc;
    436  1.1  scottr {
    437  1.1  scottr 	register struct sbc_softc *sc = (struct sbc_softc *) ncr_sc;
    438  1.1  scottr 	int s;
    439  1.1  scottr 
    440  1.1  scottr 	s = splhigh();
    441  1.1  scottr 	*sc->sc_ienable = (V2IF_SCSIIRQ | V2IF_SCSIDRQ);
    442  1.1  scottr 	splx(s);
    443  1.1  scottr }
    444  1.1  scottr 
    445  1.1  scottr void
    446  1.1  scottr sbc_irq_intr(p)
    447  1.1  scottr 	void *p;
    448  1.1  scottr {
    449  1.1  scottr 	register struct ncr5380_softc *ncr_sc = p;
    450  1.1  scottr 	register int claimed = 0;
    451  1.1  scottr 
    452  1.1  scottr 	/* How we ever arrive here without IRQ set is a mystery... */
    453  1.1  scottr 	if (*ncr_sc->sci_csr & SCI_CSR_INT) {
    454  1.1  scottr 		claimed = ncr5380_intr(ncr_sc);
    455  1.1  scottr 		if (!claimed) {
    456  1.1  scottr 			if (((*ncr_sc->sci_csr & ~SCI_CSR_PHASE_MATCH) == SCI_CSR_INT)
    457  1.1  scottr 			    && ((*ncr_sc->sci_bus_csr & ~SCI_BUS_RST) == 0)) {
    458  1.1  scottr 				SCI_CLR_INTR(ncr_sc);	/* RST interrupt */
    459  1.1  scottr 			}
    460  1.1  scottr #ifdef SBC_DEBUG
    461  1.1  scottr 			else {
    462  1.1  scottr 				printf("%s: spurious intr\n",
    463  1.1  scottr 				    ncr_sc->sc_dev.dv_xname);
    464  1.1  scottr # ifdef DDB
    465  1.1  scottr 				if (sbc_debug & SBC_DB_BREAK)
    466  1.1  scottr 					Debugger();
    467  1.1  scottr # endif
    468  1.1  scottr 			}
    469  1.1  scottr #endif
    470  1.1  scottr 		}
    471  1.1  scottr 	}
    472  1.1  scottr }
    473  1.1  scottr 
    474  1.1  scottr 
    475  1.1  scottr /***
    476  1.1  scottr  * The following code implements polled PDMA.
    477  1.1  scottr  ***/
    478  1.1  scottr 
    479  1.1  scottr static	int
    480  1.1  scottr sbc_pdma_out(ncr_sc, phase, count, data)
    481  1.1  scottr 	struct ncr5380_softc *ncr_sc;
    482  1.1  scottr 	int phase;
    483  1.1  scottr 	int count;
    484  1.1  scottr 	u_char *data;
    485  1.1  scottr {
    486  1.1  scottr 	struct sbc_softc *sc = (struct sbc_softc *)ncr_sc;
    487  1.1  scottr 	register volatile long *long_data = sc->sc_drq_addr;
    488  1.1  scottr 	register volatile u_char *byte_data = sc->sc_nodrq_addr;
    489  1.1  scottr 	register int len = count;
    490  1.1  scottr 
    491  1.1  scottr 	if (count < ncr_sc->sc_min_dma_len)
    492  1.1  scottr 		return ncr5380_pio_out(ncr_sc, phase, count, data);
    493  1.1  scottr 
    494  1.1  scottr 	if (sbc_wait_busy(ncr_sc) == 0) {
    495  1.1  scottr 		*ncr_sc->sci_mode &= ~SCI_MODE_MONBSY;	/* XXX */
    496  1.1  scottr 		*ncr_sc->sci_mode |= SCI_MODE_DMA;
    497  1.1  scottr 		*ncr_sc->sci_icmd |= SCI_ICMD_DATA;
    498  1.1  scottr 		*ncr_sc->sci_dma_send = 0;
    499  1.1  scottr 
    500  1.1  scottr #define W1	*byte_data = *data++
    501  1.1  scottr #define W4	*long_data = *((long*)data)++
    502  1.1  scottr 		while (len >= 64) {
    503  1.1  scottr 			if (sbc_ready(ncr_sc))
    504  1.1  scottr 				goto timeout;
    505  1.1  scottr 			W1;
    506  1.1  scottr 			if (sbc_ready(ncr_sc))
    507  1.1  scottr 				goto timeout;
    508  1.1  scottr 			W1;
    509  1.1  scottr 			if (sbc_ready(ncr_sc))
    510  1.1  scottr 				goto timeout;
    511  1.1  scottr 			W1;
    512  1.1  scottr 			if (sbc_ready(ncr_sc))
    513  1.1  scottr 				goto timeout;
    514  1.1  scottr 			W1;
    515  1.1  scottr 			if (sbc_ready(ncr_sc))
    516  1.1  scottr 				goto timeout;
    517  1.1  scottr 			W4; W4; W4; W4;
    518  1.1  scottr 			W4; W4; W4; W4;
    519  1.1  scottr 			W4; W4; W4; W4;
    520  1.1  scottr 			W4; W4; W4;
    521  1.1  scottr 			len -= 64;
    522  1.1  scottr 		}
    523  1.1  scottr 		while (len) {
    524  1.1  scottr 			if (sbc_ready(ncr_sc))
    525  1.1  scottr 				goto timeout;
    526  1.1  scottr 			W1;
    527  1.1  scottr 			len--;
    528  1.1  scottr 		}
    529  1.1  scottr #undef  W1
    530  1.1  scottr #undef  W4
    531  1.1  scottr 		if (sbc_wait_dreq(ncr_sc))
    532  1.1  scottr 			printf("%s: timeout waiting for DREQ.\n",
    533  1.1  scottr 			    ncr_sc->sc_dev.dv_xname);
    534  1.1  scottr 
    535  1.1  scottr 		*byte_data = 0;
    536  1.1  scottr 
    537  1.1  scottr 		SCI_CLR_INTR(ncr_sc);
    538  1.1  scottr 		*ncr_sc->sci_mode &= ~SCI_MODE_DMA;
    539  1.1  scottr 		*ncr_sc->sci_icmd = 0;
    540  1.1  scottr 	}
    541  1.1  scottr 	return count - len;
    542  1.1  scottr 
    543  1.1  scottr timeout:
    544  1.1  scottr 	printf("%s: pdma_out: timeout len=%d count=%d\n",
    545  1.1  scottr 	    ncr_sc->sc_dev.dv_xname, len, count);
    546  1.1  scottr 	if ((*ncr_sc->sci_csr & SCI_CSR_PHASE_MATCH) == 0) {
    547  1.1  scottr 		*ncr_sc->sci_icmd &= ~SCI_ICMD_DATA;
    548  1.1  scottr 		--len;
    549  1.1  scottr 	}
    550  1.1  scottr 
    551  1.1  scottr 	SCI_CLR_INTR(ncr_sc);
    552  1.1  scottr 	*ncr_sc->sci_mode &= ~SCI_MODE_DMA;
    553  1.1  scottr 	*ncr_sc->sci_icmd = 0;
    554  1.1  scottr 	return count - len;
    555  1.1  scottr }
    556  1.1  scottr 
    557  1.1  scottr static	int
    558  1.1  scottr sbc_pdma_in(ncr_sc, phase, count, data)
    559  1.1  scottr 	struct ncr5380_softc *ncr_sc;
    560  1.1  scottr 	int phase;
    561  1.1  scottr 	int count;
    562  1.1  scottr 	u_char *data;
    563  1.1  scottr {
    564  1.1  scottr 	struct sbc_softc *sc = (struct sbc_softc *)ncr_sc;
    565  1.1  scottr 	register volatile long *long_data = sc->sc_drq_addr;
    566  1.1  scottr 	register volatile u_char *byte_data = sc->sc_nodrq_addr;
    567  1.1  scottr 	register int len = count;
    568  1.1  scottr 
    569  1.1  scottr 	if (count < ncr_sc->sc_min_dma_len)
    570  1.1  scottr 		return ncr5380_pio_in(ncr_sc, phase, count, data);
    571  1.1  scottr 
    572  1.1  scottr 	if (sbc_wait_busy(ncr_sc) == 0) {
    573  1.1  scottr 		*ncr_sc->sci_mode &= ~SCI_MODE_MONBSY;	/* XXX */
    574  1.1  scottr 		*ncr_sc->sci_mode |= SCI_MODE_DMA;
    575  1.1  scottr 		*ncr_sc->sci_icmd |= SCI_ICMD_DATA;
    576  1.1  scottr 		*ncr_sc->sci_irecv = 0;
    577  1.1  scottr 
    578  1.1  scottr #define R4	*((long *)data)++ = *long_data
    579  1.1  scottr #define R1	*data++ = *byte_data
    580  1.1  scottr 		while (len >= 1024) {
    581  1.1  scottr 			if (sbc_ready(ncr_sc))
    582  1.1  scottr 				goto timeout;
    583  1.1  scottr 			R4; R4; R4; R4; R4; R4; R4; R4;
    584  1.1  scottr 			R4; R4; R4; R4; R4; R4; R4; R4;
    585  1.1  scottr 			R4; R4; R4; R4; R4; R4; R4; R4;
    586  1.1  scottr 			R4; R4; R4; R4; R4; R4; R4; R4;		/* 128 */
    587  1.1  scottr 			if (sbc_ready(ncr_sc))
    588  1.1  scottr 				goto timeout;
    589  1.1  scottr 			R4; R4; R4; R4; R4; R4; R4; R4;
    590  1.1  scottr 			R4; R4; R4; R4; R4; R4; R4; R4;
    591  1.1  scottr 			R4; R4; R4; R4; R4; R4; R4; R4;
    592  1.1  scottr 			R4; R4; R4; R4; R4; R4; R4; R4;		/* 256 */
    593  1.1  scottr 			if (sbc_ready(ncr_sc))
    594  1.1  scottr 				goto timeout;
    595  1.1  scottr 			R4; R4; R4; R4; R4; R4; R4; R4;
    596  1.1  scottr 			R4; R4; R4; R4; R4; R4; R4; R4;
    597  1.1  scottr 			R4; R4; R4; R4; R4; R4; R4; R4;
    598  1.1  scottr 			R4; R4; R4; R4; R4; R4; R4; R4;		/* 384 */
    599  1.1  scottr 			if (sbc_ready(ncr_sc))
    600  1.1  scottr 				goto timeout;
    601  1.1  scottr 			R4; R4; R4; R4; R4; R4; R4; R4;
    602  1.1  scottr 			R4; R4; R4; R4; R4; R4; R4; R4;
    603  1.1  scottr 			R4; R4; R4; R4; R4; R4; R4; R4;
    604  1.1  scottr 			R4; R4; R4; R4; R4; R4; R4; R4;		/* 512 */
    605  1.1  scottr 			if (sbc_ready(ncr_sc))
    606  1.1  scottr 				goto timeout;
    607  1.1  scottr 			R4; R4; R4; R4; R4; R4; R4; R4;
    608  1.1  scottr 			R4; R4; R4; R4; R4; R4; R4; R4;
    609  1.1  scottr 			R4; R4; R4; R4; R4; R4; R4; R4;
    610  1.1  scottr 			R4; R4; R4; R4; R4; R4; R4; R4;		/* 640 */
    611  1.1  scottr 			if (sbc_ready(ncr_sc))
    612  1.1  scottr 				goto timeout;
    613  1.1  scottr 			R4; R4; R4; R4; R4; R4; R4; R4;
    614  1.1  scottr 			R4; R4; R4; R4; R4; R4; R4; R4;
    615  1.1  scottr 			R4; R4; R4; R4; R4; R4; R4; R4;
    616  1.1  scottr 			R4; R4; R4; R4; R4; R4; R4; R4;		/* 768 */
    617  1.1  scottr 			if (sbc_ready(ncr_sc))
    618  1.1  scottr 				goto timeout;
    619  1.1  scottr 			R4; R4; R4; R4; R4; R4; R4; R4;
    620  1.1  scottr 			R4; R4; R4; R4; R4; R4; R4; R4;
    621  1.1  scottr 			R4; R4; R4; R4; R4; R4; R4; R4;
    622  1.1  scottr 			R4; R4; R4; R4; R4; R4; R4; R4;		/* 896 */
    623  1.1  scottr 			if (sbc_ready(ncr_sc))
    624  1.1  scottr 				goto timeout;
    625  1.1  scottr 			R4; R4; R4; R4; R4; R4; R4; R4;
    626  1.1  scottr 			R4; R4; R4; R4; R4; R4; R4; R4;
    627  1.1  scottr 			R4; R4; R4; R4; R4; R4; R4; R4;
    628  1.1  scottr 			R4; R4; R4; R4; R4; R4; R4; R4;		/* 1024 */
    629  1.1  scottr 			len -= 1024;
    630  1.1  scottr 		}
    631  1.1  scottr 		while (len >= 128) {
    632  1.1  scottr 			if (sbc_ready(ncr_sc))
    633  1.1  scottr 				goto timeout;
    634  1.1  scottr 			R4; R4; R4; R4; R4; R4; R4; R4;
    635  1.1  scottr 			R4; R4; R4; R4; R4; R4; R4; R4;
    636  1.1  scottr 			R4; R4; R4; R4; R4; R4; R4; R4;
    637  1.1  scottr 			R4; R4; R4; R4; R4; R4; R4; R4;		/* 128 */
    638  1.1  scottr 			len -= 128;
    639  1.1  scottr 		}
    640  1.1  scottr 		while (len) {
    641  1.1  scottr 			if (sbc_ready(ncr_sc))
    642  1.1  scottr 				goto timeout;
    643  1.1  scottr 			R1;
    644  1.1  scottr 			len--;
    645  1.1  scottr 		}
    646  1.1  scottr #undef R4
    647  1.1  scottr #undef R1
    648  1.1  scottr 		SCI_CLR_INTR(ncr_sc);
    649  1.1  scottr 		*ncr_sc->sci_mode &= ~SCI_MODE_DMA;
    650  1.1  scottr 		*ncr_sc->sci_icmd = 0;
    651  1.1  scottr 	}
    652  1.1  scottr 	return count - len;
    653  1.1  scottr 
    654  1.1  scottr timeout:
    655  1.1  scottr 	printf("%s: pdma_in: timeout len=%d count=%d\n",
    656  1.1  scottr 	    ncr_sc->sc_dev.dv_xname, len, count);
    657  1.1  scottr 
    658  1.1  scottr 	SCI_CLR_INTR(ncr_sc);
    659  1.1  scottr 	*ncr_sc->sci_mode &= ~SCI_MODE_DMA;
    660  1.1  scottr 	*ncr_sc->sci_icmd = 0;
    661  1.1  scottr 	return count - len;
    662  1.1  scottr }
    663  1.1  scottr 
    664  1.1  scottr 
    665  1.1  scottr /***
    666  1.1  scottr  * The following code implements interrupt-driven PDMA.
    667  1.1  scottr  ***/
    668  1.1  scottr 
    669  1.1  scottr /*
    670  1.1  scottr  * This is the meat of the PDMA transfer.
    671  1.1  scottr  * When we get here, we shove data as fast as the mac can take it.
    672  1.1  scottr  * We depend on several things:
    673  1.1  scottr  *   * All macs after the Mac Plus that have a 5380 chip should have a general
    674  1.1  scottr  *     logic IC that handshakes data for blind transfers.
    675  1.1  scottr  *   * If the SCSI controller finishes sending/receiving data before we do,
    676  1.1  scottr  *     the same general logic IC will generate a /BERR for us in short order.
    677  1.1  scottr  *   * The fault address for said /BERR minus the base address for the
    678  1.1  scottr  *     transfer will be the amount of data that was actually written.
    679  1.1  scottr  *
    680  1.1  scottr  * We use the nofault flag and the setjmp/longjmp in locore.s so we can
    681  1.1  scottr  * detect and handle the bus error for early termination of a command.
    682  1.1  scottr  * This is usually caused by a disconnecting target.
    683  1.1  scottr  */
    684  1.1  scottr void
    685  1.1  scottr sbc_drq_intr(p)
    686  1.1  scottr 	void *p;
    687  1.1  scottr {
    688  1.1  scottr 	extern	int		*nofault, mac68k_buserr_addr;
    689  1.1  scottr 	register struct sbc_softc *sc = (struct sbc_softc *) p;
    690  1.1  scottr 	register struct ncr5380_softc *ncr_sc = (struct ncr5380_softc *) p;
    691  1.1  scottr 	register struct sci_req *sr = ncr_sc->sc_current;
    692  1.1  scottr 	register struct sbc_pdma_handle *dh = sr->sr_dma_hand;
    693  1.1  scottr 	label_t			faultbuf;
    694  1.1  scottr 	volatile u_int32_t	*long_drq;
    695  1.1  scottr 	u_int32_t		*long_data;
    696  1.1  scottr 	volatile u_int8_t	*drq;
    697  1.1  scottr 	u_int8_t		*data;
    698  1.1  scottr 	register int		count;
    699  1.1  scottr 	int			dcount, resid;
    700  1.1  scottr 
    701  1.1  scottr 	/*
    702  1.1  scottr 	 * If we're not ready to xfer data, or have no more, just return.
    703  1.1  scottr 	 */
    704  1.1  scottr 	if ((*ncr_sc->sci_csr & SCI_CSR_DREQ) == 0)
    705  1.1  scottr 		return;
    706  1.1  scottr 	if (dh->dh_len == 0) {
    707  1.1  scottr 		dh->dh_flags &= ~SBC_DH_XFER;
    708  1.1  scottr 		return;
    709  1.1  scottr 	}
    710  1.1  scottr 
    711  1.1  scottr #ifdef SBC_DEBUG
    712  1.1  scottr 	if (sbc_debug & SBC_DB_INTR)
    713  1.1  scottr 		printf("%s: drq intr, dh_len=0x%x, dh_flags=0x%x\n",
    714  1.1  scottr 		    ncr_sc->sc_dev.dv_xname, dh->dh_len, dh->dh_flags);
    715  1.1  scottr #endif
    716  1.1  scottr 
    717  1.1  scottr 	/*
    718  1.1  scottr 	 * Setup for a possible bus error caused by SCSI controller
    719  1.1  scottr 	 * switching out of DATA-IN/OUT before we're done with the
    720  1.1  scottr 	 * current transfer.
    721  1.1  scottr 	 */
    722  1.1  scottr 	nofault = (int *) &faultbuf;
    723  1.1  scottr 
    724  1.1  scottr 	if (setjmp((label_t *) nofault)) {
    725  1.1  scottr 		nofault = (int *) 0;
    726  1.1  scottr 		count = (  (u_long) mac68k_buserr_addr
    727  1.1  scottr 			 - (u_long) sc->sc_drq_addr);
    728  1.1  scottr 
    729  1.1  scottr 		if ((count < 0) || (count > dh->dh_len)) {
    730  1.1  scottr 			printf("%s: complete=0x%x (pending 0x%x)\n",
    731  1.1  scottr 			    ncr_sc->sc_dev.dv_xname, count, dh->dh_len);
    732  1.1  scottr 			panic("something is wrong");
    733  1.1  scottr 		}
    734  1.1  scottr #ifdef SBC_DEBUG
    735  1.1  scottr 		if (sbc_debug & SBC_DB_INTR)
    736  1.1  scottr 			printf("%s: drq /berr, pending=0x%x, complete=0x%x\n",
    737  1.1  scottr 			   ncr_sc->sc_dev.dv_xname, dh->dh_len, count);
    738  1.1  scottr #endif
    739  1.1  scottr 
    740  1.1  scottr 		dh->dh_addr += count;
    741  1.1  scottr 		dh->dh_len -= count;
    742  1.1  scottr 		if (dh->dh_len == 0)
    743  1.1  scottr 			dh->dh_flags &= ~SBC_DH_XFER;
    744  1.1  scottr 		mac68k_buserr_addr = 0;
    745  1.1  scottr 		return;
    746  1.1  scottr 	}
    747  1.1  scottr 
    748  1.1  scottr 	if (dh->dh_flags & SBC_DH_OUT) { /* Data Out */
    749  1.1  scottr 		/*
    750  1.1  scottr 		 * Get the source address aligned.
    751  1.1  scottr 		 */
    752  1.1  scottr 		resid = count = min(dh->dh_len,
    753  1.1  scottr 			4 - (((int) dh->dh_addr) & 0x3));
    754  1.1  scottr 		if (count && count < 4) {
    755  1.1  scottr 			data = (u_int8_t *) dh->dh_addr;
    756  1.1  scottr 			drq = (u_int8_t *) sc->sc_drq_addr;
    757  1.1  scottr #define W1		*drq++ = *data++
    758  1.1  scottr 			while (count) {
    759  1.1  scottr 				W1; count--;
    760  1.1  scottr 			}
    761  1.1  scottr #undef W1
    762  1.1  scottr 			dh->dh_addr += resid;
    763  1.1  scottr 			dh->dh_len -= resid;
    764  1.1  scottr 		}
    765  1.1  scottr 
    766  1.1  scottr 		/*
    767  1.1  scottr 		 * Get ready to start the transfer.
    768  1.1  scottr 		 */
    769  1.1  scottr 		while (dh->dh_len) {
    770  1.1  scottr 			dcount = count = min(dh->dh_len, MAX_DMA_LEN);
    771  1.1  scottr 			long_drq = (volatile u_int32_t *) sc->sc_drq_addr;
    772  1.1  scottr 			long_data = (u_int32_t *) dh->dh_addr;
    773  1.1  scottr 
    774  1.1  scottr #define W4		*long_drq++ = *long_data++
    775  1.1  scottr 			while (count >= 64) {
    776  1.1  scottr 				W4; W4; W4; W4; W4; W4; W4; W4;
    777  1.1  scottr 				W4; W4; W4; W4; W4; W4; W4; W4; /*  64 */
    778  1.1  scottr 				count -= 64;
    779  1.1  scottr 			}
    780  1.1  scottr 			while (count >= 4) {
    781  1.1  scottr 				W4; count -= 4;
    782  1.1  scottr 			}
    783  1.1  scottr #undef W4
    784  1.1  scottr 			data = (u_int8_t *) long_data;
    785  1.1  scottr 			drq = (u_int8_t *) long_drq;
    786  1.1  scottr #define W1		*drq++ = *data++
    787  1.1  scottr 			while (count) {
    788  1.1  scottr 				W1; count--;
    789  1.1  scottr 			}
    790  1.1  scottr #undef W1
    791  1.1  scottr 			dh->dh_len -= dcount;
    792  1.1  scottr 			dh->dh_addr += dcount;
    793  1.1  scottr 		}
    794  1.1  scottr 	} else {	/* Data In */
    795  1.1  scottr 		/*
    796  1.1  scottr 		 * Get the dest address aligned.
    797  1.1  scottr 		 */
    798  1.1  scottr 		resid = count = min(dh->dh_len,
    799  1.1  scottr 			4 - (((int) dh->dh_addr) & 0x3));
    800  1.1  scottr 		if (count && count < 4) {
    801  1.1  scottr 			data = (u_int8_t *) dh->dh_addr;
    802  1.1  scottr 			drq = (u_int8_t *) sc->sc_drq_addr;
    803  1.1  scottr #define R1		*data++ = *drq++
    804  1.1  scottr 			while (count) {
    805  1.1  scottr 				R1; count--;
    806  1.1  scottr 			}
    807  1.1  scottr #undef R1
    808  1.1  scottr 			dh->dh_addr += resid;
    809  1.1  scottr 			dh->dh_len -= resid;
    810  1.1  scottr 		}
    811  1.1  scottr 
    812  1.1  scottr 		/*
    813  1.1  scottr 		 * Get ready to start the transfer.
    814  1.1  scottr 		 */
    815  1.1  scottr 		while (dh->dh_len) {
    816  1.1  scottr 			dcount = count = min(dh->dh_len, MAX_DMA_LEN);
    817  1.1  scottr 			long_drq = (volatile u_int32_t *) sc->sc_drq_addr;
    818  1.1  scottr 			long_data = (u_int32_t *) dh->dh_addr;
    819  1.1  scottr 
    820  1.1  scottr #define R4		*long_data++ = *long_drq++
    821  1.1  scottr 			while (count >= 512) {
    822  1.1  scottr 				if ((*ncr_sc->sci_csr & SCI_CSR_DREQ) == 0) {
    823  1.1  scottr 					nofault = (int *) 0;
    824  1.1  scottr 
    825  1.1  scottr 					dh->dh_addr += (dcount - count);
    826  1.1  scottr 					dh->dh_len -= (dcount - count);
    827  1.1  scottr 					if (dh->dh_len == 0)
    828  1.1  scottr 						dh->dh_flags &= ~SBC_DH_XFER;
    829  1.1  scottr 					return;
    830  1.1  scottr 				}
    831  1.1  scottr 				R4; R4; R4; R4; R4; R4; R4; R4;
    832  1.1  scottr 				R4; R4; R4; R4; R4; R4; R4; R4;	/* 64 */
    833  1.1  scottr 				R4; R4; R4; R4; R4; R4; R4; R4;
    834  1.1  scottr 				R4; R4; R4; R4; R4; R4; R4; R4;	/* 128 */
    835  1.1  scottr 				R4; R4; R4; R4; R4; R4; R4; R4;
    836  1.1  scottr 				R4; R4; R4; R4; R4; R4; R4; R4;
    837  1.1  scottr 				R4; R4; R4; R4; R4; R4; R4; R4;
    838  1.1  scottr 				R4; R4; R4; R4; R4; R4; R4; R4;	/* 256 */
    839  1.1  scottr 				R4; R4; R4; R4; R4; R4; R4; R4;
    840  1.1  scottr 				R4; R4; R4; R4; R4; R4; R4; R4;
    841  1.1  scottr 				R4; R4; R4; R4; R4; R4; R4; R4;
    842  1.1  scottr 				R4; R4; R4; R4; R4; R4; R4; R4;
    843  1.1  scottr 				R4; R4; R4; R4; R4; R4; R4; R4;
    844  1.1  scottr 				R4; R4; R4; R4; R4; R4; R4; R4;
    845  1.1  scottr 				R4; R4; R4; R4; R4; R4; R4; R4;
    846  1.1  scottr 				R4; R4; R4; R4; R4; R4; R4; R4;	/* 512 */
    847  1.1  scottr 				count -= 512;
    848  1.1  scottr 			}
    849  1.1  scottr 			while (count >= 4) {
    850  1.1  scottr 				R4; count -= 4;
    851  1.1  scottr 			}
    852  1.1  scottr #undef R4
    853  1.1  scottr 			data = (u_int8_t *) long_data;
    854  1.1  scottr 			drq = (u_int8_t *) long_drq;
    855  1.1  scottr #define R1		*data++ = *drq++
    856  1.1  scottr 			while (count) {
    857  1.1  scottr 				R1; count--;
    858  1.1  scottr 			}
    859  1.1  scottr #undef R1
    860  1.1  scottr 			dh->dh_len -= dcount;
    861  1.1  scottr 			dh->dh_addr += dcount;
    862  1.1  scottr 		}
    863  1.1  scottr 	}
    864  1.1  scottr 
    865  1.1  scottr 	/*
    866  1.1  scottr 	 * OK.  No bus error occurred above.  Clear the nofault flag
    867  1.1  scottr 	 * so we no longer short-circuit bus errors.
    868  1.1  scottr 	 */
    869  1.1  scottr 	nofault = (int *) 0;
    870  1.1  scottr 
    871  1.1  scottr 	if (dh->dh_len == 0)
    872  1.1  scottr 		dh->dh_flags &= ~SBC_DH_XFER;
    873  1.1  scottr }
    874  1.1  scottr 
    875  1.1  scottr void
    876  1.1  scottr sbc_dma_alloc(ncr_sc)
    877  1.1  scottr 	struct ncr5380_softc *ncr_sc;
    878  1.1  scottr {
    879  1.1  scottr 	struct sbc_softc *sc = (struct sbc_softc *) ncr_sc;
    880  1.1  scottr 	struct sci_req *sr = ncr_sc->sc_current;
    881  1.1  scottr 	struct scsi_xfer *xs = sr->sr_xs;
    882  1.1  scottr 	struct sbc_pdma_handle *dh;
    883  1.1  scottr 	int		i, xlen;
    884  1.1  scottr 
    885  1.1  scottr #ifdef	DIAGNOSTIC
    886  1.1  scottr 	if (sr->sr_dma_hand != NULL)
    887  1.1  scottr 		panic("sbc_dma_alloc: already have PDMA handle");
    888  1.1  scottr #endif
    889  1.1  scottr 
    890  1.1  scottr 	/* Polled transfers shouldn't allocate a PDMA handle. */
    891  1.1  scottr 	if (sr->sr_flags & SR_IMMED)
    892  1.1  scottr 		return;
    893  1.1  scottr 
    894  1.1  scottr 	/* XXX - we don't trust PDMA writes yet! */
    895  1.1  scottr 	if (xs->flags & SCSI_DATA_OUT)
    896  1.1  scottr 		return;
    897  1.1  scottr 
    898  1.1  scottr 	xlen = ncr_sc->sc_datalen;
    899  1.1  scottr 
    900  1.1  scottr 	/* Make sure our caller checked sc_min_dma_len. */
    901  1.1  scottr 	if (xlen < MIN_DMA_LEN)
    902  1.1  scottr 		panic("sbc_dma_alloc: len=0x%x\n", xlen);
    903  1.1  scottr 
    904  1.1  scottr 	/*
    905  1.1  scottr 	 * Find free PDMA handle.  Guaranteed to find one since we
    906  1.1  scottr 	 * have as many PDMA handles as the driver has processes.
    907  1.1  scottr 	 * (instances?)
    908  1.1  scottr 	 */
    909  1.1  scottr 	 for (i = 0; i < SCI_OPENINGS; i++) {
    910  1.1  scottr 		if ((sc->sc_pdma[i].dh_flags & SBC_DH_BUSY) == 0)
    911  1.1  scottr 			goto found;
    912  1.1  scottr 	}
    913  1.1  scottr 	panic("sbc: no free PDMA handles");
    914  1.1  scottr found:
    915  1.1  scottr 	dh = &sc->sc_pdma[i];
    916  1.1  scottr 	dh->dh_flags = SBC_DH_BUSY;
    917  1.1  scottr 	dh->dh_addr = ncr_sc->sc_dataptr;
    918  1.1  scottr 	dh->dh_len = xlen;
    919  1.1  scottr 
    920  1.1  scottr 	/* Copy the 'write' flag for convenience. */
    921  1.1  scottr 	if (xs->flags & SCSI_DATA_OUT)
    922  1.1  scottr 		dh->dh_flags |= SBC_DH_OUT;
    923  1.1  scottr 
    924  1.1  scottr 	sr->sr_dma_hand = dh;
    925  1.1  scottr }
    926  1.1  scottr 
    927  1.1  scottr void
    928  1.1  scottr sbc_dma_free(ncr_sc)
    929  1.1  scottr 	struct ncr5380_softc *ncr_sc;
    930  1.1  scottr {
    931  1.1  scottr 	struct sci_req *sr = ncr_sc->sc_current;
    932  1.1  scottr 	struct sbc_pdma_handle *dh = sr->sr_dma_hand;
    933  1.1  scottr 
    934  1.1  scottr #ifdef	DIAGNOSTIC
    935  1.1  scottr 	if (sr->sr_dma_hand == NULL)
    936  1.1  scottr 		panic("sbc_dma_free: no DMA handle");
    937  1.1  scottr #endif
    938  1.1  scottr 
    939  1.1  scottr 	if (ncr_sc->sc_state & NCR_DOINGDMA)
    940  1.1  scottr 		panic("sbc_dma_free: free while in progress");
    941  1.1  scottr 
    942  1.1  scottr 	if (dh->dh_flags & SBC_DH_BUSY) {
    943  1.1  scottr 		dh->dh_flags = 0;
    944  1.1  scottr 		dh->dh_addr = NULL;
    945  1.1  scottr 		dh->dh_len = 0;
    946  1.1  scottr 	}
    947  1.1  scottr 	sr->sr_dma_hand = NULL;
    948  1.1  scottr }
    949  1.1  scottr 
    950  1.1  scottr void
    951  1.1  scottr sbc_dma_poll(ncr_sc)
    952  1.1  scottr 	struct ncr5380_softc *ncr_sc;
    953  1.1  scottr {
    954  1.1  scottr 	struct sbc_softc *sc = (struct sbc_softc *) ncr_sc;
    955  1.1  scottr 	struct sci_req *sr = ncr_sc->sc_current;
    956  1.1  scottr 	struct sbc_pdma_handle *dh = sr->sr_dma_hand;
    957  1.1  scottr 	volatile struct sbc_regs *sbc = sc->sc_regs;
    958  1.1  scottr 	register int s;
    959  1.1  scottr 	register int timo;
    960  1.1  scottr 
    961  1.1  scottr 	timo = 50000;	/* X100 = 5 sec. */
    962  1.1  scottr 	for (;;) {
    963  1.1  scottr 		if ((dh->dh_flags & SBC_DH_XFER) == 0)
    964  1.1  scottr 			break;
    965  1.1  scottr 		if (--timo <= 0) {
    966  1.1  scottr 			printf("%s: PDMA didn't complete (while polling)\n",
    967  1.1  scottr 			    ncr_sc->sc_dev.dv_xname);
    968  1.1  scottr 			sr->sr_flags |= SR_OVERDUE;
    969  1.1  scottr 			break;
    970  1.1  scottr 		}
    971  1.1  scottr 		delay(100);
    972  1.1  scottr 	}
    973  1.1  scottr 
    974  1.1  scottr #ifdef	SBC_DEBUG
    975  1.1  scottr 	if (sbc_debug & SBC_DB_DMA)
    976  1.1  scottr 		printf("%s: poll done, csr=0x%x, bus_csr=0x%x\n",
    977  1.1  scottr 		    ncr_sc->sc_dev.dv_xname, *ncr_sc->sci_csr,
    978  1.1  scottr 		    *ncr_sc->sci_bus_csr);
    979  1.1  scottr #endif
    980  1.1  scottr }
    981  1.1  scottr 
    982  1.1  scottr void
    983  1.1  scottr sbc_dma_setup(ncr_sc)
    984  1.1  scottr 	struct ncr5380_softc *ncr_sc;
    985  1.1  scottr {
    986  1.1  scottr 	/* Not needed; we don't have real DMA */
    987  1.1  scottr }
    988  1.1  scottr 
    989  1.1  scottr void
    990  1.1  scottr sbc_dma_start(ncr_sc)
    991  1.1  scottr 	struct ncr5380_softc *ncr_sc;
    992  1.1  scottr {
    993  1.1  scottr 	struct sci_req *sr = ncr_sc->sc_current;
    994  1.1  scottr 	struct sbc_pdma_handle *dh = sr->sr_dma_hand;
    995  1.1  scottr 
    996  1.1  scottr 	/*
    997  1.1  scottr 	 * Match bus phase, set DMA mode, and assert data bus (for
    998  1.1  scottr 	 * writing only), then start the transfer.
    999  1.1  scottr 	 */
   1000  1.1  scottr 	if (dh->dh_flags & SBC_DH_OUT) {
   1001  1.1  scottr 		*ncr_sc->sci_tcmd = PHASE_DATA_OUT;
   1002  1.1  scottr 		SCI_CLR_INTR(ncr_sc);
   1003  1.1  scottr 		*ncr_sc->sci_mode |= SCI_MODE_DMA;
   1004  1.1  scottr 		*ncr_sc->sci_icmd = SCI_ICMD_DATA;
   1005  1.1  scottr 		*ncr_sc->sci_dma_send = 0;
   1006  1.1  scottr 	} else {
   1007  1.1  scottr 		*ncr_sc->sci_tcmd = PHASE_DATA_IN;
   1008  1.1  scottr 		SCI_CLR_INTR(ncr_sc);
   1009  1.1  scottr 		*ncr_sc->sci_mode |= SCI_MODE_DMA;
   1010  1.1  scottr 		*ncr_sc->sci_icmd = 0;
   1011  1.1  scottr 		*ncr_sc->sci_irecv = 0;
   1012  1.1  scottr 	}
   1013  1.1  scottr 
   1014  1.1  scottr 	/*
   1015  1.1  scottr 	 * Set the SBC_DH_XFER flag so that sbc_dma_poll() will wait
   1016  1.1  scottr 	 * even if the SCSI DRQ service routine hasn't been serviced yet.
   1017  1.1  scottr 	 */
   1018  1.1  scottr 	dh->dh_flags |= SBC_DH_XFER;
   1019  1.1  scottr 
   1020  1.1  scottr 	ncr_sc->sc_state |= NCR_DOINGDMA;
   1021  1.1  scottr 
   1022  1.1  scottr #ifdef	SBC_DEBUG
   1023  1.1  scottr 	if (sbc_debug & SBC_DB_DMA)
   1024  1.1  scottr 		printf("%s: PDMA started, va=%p, len=0x%x\n",
   1025  1.1  scottr 		    ncr_sc->sc_dev.dv_xname, dh->dh_addr, dh->dh_len);
   1026  1.1  scottr #endif
   1027  1.1  scottr }
   1028  1.1  scottr 
   1029  1.1  scottr void
   1030  1.1  scottr sbc_dma_eop(ncr_sc)
   1031  1.1  scottr 	struct ncr5380_softc *ncr_sc;
   1032  1.1  scottr {
   1033  1.1  scottr 	/* Not used; the EOP pin is wired high (GMFH, pp. 389-390) */
   1034  1.1  scottr }
   1035  1.1  scottr 
   1036  1.1  scottr void
   1037  1.1  scottr sbc_dma_stop(ncr_sc)
   1038  1.1  scottr 	struct ncr5380_softc *ncr_sc;
   1039  1.1  scottr {
   1040  1.1  scottr 	struct sbc_softc *sc = (struct sbc_softc *) ncr_sc;
   1041  1.1  scottr 	struct sci_req *sr = ncr_sc->sc_current;
   1042  1.1  scottr 	struct sbc_pdma_handle *dh = sr->sr_dma_hand;
   1043  1.1  scottr 	register int ntrans;
   1044  1.1  scottr 
   1045  1.1  scottr 	if ((ncr_sc->sc_state & NCR_DOINGDMA) == 0) {
   1046  1.1  scottr #ifdef SBC_DEBUG
   1047  1.1  scottr 		if (sbc_debug & SBC_DB_DMA)
   1048  1.1  scottr 			printf("%s: dma_stop: DMA not running\n",
   1049  1.1  scottr 			    ncr_sc->sc_dev.dv_xname);
   1050  1.1  scottr #endif
   1051  1.1  scottr 		return;
   1052  1.1  scottr 	}
   1053  1.1  scottr 	ncr_sc->sc_state &= ~NCR_DOINGDMA;
   1054  1.1  scottr 
   1055  1.1  scottr 	if (!(ncr_sc->sc_state & NCR_ABORTING)) {
   1056  1.1  scottr 		ntrans = ncr_sc->sc_datalen - dh->dh_len;
   1057  1.1  scottr 
   1058  1.1  scottr #ifdef SBC_DEBUG
   1059  1.1  scottr 		if (sbc_debug & SBC_DB_DMA)
   1060  1.1  scottr 			printf("%s: dma_stop: ntrans=0x%x\n",
   1061  1.1  scottr 			    ncr_sc->sc_dev.dv_xname, ntrans);
   1062  1.1  scottr #endif
   1063  1.1  scottr 
   1064  1.1  scottr 		if (ntrans > ncr_sc->sc_datalen)
   1065  1.1  scottr 			panic("sbc_dma_stop: excess transfer\n");
   1066  1.1  scottr 
   1067  1.1  scottr 		/* Adjust data pointer */
   1068  1.1  scottr 		ncr_sc->sc_dataptr += ntrans;
   1069  1.1  scottr 		ncr_sc->sc_datalen -= ntrans;
   1070  1.1  scottr 
   1071  1.1  scottr 		/* Clear any pending interrupts. */
   1072  1.1  scottr 		SCI_CLR_INTR(ncr_sc);
   1073  1.1  scottr 	}
   1074  1.1  scottr 
   1075  1.1  scottr 	/* Put SBIC back into PIO mode. */
   1076  1.1  scottr 	*ncr_sc->sci_mode &= ~SCI_MODE_DMA;
   1077  1.1  scottr 	*ncr_sc->sci_icmd = 0;
   1078  1.1  scottr 
   1079  1.1  scottr #ifdef SBC_DEBUG
   1080  1.1  scottr 	if (sbc_debug & SBC_DB_DMA)
   1081  1.1  scottr 		printf("%s: exit dma_stop, csr=0x%x, bus_csr=0x%x\n",
   1082  1.1  scottr 		    ncr_sc->sc_dev.dv_xname, *ncr_sc->sci_csr,
   1083  1.1  scottr 		    *ncr_sc->sci_bus_csr);
   1084  1.1  scottr #endif
   1085  1.1  scottr }
   1086