sbc.c revision 1.19 1 1.19 scottr /* $NetBSD: sbc.c,v 1.19 1997/02/24 05:47:35 scottr Exp $ */
2 1.1 scottr
3 1.1 scottr /*
4 1.19 scottr * Copyright (C) 1996 Scott Reynolds. All rights reserved.
5 1.1 scottr *
6 1.1 scottr * Redistribution and use in source and binary forms, with or without
7 1.1 scottr * modification, are permitted provided that the following conditions
8 1.1 scottr * are met:
9 1.1 scottr * 1. Redistributions of source code must retain the above copyright
10 1.1 scottr * notice, this list of conditions and the following disclaimer.
11 1.1 scottr * 2. Redistributions in binary form must reproduce the above copyright
12 1.1 scottr * notice, this list of conditions and the following disclaimer in the
13 1.1 scottr * documentation and/or other materials provided with the distribution.
14 1.19 scottr * 3. All advertising materials mentioning features or use of this software
15 1.19 scottr * must display the following acknowledgement:
16 1.19 scottr * This product includes software developed by Scott Reynolds for
17 1.19 scottr * the NetBSD Project.
18 1.19 scottr * 4. The name of the author may not be used to endorse or promote products
19 1.19 scottr * derived from this software without specific prior written permission
20 1.1 scottr *
21 1.19 scottr * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
22 1.1 scottr * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
23 1.1 scottr * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
24 1.19 scottr * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
25 1.1 scottr * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
26 1.1 scottr * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
27 1.1 scottr * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
28 1.1 scottr * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
29 1.1 scottr * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
30 1.1 scottr * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
31 1.1 scottr */
32 1.1 scottr
33 1.1 scottr /*
34 1.1 scottr * This file contains only the machine-dependent parts of the mac68k
35 1.1 scottr * NCR 5380 SCSI driver. (Autoconfig stuff and PDMA functions.)
36 1.1 scottr * The machine-independent parts are in ncr5380sbc.c
37 1.1 scottr *
38 1.1 scottr * Supported hardware includes:
39 1.1 scottr * Macintosh II family 5380-based controller
40 1.1 scottr *
41 1.1 scottr * Credits, history:
42 1.1 scottr *
43 1.1 scottr * Scott Reynolds wrote this module, based on work by Allen Briggs
44 1.9 scottr * (mac68k), Gordon W. Ross and David Jones (sun3), and Leo Weppelman
45 1.9 scottr * (atari). Thanks to Allen for supplying crucial interpretation of the
46 1.9 scottr * NetBSD/mac68k 1.1 'ncrscsi' driver. Also, Allen, Gordon, and Jason
47 1.9 scottr * Thorpe all helped to refine this code, and were considerable sources
48 1.9 scottr * of moral support.
49 1.1 scottr */
50 1.1 scottr
51 1.1 scottr #include <sys/types.h>
52 1.1 scottr #include <sys/param.h>
53 1.1 scottr #include <sys/systm.h>
54 1.1 scottr #include <sys/kernel.h>
55 1.1 scottr #include <sys/errno.h>
56 1.1 scottr #include <sys/device.h>
57 1.1 scottr #include <sys/buf.h>
58 1.1 scottr #include <sys/proc.h>
59 1.1 scottr #include <sys/user.h>
60 1.1 scottr
61 1.1 scottr #include <scsi/scsi_all.h>
62 1.1 scottr #include <scsi/scsi_debug.h>
63 1.1 scottr #include <scsi/scsiconf.h>
64 1.1 scottr
65 1.1 scottr #include <dev/ic/ncr5380reg.h>
66 1.1 scottr #include <dev/ic/ncr5380var.h>
67 1.1 scottr
68 1.8 scottr #include <machine/cpu.h>
69 1.1 scottr #include <machine/viareg.h>
70 1.1 scottr
71 1.2 scottr #include "sbcreg.h"
72 1.1 scottr
73 1.1 scottr /*
74 1.1 scottr * Transfers smaller than this are done using PIO
75 1.1 scottr * (on assumption they're not worth PDMA overhead)
76 1.1 scottr */
77 1.1 scottr #define MIN_DMA_LEN 128
78 1.1 scottr
79 1.1 scottr /*
80 1.1 scottr * Transfers larger than 8192 bytes need to be split up
81 1.1 scottr * due to the size of the PDMA space.
82 1.1 scottr */
83 1.1 scottr #define MAX_DMA_LEN 0x2000
84 1.1 scottr
85 1.1 scottr /*
86 1.8 scottr * From Guide to the Macintosh Family Hardware, pp. 137-143
87 1.1 scottr * These are offsets from SCSIBase (see pmap_bootstrap.c)
88 1.1 scottr */
89 1.8 scottr #define SBC_REG_OFS 0x10000
90 1.16 scottr #define SBC_DMA_OFS 0x12000
91 1.8 scottr #define SBC_HSK_OFS 0x06000
92 1.8 scottr
93 1.8 scottr #define SBC_DMA_OFS_PB500 0x06000
94 1.8 scottr
95 1.8 scottr #define SBC_REG_OFS_IIFX 0x08000 /* Just guessing... */
96 1.16 scottr #define SBC_DMA_OFS_IIFX 0x0c000
97 1.8 scottr #define SBC_HSK_OFS_IIFX 0x0e000
98 1.16 scottr
99 1.16 scottr #define SBC_REG_OFS_DUO2 0x00000
100 1.16 scottr #define SBC_DMA_OFS_DUO2 0x02000
101 1.16 scottr #define SBC_HSK_OFS_DUO2 0x04000
102 1.1 scottr
103 1.3 scottr #ifdef SBC_DEBUG
104 1.3 scottr # define SBC_DB_INTR 0x01
105 1.3 scottr # define SBC_DB_DMA 0x02
106 1.3 scottr # define SBC_DB_REG 0x04
107 1.3 scottr # define SBC_DB_BREAK 0x08
108 1.3 scottr
109 1.3 scottr int sbc_debug = 0 /* | SBC_DB_INTR | SBC_DB_DMA */;
110 1.3 scottr int sbc_link_flags = 0 /* | SDEV_DB2 */;
111 1.1 scottr
112 1.3 scottr # ifndef DDB
113 1.13 christos # define Debugger() printf("Debug: sbc.c:%d\n", __LINE__)
114 1.3 scottr # endif
115 1.3 scottr # define SBC_BREAK \
116 1.3 scottr do { if (sbc_debug & SBC_DB_BREAK) Debugger(); } while (0)
117 1.3 scottr #else
118 1.3 scottr # define SBC_BREAK
119 1.1 scottr #endif
120 1.1 scottr
121 1.1 scottr /*
122 1.1 scottr * This structure is used to keep track of PDMA requests.
123 1.1 scottr */
124 1.1 scottr struct sbc_pdma_handle {
125 1.1 scottr int dh_flags; /* flags */
126 1.3 scottr #define SBC_DH_BUSY 0x01 /* This handle is in use */
127 1.3 scottr #define SBC_DH_OUT 0x02 /* PDMA data out (write) */
128 1.8 scottr #define SBC_DH_DONE 0x04 /* PDMA transfer is complete */
129 1.1 scottr u_char *dh_addr; /* data buffer */
130 1.1 scottr int dh_len; /* length of data buffer */
131 1.1 scottr };
132 1.1 scottr
133 1.1 scottr /*
134 1.1 scottr * The first structure member has to be the ncr5380_softc
135 1.1 scottr * so we can just cast to go back and forth between them.
136 1.1 scottr */
137 1.1 scottr struct sbc_softc {
138 1.1 scottr struct ncr5380_softc ncr_sc;
139 1.1 scottr volatile struct sbc_regs *sc_regs;
140 1.8 scottr volatile vm_offset_t sc_drq_addr;
141 1.8 scottr volatile vm_offset_t sc_nodrq_addr;
142 1.8 scottr volatile u_int8_t *sc_ienable;
143 1.8 scottr volatile u_int8_t *sc_iflag;
144 1.8 scottr int sc_options; /* options for this instance. */
145 1.1 scottr struct sbc_pdma_handle sc_pdma[SCI_OPENINGS];
146 1.1 scottr };
147 1.1 scottr
148 1.1 scottr /*
149 1.1 scottr * Options. By default, SCSI interrupts and reselect are disabled.
150 1.1 scottr * You may enable either of these features with the `flags' directive
151 1.1 scottr * in your kernel's configuration file.
152 1.1 scottr *
153 1.1 scottr * Alternatively, you can patch your kernel with DDB or some other
154 1.1 scottr * mechanism. The sc_options member of the softc is OR'd with
155 1.1 scottr * the value in sbc_options.
156 1.9 scottr *
157 1.9 scottr * The options code is based on the sparc 'si' driver's version of
158 1.9 scottr * the same.
159 1.1 scottr */
160 1.6 scottr #define SBC_PDMA 0x01 /* Use PDMA for polled transfers */
161 1.6 scottr #define SBC_INTR 0x02 /* Allow SCSI IRQ/DRQ interrupts */
162 1.6 scottr #define SBC_RESELECT 0x04 /* Allow disconnect/reselect */
163 1.6 scottr #define SBC_OPTIONS_MASK (SBC_RESELECT|SBC_INTR|SBC_PDMA)
164 1.6 scottr #define SBC_OPTIONS_BITS "\10\3RESELECT\2INTR\1PDMA"
165 1.6 scottr int sbc_options = SBC_PDMA;
166 1.1 scottr
167 1.15 scottr static int sbc_match __P((struct device *, struct cfdata *, void *));
168 1.4 scottr static void sbc_attach __P((struct device *, struct device *, void *));
169 1.1 scottr static void sbc_minphys __P((struct buf *bp));
170 1.1 scottr
171 1.1 scottr static int sbc_wait_busy __P((struct ncr5380_softc *));
172 1.1 scottr static int sbc_ready __P((struct ncr5380_softc *));
173 1.1 scottr static int sbc_wait_dreq __P((struct ncr5380_softc *));
174 1.1 scottr static int sbc_pdma_in __P((struct ncr5380_softc *, int, int, u_char *));
175 1.1 scottr static int sbc_pdma_out __P((struct ncr5380_softc *, int, int, u_char *));
176 1.3 scottr #ifdef SBC_DEBUG
177 1.3 scottr static void decode_5380_intr __P((struct ncr5380_softc *));
178 1.3 scottr #endif
179 1.1 scottr
180 1.1 scottr void sbc_intr_enable __P((struct ncr5380_softc *));
181 1.1 scottr void sbc_intr_disable __P((struct ncr5380_softc *));
182 1.1 scottr void sbc_irq_intr __P((void *));
183 1.1 scottr void sbc_drq_intr __P((void *));
184 1.1 scottr void sbc_dma_alloc __P((struct ncr5380_softc *));
185 1.1 scottr void sbc_dma_free __P((struct ncr5380_softc *));
186 1.1 scottr void sbc_dma_poll __P((struct ncr5380_softc *));
187 1.1 scottr void sbc_dma_setup __P((struct ncr5380_softc *));
188 1.1 scottr void sbc_dma_start __P((struct ncr5380_softc *));
189 1.1 scottr void sbc_dma_eop __P((struct ncr5380_softc *));
190 1.1 scottr void sbc_dma_stop __P((struct ncr5380_softc *));
191 1.1 scottr
192 1.1 scottr static struct scsi_adapter sbc_ops = {
193 1.1 scottr ncr5380_scsi_cmd, /* scsi_cmd() */
194 1.1 scottr sbc_minphys, /* scsi_minphys() */
195 1.1 scottr NULL, /* open_target_lu() */
196 1.1 scottr NULL, /* close_target_lu() */
197 1.1 scottr };
198 1.1 scottr
199 1.1 scottr /* This is copied from julian's bt driver */
200 1.1 scottr /* "so we have a default dev struct for our link struct." */
201 1.1 scottr static struct scsi_device sbc_dev = {
202 1.1 scottr NULL, /* Use default error handler. */
203 1.1 scottr NULL, /* Use default start handler. */
204 1.1 scottr NULL, /* Use default async handler. */
205 1.1 scottr NULL, /* Use default "done" routine. */
206 1.1 scottr };
207 1.1 scottr
208 1.1 scottr struct cfattach sbc_ca = {
209 1.1 scottr sizeof(struct sbc_softc), sbc_match, sbc_attach
210 1.1 scottr };
211 1.1 scottr
212 1.1 scottr struct cfdriver sbc_cd = {
213 1.1 scottr NULL, "sbc", DV_DULL
214 1.1 scottr };
215 1.1 scottr
216 1.1 scottr
217 1.1 scottr static int
218 1.15 scottr sbc_match(parent, cf, args)
219 1.6 scottr struct device *parent;
220 1.15 scottr struct cfdata *cf;
221 1.15 scottr void *args;
222 1.1 scottr {
223 1.16 scottr switch (current_mac_model->machineid) {
224 1.16 scottr case MACH_MACIIFX: /* Note: the IIfx isn't (yet) supported. */
225 1.16 scottr break;
226 1.16 scottr case MACH_MACPB210:
227 1.16 scottr case MACH_MACPB230:
228 1.16 scottr case MACH_MACPB250:
229 1.16 scottr case MACH_MACPB270:
230 1.16 scottr case MACH_MACPB280:
231 1.16 scottr case MACH_MACPB280C:
232 1.16 scottr if (cf->cf_unit == 1)
233 1.16 scottr return 1;
234 1.16 scottr /*FALLTHROUGH*/
235 1.16 scottr default:
236 1.16 scottr if (cf->cf_unit == 0 && mac68k_machine.scsi80)
237 1.16 scottr return 1;
238 1.16 scottr }
239 1.16 scottr return 0;
240 1.1 scottr }
241 1.1 scottr
242 1.1 scottr static void
243 1.1 scottr sbc_attach(parent, self, args)
244 1.6 scottr struct device *parent, *self;
245 1.6 scottr void *args;
246 1.1 scottr {
247 1.1 scottr struct sbc_softc *sc = (struct sbc_softc *) self;
248 1.1 scottr struct ncr5380_softc *ncr_sc = (struct ncr5380_softc *) sc;
249 1.14 thorpej char bits[64];
250 1.1 scottr extern vm_offset_t SCSIBase;
251 1.1 scottr
252 1.1 scottr /* Pull in the options flags. */
253 1.6 scottr sc->sc_options = ((ncr_sc->sc_dev.dv_cfdata->cf_flags | sbc_options)
254 1.6 scottr & SBC_OPTIONS_MASK);
255 1.1 scottr
256 1.1 scottr /*
257 1.8 scottr * Set up offsets to 5380 registers and GLUE I/O space, and turn
258 1.8 scottr * off options we know we can't support on certain models.
259 1.1 scottr */
260 1.8 scottr switch (current_mac_model->machineid) {
261 1.8 scottr case MACH_MACIIFX: /* Note: the IIfx isn't (yet) supported. */
262 1.8 scottr sc->sc_regs = (struct sbc_regs *)(SCSIBase + SBC_REG_OFS_IIFX);
263 1.8 scottr sc->sc_drq_addr = (vm_offset_t)(SCSIBase + SBC_HSK_OFS_IIFX);
264 1.8 scottr sc->sc_nodrq_addr = (vm_offset_t)(SCSIBase + SBC_DMA_OFS_IIFX);
265 1.8 scottr sc->sc_options &= ~(SBC_INTR | SBC_RESELECT);
266 1.8 scottr break;
267 1.8 scottr case MACH_MACPB500:
268 1.8 scottr sc->sc_regs = (struct sbc_regs *)(SCSIBase + SBC_REG_OFS);
269 1.8 scottr sc->sc_drq_addr = (vm_offset_t)(SCSIBase + SBC_HSK_OFS); /*??*/
270 1.8 scottr sc->sc_nodrq_addr = (vm_offset_t)(SCSIBase + SBC_DMA_OFS_PB500);
271 1.8 scottr sc->sc_options &= ~(SBC_INTR | SBC_RESELECT);
272 1.8 scottr break;
273 1.16 scottr case MACH_MACPB210:
274 1.16 scottr case MACH_MACPB230:
275 1.16 scottr case MACH_MACPB250:
276 1.16 scottr case MACH_MACPB270:
277 1.16 scottr case MACH_MACPB280:
278 1.16 scottr case MACH_MACPB280C:
279 1.17 scottr if (ncr_sc->sc_dev.dv_unit == 1) {
280 1.16 scottr sc->sc_regs = (struct sbc_regs *)(0xfee00000 + SBC_REG_OFS_DUO2);
281 1.16 scottr sc->sc_drq_addr = (vm_offset_t)(0xfee00000 + SBC_HSK_OFS_DUO2);
282 1.16 scottr sc->sc_nodrq_addr = (vm_offset_t)(0xfee00000 + SBC_DMA_OFS_DUO2);
283 1.16 scottr break;
284 1.16 scottr }
285 1.16 scottr /*FALLTHROUGH*/
286 1.8 scottr default:
287 1.8 scottr sc->sc_regs = (struct sbc_regs *)(SCSIBase + SBC_REG_OFS);
288 1.8 scottr sc->sc_drq_addr = (vm_offset_t)(SCSIBase + SBC_HSK_OFS);
289 1.8 scottr sc->sc_nodrq_addr = (vm_offset_t)(SCSIBase + SBC_DMA_OFS);
290 1.8 scottr break;
291 1.8 scottr }
292 1.1 scottr
293 1.1 scottr /*
294 1.1 scottr * Fill in the prototype scsi_link.
295 1.1 scottr */
296 1.11 cgd ncr_sc->sc_link.channel = SCSI_CHANNEL_ONLY_ONE;
297 1.1 scottr ncr_sc->sc_link.adapter_softc = sc;
298 1.1 scottr ncr_sc->sc_link.adapter_target = 7;
299 1.1 scottr ncr_sc->sc_link.adapter = &sbc_ops;
300 1.1 scottr ncr_sc->sc_link.device = &sbc_dev;
301 1.1 scottr
302 1.1 scottr /*
303 1.1 scottr * Initialize fields used by the MI code
304 1.1 scottr */
305 1.1 scottr ncr_sc->sci_r0 = &sc->sc_regs->sci_pr0.sci_reg;
306 1.1 scottr ncr_sc->sci_r1 = &sc->sc_regs->sci_pr1.sci_reg;
307 1.1 scottr ncr_sc->sci_r2 = &sc->sc_regs->sci_pr2.sci_reg;
308 1.1 scottr ncr_sc->sci_r3 = &sc->sc_regs->sci_pr3.sci_reg;
309 1.1 scottr ncr_sc->sci_r4 = &sc->sc_regs->sci_pr4.sci_reg;
310 1.1 scottr ncr_sc->sci_r5 = &sc->sc_regs->sci_pr5.sci_reg;
311 1.1 scottr ncr_sc->sci_r6 = &sc->sc_regs->sci_pr6.sci_reg;
312 1.1 scottr ncr_sc->sci_r7 = &sc->sc_regs->sci_pr7.sci_reg;
313 1.1 scottr
314 1.1 scottr /*
315 1.1 scottr * MD function pointers used by the MI code.
316 1.1 scottr */
317 1.8 scottr if (sc->sc_options & SBC_PDMA) {
318 1.8 scottr ncr_sc->sc_pio_out = sbc_pdma_out;
319 1.8 scottr ncr_sc->sc_pio_in = sbc_pdma_in;
320 1.8 scottr } else {
321 1.8 scottr ncr_sc->sc_pio_out = ncr5380_pio_out;
322 1.8 scottr ncr_sc->sc_pio_in = ncr5380_pio_in;
323 1.8 scottr }
324 1.1 scottr ncr_sc->sc_dma_alloc = NULL;
325 1.1 scottr ncr_sc->sc_dma_free = NULL;
326 1.1 scottr ncr_sc->sc_dma_poll = NULL;
327 1.1 scottr ncr_sc->sc_intr_on = NULL;
328 1.1 scottr ncr_sc->sc_intr_off = NULL;
329 1.1 scottr ncr_sc->sc_dma_setup = NULL;
330 1.1 scottr ncr_sc->sc_dma_start = NULL;
331 1.1 scottr ncr_sc->sc_dma_eop = NULL;
332 1.1 scottr ncr_sc->sc_dma_stop = NULL;
333 1.1 scottr ncr_sc->sc_flags = 0;
334 1.1 scottr ncr_sc->sc_min_dma_len = MIN_DMA_LEN;
335 1.1 scottr
336 1.8 scottr if (sc->sc_options & SBC_INTR) {
337 1.1 scottr if (sc->sc_options & SBC_RESELECT)
338 1.1 scottr ncr_sc->sc_flags |= NCR5380_PERMIT_RESELECT;
339 1.1 scottr ncr_sc->sc_dma_alloc = sbc_dma_alloc;
340 1.1 scottr ncr_sc->sc_dma_free = sbc_dma_free;
341 1.1 scottr ncr_sc->sc_dma_poll = sbc_dma_poll;
342 1.1 scottr ncr_sc->sc_dma_setup = sbc_dma_setup;
343 1.1 scottr ncr_sc->sc_dma_start = sbc_dma_start;
344 1.1 scottr ncr_sc->sc_dma_eop = sbc_dma_eop;
345 1.1 scottr ncr_sc->sc_dma_stop = sbc_dma_stop;
346 1.1 scottr mac68k_register_scsi_drq(sbc_drq_intr, ncr_sc);
347 1.1 scottr mac68k_register_scsi_irq(sbc_irq_intr, ncr_sc);
348 1.8 scottr } else
349 1.8 scottr ncr_sc->sc_flags |= NCR5380_FORCE_POLLING;
350 1.1 scottr
351 1.1 scottr /*
352 1.1 scottr * Initialize fields used only here in the MD code.
353 1.1 scottr */
354 1.1 scottr if (VIA2 == VIA2OFF) {
355 1.1 scottr sc->sc_ienable = Via1Base + VIA2 * 0x2000 + vIER;
356 1.1 scottr sc->sc_iflag = Via1Base + VIA2 * 0x2000 + vIFR;
357 1.1 scottr } else {
358 1.1 scottr sc->sc_ienable = Via1Base + VIA2 * 0x2000 + rIER;
359 1.1 scottr sc->sc_iflag = Via1Base + VIA2 * 0x2000 + rIFR;
360 1.1 scottr }
361 1.1 scottr
362 1.1 scottr if (sc->sc_options)
363 1.14 thorpej printf(": options=%s", bitmask_snprintf(sc->sc_options,
364 1.14 thorpej SBC_OPTIONS_BITS, bits, sizeof(bits)));
365 1.13 christos printf("\n");
366 1.1 scottr
367 1.1 scottr /* Now enable SCSI interrupts through VIA2, if appropriate */
368 1.1 scottr if (sc->sc_options & SBC_INTR)
369 1.1 scottr sbc_intr_enable(ncr_sc);
370 1.1 scottr
371 1.6 scottr #ifdef SBC_DEBUG
372 1.1 scottr if (sbc_debug)
373 1.13 christos printf("%s: softc=%p regs=%p\n", ncr_sc->sc_dev.dv_xname,
374 1.1 scottr sc, sc->sc_regs);
375 1.1 scottr ncr_sc->sc_link.flags |= sbc_link_flags;
376 1.1 scottr #endif
377 1.1 scottr
378 1.1 scottr /*
379 1.1 scottr * Initialize the SCSI controller itself.
380 1.1 scottr */
381 1.1 scottr ncr5380_init(ncr_sc);
382 1.1 scottr ncr5380_reset_scsibus(ncr_sc);
383 1.11 cgd config_found(self, &(ncr_sc->sc_link), scsiprint);
384 1.6 scottr }
385 1.1 scottr
386 1.1 scottr static void
387 1.1 scottr sbc_minphys(struct buf *bp)
388 1.1 scottr {
389 1.1 scottr if (bp->b_bcount > MAX_DMA_LEN)
390 1.1 scottr bp->b_bcount = MAX_DMA_LEN;
391 1.1 scottr return (minphys(bp));
392 1.1 scottr }
393 1.1 scottr
394 1.1 scottr
395 1.1 scottr /***
396 1.1 scottr * General support for Mac-specific SCSI logic.
397 1.1 scottr ***/
398 1.1 scottr
399 1.1 scottr /* These are used in the following inline functions. */
400 1.1 scottr int sbc_wait_busy_timo = 1000 * 5000; /* X2 = 10 S. */
401 1.1 scottr int sbc_ready_timo = 1000 * 5000; /* X2 = 10 S. */
402 1.1 scottr int sbc_wait_dreq_timo = 1000 * 5000; /* X2 = 10 S. */
403 1.1 scottr
404 1.1 scottr /* Return zero on success. */
405 1.1 scottr static __inline__ int
406 1.1 scottr sbc_wait_busy(sc)
407 1.1 scottr struct ncr5380_softc *sc;
408 1.1 scottr {
409 1.1 scottr register int timo = sbc_wait_busy_timo;
410 1.1 scottr for (;;) {
411 1.1 scottr if (SCI_BUSY(sc)) {
412 1.1 scottr timo = 0; /* return 0 */
413 1.1 scottr break;
414 1.1 scottr }
415 1.1 scottr if (--timo < 0)
416 1.1 scottr break; /* return -1 */
417 1.1 scottr delay(2);
418 1.1 scottr }
419 1.1 scottr return (timo);
420 1.1 scottr }
421 1.1 scottr
422 1.1 scottr static __inline__ int
423 1.1 scottr sbc_ready(sc)
424 1.1 scottr struct ncr5380_softc *sc;
425 1.1 scottr {
426 1.1 scottr register int timo = sbc_ready_timo;
427 1.1 scottr
428 1.1 scottr for (;;) {
429 1.1 scottr if ((*sc->sci_csr & (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH))
430 1.1 scottr == (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) {
431 1.1 scottr timo = 0;
432 1.1 scottr break;
433 1.1 scottr }
434 1.1 scottr if (((*sc->sci_csr & SCI_CSR_PHASE_MATCH) == 0)
435 1.1 scottr || (SCI_BUSY(sc) == 0)) {
436 1.1 scottr timo = -1;
437 1.1 scottr break;
438 1.1 scottr }
439 1.1 scottr if (--timo < 0)
440 1.1 scottr break; /* return -1 */
441 1.1 scottr delay(2);
442 1.1 scottr }
443 1.1 scottr return (timo);
444 1.1 scottr }
445 1.1 scottr
446 1.1 scottr static __inline__ int
447 1.1 scottr sbc_wait_dreq(sc)
448 1.1 scottr struct ncr5380_softc *sc;
449 1.1 scottr {
450 1.1 scottr register int timo = sbc_wait_dreq_timo;
451 1.1 scottr
452 1.1 scottr for (;;) {
453 1.1 scottr if ((*sc->sci_csr & (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH))
454 1.1 scottr == (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) {
455 1.1 scottr timo = 0;
456 1.1 scottr break;
457 1.1 scottr }
458 1.1 scottr if (--timo < 0)
459 1.1 scottr break; /* return -1 */
460 1.1 scottr delay(2);
461 1.1 scottr }
462 1.1 scottr return (timo);
463 1.1 scottr }
464 1.1 scottr
465 1.1 scottr
466 1.1 scottr /***
467 1.1 scottr * Macintosh SCSI interrupt support routines.
468 1.1 scottr ***/
469 1.1 scottr
470 1.1 scottr void
471 1.1 scottr sbc_intr_enable(ncr_sc)
472 1.1 scottr struct ncr5380_softc *ncr_sc;
473 1.1 scottr {
474 1.1 scottr register struct sbc_softc *sc = (struct sbc_softc *) ncr_sc;
475 1.1 scottr int s;
476 1.1 scottr
477 1.1 scottr s = splhigh();
478 1.1 scottr *sc->sc_ienable = 0x80 | (V2IF_SCSIIRQ | V2IF_SCSIDRQ);
479 1.1 scottr splx(s);
480 1.1 scottr }
481 1.1 scottr
482 1.1 scottr void
483 1.1 scottr sbc_intr_disable(ncr_sc)
484 1.1 scottr struct ncr5380_softc *ncr_sc;
485 1.1 scottr {
486 1.1 scottr register struct sbc_softc *sc = (struct sbc_softc *) ncr_sc;
487 1.1 scottr int s;
488 1.1 scottr
489 1.1 scottr s = splhigh();
490 1.1 scottr *sc->sc_ienable = (V2IF_SCSIIRQ | V2IF_SCSIDRQ);
491 1.1 scottr splx(s);
492 1.1 scottr }
493 1.1 scottr
494 1.1 scottr void
495 1.1 scottr sbc_irq_intr(p)
496 1.1 scottr void *p;
497 1.1 scottr {
498 1.1 scottr register struct ncr5380_softc *ncr_sc = p;
499 1.1 scottr register int claimed = 0;
500 1.1 scottr
501 1.1 scottr /* How we ever arrive here without IRQ set is a mystery... */
502 1.1 scottr if (*ncr_sc->sci_csr & SCI_CSR_INT) {
503 1.3 scottr #ifdef SBC_DEBUG
504 1.3 scottr if (sbc_debug & SBC_DB_INTR)
505 1.3 scottr decode_5380_intr(ncr_sc);
506 1.3 scottr #endif
507 1.1 scottr claimed = ncr5380_intr(ncr_sc);
508 1.1 scottr if (!claimed) {
509 1.1 scottr if (((*ncr_sc->sci_csr & ~SCI_CSR_PHASE_MATCH) == SCI_CSR_INT)
510 1.3 scottr && ((*ncr_sc->sci_bus_csr & ~SCI_BUS_RST) == 0))
511 1.1 scottr SCI_CLR_INTR(ncr_sc); /* RST interrupt */
512 1.1 scottr #ifdef SBC_DEBUG
513 1.1 scottr else {
514 1.13 christos printf("%s: spurious intr\n",
515 1.1 scottr ncr_sc->sc_dev.dv_xname);
516 1.3 scottr SBC_BREAK;
517 1.1 scottr }
518 1.1 scottr #endif
519 1.1 scottr }
520 1.1 scottr }
521 1.1 scottr }
522 1.1 scottr
523 1.3 scottr #ifdef SBC_DEBUG
524 1.3 scottr void
525 1.3 scottr decode_5380_intr(ncr_sc)
526 1.3 scottr struct ncr5380_softc *ncr_sc;
527 1.3 scottr {
528 1.3 scottr register u_char csr = *ncr_sc->sci_csr;
529 1.3 scottr register u_char bus_csr = *ncr_sc->sci_bus_csr;
530 1.3 scottr
531 1.3 scottr if (((csr & ~(SCI_CSR_PHASE_MATCH | SCI_CSR_ATN)) == SCI_CSR_INT) &&
532 1.3 scottr ((bus_csr & ~(SCI_BUS_MSG | SCI_BUS_CD | SCI_BUS_IO | SCI_BUS_DBP)) == SCI_BUS_SEL)) {
533 1.3 scottr if (csr & SCI_BUS_IO)
534 1.13 christos printf("%s: reselect\n", ncr_sc->sc_dev.dv_xname);
535 1.3 scottr else
536 1.13 christos printf("%s: select\n", ncr_sc->sc_dev.dv_xname);
537 1.3 scottr } else if (((csr & ~SCI_CSR_ACK) == (SCI_CSR_DONE | SCI_CSR_INT)) &&
538 1.3 scottr ((bus_csr & (SCI_BUS_RST | SCI_BUS_BSY | SCI_BUS_SEL)) == SCI_BUS_BSY))
539 1.13 christos printf("%s: dma eop\n", ncr_sc->sc_dev.dv_xname);
540 1.3 scottr else if (((csr & ~SCI_CSR_PHASE_MATCH) == SCI_CSR_INT) &&
541 1.3 scottr ((bus_csr & ~SCI_BUS_RST) == 0))
542 1.13 christos printf("%s: bus reset\n", ncr_sc->sc_dev.dv_xname);
543 1.3 scottr else if (((csr & ~(SCI_CSR_DREQ | SCI_CSR_ATN | SCI_CSR_ACK)) == (SCI_CSR_PERR | SCI_CSR_INT | SCI_CSR_PHASE_MATCH)) &&
544 1.3 scottr ((bus_csr & (SCI_BUS_RST | SCI_BUS_BSY | SCI_BUS_SEL)) == SCI_BUS_BSY))
545 1.13 christos printf("%s: parity error\n", ncr_sc->sc_dev.dv_xname);
546 1.3 scottr else if (((csr & ~SCI_CSR_ATN) == SCI_CSR_INT) &&
547 1.3 scottr ((bus_csr & (SCI_BUS_RST | SCI_BUS_BSY | SCI_BUS_REQ | SCI_BUS_SEL)) == (SCI_BUS_BSY | SCI_BUS_REQ)))
548 1.13 christos printf("%s: phase mismatch\n", ncr_sc->sc_dev.dv_xname);
549 1.3 scottr else if (((csr & ~SCI_CSR_PHASE_MATCH) == (SCI_CSR_INT | SCI_CSR_DISC)) &&
550 1.3 scottr (bus_csr == 0))
551 1.13 christos printf("%s: disconnect\n", ncr_sc->sc_dev.dv_xname);
552 1.3 scottr else
553 1.13 christos printf("%s: unknown intr: csr=%x, bus_csr=%x\n",
554 1.3 scottr ncr_sc->sc_dev.dv_xname, csr, bus_csr);
555 1.3 scottr }
556 1.3 scottr #endif
557 1.1 scottr
558 1.8 scottr
559 1.1 scottr /***
560 1.1 scottr * The following code implements polled PDMA.
561 1.1 scottr ***/
562 1.1 scottr
563 1.1 scottr static int
564 1.1 scottr sbc_pdma_out(ncr_sc, phase, count, data)
565 1.1 scottr struct ncr5380_softc *ncr_sc;
566 1.1 scottr int phase;
567 1.1 scottr int count;
568 1.1 scottr u_char *data;
569 1.1 scottr {
570 1.1 scottr struct sbc_softc *sc = (struct sbc_softc *)ncr_sc;
571 1.8 scottr register volatile long *long_data = (long *) sc->sc_drq_addr;
572 1.8 scottr register volatile u_char *byte_data = (u_char *) sc->sc_nodrq_addr;
573 1.1 scottr register int len = count;
574 1.1 scottr
575 1.6 scottr if (count < ncr_sc->sc_min_dma_len || (sc->sc_options & SBC_PDMA) == 0)
576 1.1 scottr return ncr5380_pio_out(ncr_sc, phase, count, data);
577 1.1 scottr
578 1.1 scottr if (sbc_wait_busy(ncr_sc) == 0) {
579 1.1 scottr *ncr_sc->sci_mode |= SCI_MODE_DMA;
580 1.1 scottr *ncr_sc->sci_icmd |= SCI_ICMD_DATA;
581 1.1 scottr *ncr_sc->sci_dma_send = 0;
582 1.1 scottr
583 1.1 scottr #define W1 *byte_data = *data++
584 1.1 scottr #define W4 *long_data = *((long*)data)++
585 1.1 scottr while (len >= 64) {
586 1.1 scottr if (sbc_ready(ncr_sc))
587 1.1 scottr goto timeout;
588 1.1 scottr W1;
589 1.1 scottr if (sbc_ready(ncr_sc))
590 1.1 scottr goto timeout;
591 1.1 scottr W1;
592 1.1 scottr if (sbc_ready(ncr_sc))
593 1.1 scottr goto timeout;
594 1.1 scottr W1;
595 1.1 scottr if (sbc_ready(ncr_sc))
596 1.1 scottr goto timeout;
597 1.1 scottr W1;
598 1.1 scottr if (sbc_ready(ncr_sc))
599 1.1 scottr goto timeout;
600 1.1 scottr W4; W4; W4; W4;
601 1.1 scottr W4; W4; W4; W4;
602 1.1 scottr W4; W4; W4; W4;
603 1.1 scottr W4; W4; W4;
604 1.1 scottr len -= 64;
605 1.1 scottr }
606 1.1 scottr while (len) {
607 1.1 scottr if (sbc_ready(ncr_sc))
608 1.1 scottr goto timeout;
609 1.1 scottr W1;
610 1.1 scottr len--;
611 1.1 scottr }
612 1.1 scottr #undef W1
613 1.1 scottr #undef W4
614 1.1 scottr if (sbc_wait_dreq(ncr_sc))
615 1.13 christos printf("%s: timeout waiting for DREQ.\n",
616 1.1 scottr ncr_sc->sc_dev.dv_xname);
617 1.1 scottr
618 1.1 scottr *byte_data = 0;
619 1.1 scottr
620 1.1 scottr SCI_CLR_INTR(ncr_sc);
621 1.1 scottr *ncr_sc->sci_mode &= ~SCI_MODE_DMA;
622 1.1 scottr *ncr_sc->sci_icmd = 0;
623 1.1 scottr }
624 1.1 scottr return count - len;
625 1.1 scottr
626 1.1 scottr timeout:
627 1.13 christos printf("%s: pdma_out: timeout len=%d count=%d\n",
628 1.1 scottr ncr_sc->sc_dev.dv_xname, len, count);
629 1.1 scottr if ((*ncr_sc->sci_csr & SCI_CSR_PHASE_MATCH) == 0) {
630 1.1 scottr *ncr_sc->sci_icmd &= ~SCI_ICMD_DATA;
631 1.1 scottr --len;
632 1.1 scottr }
633 1.1 scottr
634 1.1 scottr SCI_CLR_INTR(ncr_sc);
635 1.1 scottr *ncr_sc->sci_mode &= ~SCI_MODE_DMA;
636 1.1 scottr *ncr_sc->sci_icmd = 0;
637 1.1 scottr return count - len;
638 1.1 scottr }
639 1.1 scottr
640 1.1 scottr static int
641 1.1 scottr sbc_pdma_in(ncr_sc, phase, count, data)
642 1.1 scottr struct ncr5380_softc *ncr_sc;
643 1.1 scottr int phase;
644 1.1 scottr int count;
645 1.1 scottr u_char *data;
646 1.1 scottr {
647 1.1 scottr struct sbc_softc *sc = (struct sbc_softc *)ncr_sc;
648 1.8 scottr register volatile long *long_data = (long *) sc->sc_drq_addr;
649 1.8 scottr register volatile u_char *byte_data = (u_char *) sc->sc_nodrq_addr;
650 1.1 scottr register int len = count;
651 1.1 scottr
652 1.6 scottr if (count < ncr_sc->sc_min_dma_len || (sc->sc_options & SBC_PDMA) == 0)
653 1.1 scottr return ncr5380_pio_in(ncr_sc, phase, count, data);
654 1.1 scottr
655 1.1 scottr if (sbc_wait_busy(ncr_sc) == 0) {
656 1.1 scottr *ncr_sc->sci_mode |= SCI_MODE_DMA;
657 1.1 scottr *ncr_sc->sci_icmd |= SCI_ICMD_DATA;
658 1.1 scottr *ncr_sc->sci_irecv = 0;
659 1.1 scottr
660 1.1 scottr #define R4 *((long *)data)++ = *long_data
661 1.1 scottr #define R1 *data++ = *byte_data
662 1.1 scottr while (len >= 1024) {
663 1.1 scottr if (sbc_ready(ncr_sc))
664 1.1 scottr goto timeout;
665 1.1 scottr R4; R4; R4; R4; R4; R4; R4; R4;
666 1.1 scottr R4; R4; R4; R4; R4; R4; R4; R4;
667 1.1 scottr R4; R4; R4; R4; R4; R4; R4; R4;
668 1.1 scottr R4; R4; R4; R4; R4; R4; R4; R4; /* 128 */
669 1.1 scottr if (sbc_ready(ncr_sc))
670 1.1 scottr goto timeout;
671 1.1 scottr R4; R4; R4; R4; R4; R4; R4; R4;
672 1.1 scottr R4; R4; R4; R4; R4; R4; R4; R4;
673 1.1 scottr R4; R4; R4; R4; R4; R4; R4; R4;
674 1.1 scottr R4; R4; R4; R4; R4; R4; R4; R4; /* 256 */
675 1.1 scottr if (sbc_ready(ncr_sc))
676 1.1 scottr goto timeout;
677 1.1 scottr R4; R4; R4; R4; R4; R4; R4; R4;
678 1.1 scottr R4; R4; R4; R4; R4; R4; R4; R4;
679 1.1 scottr R4; R4; R4; R4; R4; R4; R4; R4;
680 1.1 scottr R4; R4; R4; R4; R4; R4; R4; R4; /* 384 */
681 1.1 scottr if (sbc_ready(ncr_sc))
682 1.1 scottr goto timeout;
683 1.1 scottr R4; R4; R4; R4; R4; R4; R4; R4;
684 1.1 scottr R4; R4; R4; R4; R4; R4; R4; R4;
685 1.1 scottr R4; R4; R4; R4; R4; R4; R4; R4;
686 1.1 scottr R4; R4; R4; R4; R4; R4; R4; R4; /* 512 */
687 1.1 scottr if (sbc_ready(ncr_sc))
688 1.1 scottr goto timeout;
689 1.1 scottr R4; R4; R4; R4; R4; R4; R4; R4;
690 1.1 scottr R4; R4; R4; R4; R4; R4; R4; R4;
691 1.1 scottr R4; R4; R4; R4; R4; R4; R4; R4;
692 1.1 scottr R4; R4; R4; R4; R4; R4; R4; R4; /* 640 */
693 1.1 scottr if (sbc_ready(ncr_sc))
694 1.1 scottr goto timeout;
695 1.1 scottr R4; R4; R4; R4; R4; R4; R4; R4;
696 1.1 scottr R4; R4; R4; R4; R4; R4; R4; R4;
697 1.1 scottr R4; R4; R4; R4; R4; R4; R4; R4;
698 1.1 scottr R4; R4; R4; R4; R4; R4; R4; R4; /* 768 */
699 1.1 scottr if (sbc_ready(ncr_sc))
700 1.1 scottr goto timeout;
701 1.1 scottr R4; R4; R4; R4; R4; R4; R4; R4;
702 1.1 scottr R4; R4; R4; R4; R4; R4; R4; R4;
703 1.1 scottr R4; R4; R4; R4; R4; R4; R4; R4;
704 1.1 scottr R4; R4; R4; R4; R4; R4; R4; R4; /* 896 */
705 1.1 scottr if (sbc_ready(ncr_sc))
706 1.1 scottr goto timeout;
707 1.1 scottr R4; R4; R4; R4; R4; R4; R4; R4;
708 1.1 scottr R4; R4; R4; R4; R4; R4; R4; R4;
709 1.1 scottr R4; R4; R4; R4; R4; R4; R4; R4;
710 1.1 scottr R4; R4; R4; R4; R4; R4; R4; R4; /* 1024 */
711 1.1 scottr len -= 1024;
712 1.1 scottr }
713 1.1 scottr while (len >= 128) {
714 1.1 scottr if (sbc_ready(ncr_sc))
715 1.1 scottr goto timeout;
716 1.1 scottr R4; R4; R4; R4; R4; R4; R4; R4;
717 1.1 scottr R4; R4; R4; R4; R4; R4; R4; R4;
718 1.1 scottr R4; R4; R4; R4; R4; R4; R4; R4;
719 1.1 scottr R4; R4; R4; R4; R4; R4; R4; R4; /* 128 */
720 1.1 scottr len -= 128;
721 1.1 scottr }
722 1.1 scottr while (len) {
723 1.1 scottr if (sbc_ready(ncr_sc))
724 1.1 scottr goto timeout;
725 1.1 scottr R1;
726 1.1 scottr len--;
727 1.1 scottr }
728 1.1 scottr #undef R4
729 1.1 scottr #undef R1
730 1.1 scottr SCI_CLR_INTR(ncr_sc);
731 1.1 scottr *ncr_sc->sci_mode &= ~SCI_MODE_DMA;
732 1.1 scottr *ncr_sc->sci_icmd = 0;
733 1.1 scottr }
734 1.1 scottr return count - len;
735 1.1 scottr
736 1.1 scottr timeout:
737 1.13 christos printf("%s: pdma_in: timeout len=%d count=%d\n",
738 1.1 scottr ncr_sc->sc_dev.dv_xname, len, count);
739 1.1 scottr
740 1.1 scottr SCI_CLR_INTR(ncr_sc);
741 1.1 scottr *ncr_sc->sci_mode &= ~SCI_MODE_DMA;
742 1.1 scottr *ncr_sc->sci_icmd = 0;
743 1.1 scottr return count - len;
744 1.1 scottr }
745 1.1 scottr
746 1.1 scottr
747 1.1 scottr /***
748 1.1 scottr * The following code implements interrupt-driven PDMA.
749 1.1 scottr ***/
750 1.1 scottr
751 1.1 scottr /*
752 1.1 scottr * This is the meat of the PDMA transfer.
753 1.1 scottr * When we get here, we shove data as fast as the mac can take it.
754 1.1 scottr * We depend on several things:
755 1.1 scottr * * All macs after the Mac Plus that have a 5380 chip should have a general
756 1.1 scottr * logic IC that handshakes data for blind transfers.
757 1.1 scottr * * If the SCSI controller finishes sending/receiving data before we do,
758 1.1 scottr * the same general logic IC will generate a /BERR for us in short order.
759 1.1 scottr * * The fault address for said /BERR minus the base address for the
760 1.1 scottr * transfer will be the amount of data that was actually written.
761 1.1 scottr *
762 1.1 scottr * We use the nofault flag and the setjmp/longjmp in locore.s so we can
763 1.1 scottr * detect and handle the bus error for early termination of a command.
764 1.1 scottr * This is usually caused by a disconnecting target.
765 1.1 scottr */
766 1.1 scottr void
767 1.1 scottr sbc_drq_intr(p)
768 1.1 scottr void *p;
769 1.1 scottr {
770 1.1 scottr extern int *nofault, mac68k_buserr_addr;
771 1.1 scottr register struct sbc_softc *sc = (struct sbc_softc *) p;
772 1.1 scottr register struct ncr5380_softc *ncr_sc = (struct ncr5380_softc *) p;
773 1.1 scottr register struct sci_req *sr = ncr_sc->sc_current;
774 1.1 scottr register struct sbc_pdma_handle *dh = sr->sr_dma_hand;
775 1.1 scottr label_t faultbuf;
776 1.1 scottr volatile u_int32_t *long_drq;
777 1.1 scottr u_int32_t *long_data;
778 1.1 scottr volatile u_int8_t *drq;
779 1.1 scottr u_int8_t *data;
780 1.1 scottr register int count;
781 1.1 scottr int dcount, resid;
782 1.18 scottr #ifdef SBC_WRITE_HACK
783 1.8 scottr u_int8_t tmp;
784 1.18 scottr #endif
785 1.1 scottr
786 1.1 scottr /*
787 1.1 scottr * If we're not ready to xfer data, or have no more, just return.
788 1.1 scottr */
789 1.3 scottr if ((*ncr_sc->sci_csr & SCI_CSR_DREQ) == 0 || dh->dh_len == 0)
790 1.1 scottr return;
791 1.1 scottr
792 1.1 scottr #ifdef SBC_DEBUG
793 1.1 scottr if (sbc_debug & SBC_DB_INTR)
794 1.13 christos printf("%s: drq intr, dh_len=0x%x, dh_flags=0x%x\n",
795 1.1 scottr ncr_sc->sc_dev.dv_xname, dh->dh_len, dh->dh_flags);
796 1.1 scottr #endif
797 1.1 scottr
798 1.1 scottr /*
799 1.1 scottr * Setup for a possible bus error caused by SCSI controller
800 1.1 scottr * switching out of DATA-IN/OUT before we're done with the
801 1.1 scottr * current transfer.
802 1.1 scottr */
803 1.1 scottr nofault = (int *) &faultbuf;
804 1.1 scottr
805 1.1 scottr if (setjmp((label_t *) nofault)) {
806 1.1 scottr nofault = (int *) 0;
807 1.8 scottr if ((dh->dh_flags & SBC_DH_DONE) == 0) {
808 1.8 scottr count = (( (u_long) mac68k_buserr_addr
809 1.8 scottr - (u_long) sc->sc_drq_addr));
810 1.8 scottr
811 1.8 scottr if ((count < 0) || (count > dh->dh_len)) {
812 1.13 christos printf("%s: complete=0x%x (pending 0x%x)\n",
813 1.8 scottr ncr_sc->sc_dev.dv_xname, count, dh->dh_len);
814 1.8 scottr panic("something is wrong");
815 1.8 scottr }
816 1.1 scottr
817 1.8 scottr dh->dh_addr += count;
818 1.8 scottr dh->dh_len -= count;
819 1.18 scottr } else
820 1.18 scottr count = 0;
821 1.8 scottr
822 1.1 scottr #ifdef SBC_DEBUG
823 1.1 scottr if (sbc_debug & SBC_DB_INTR)
824 1.13 christos printf("%s: drq /berr, complete=0x%x (pending 0x%x)\n",
825 1.8 scottr ncr_sc->sc_dev.dv_xname, count, dh->dh_len);
826 1.1 scottr #endif
827 1.1 scottr mac68k_buserr_addr = 0;
828 1.3 scottr
829 1.1 scottr return;
830 1.1 scottr }
831 1.1 scottr
832 1.1 scottr if (dh->dh_flags & SBC_DH_OUT) { /* Data Out */
833 1.8 scottr #if notyet /* XXX */
834 1.1 scottr /*
835 1.1 scottr * Get the source address aligned.
836 1.1 scottr */
837 1.6 scottr resid =
838 1.6 scottr count = min(dh->dh_len, 4 - (((int) dh->dh_addr) & 0x3));
839 1.1 scottr if (count && count < 4) {
840 1.8 scottr drq = (volatile u_int8_t *) sc->sc_drq_addr;
841 1.1 scottr data = (u_int8_t *) dh->dh_addr;
842 1.8 scottr
843 1.1 scottr #define W1 *drq++ = *data++
844 1.1 scottr while (count) {
845 1.1 scottr W1; count--;
846 1.1 scottr }
847 1.1 scottr #undef W1
848 1.1 scottr dh->dh_addr += resid;
849 1.1 scottr dh->dh_len -= resid;
850 1.1 scottr }
851 1.1 scottr
852 1.1 scottr /*
853 1.8 scottr * Start the transfer.
854 1.1 scottr */
855 1.1 scottr while (dh->dh_len) {
856 1.1 scottr dcount = count = min(dh->dh_len, MAX_DMA_LEN);
857 1.1 scottr long_drq = (volatile u_int32_t *) sc->sc_drq_addr;
858 1.1 scottr long_data = (u_int32_t *) dh->dh_addr;
859 1.1 scottr
860 1.1 scottr #define W4 *long_drq++ = *long_data++
861 1.1 scottr while (count >= 64) {
862 1.1 scottr W4; W4; W4; W4; W4; W4; W4; W4;
863 1.1 scottr W4; W4; W4; W4; W4; W4; W4; W4; /* 64 */
864 1.1 scottr count -= 64;
865 1.1 scottr }
866 1.1 scottr while (count >= 4) {
867 1.1 scottr W4; count -= 4;
868 1.1 scottr }
869 1.1 scottr #undef W4
870 1.1 scottr data = (u_int8_t *) long_data;
871 1.1 scottr drq = (u_int8_t *) long_drq;
872 1.8 scottr #else /* notyet */
873 1.8 scottr /*
874 1.8 scottr * Start the transfer.
875 1.8 scottr */
876 1.7 scottr while (dh->dh_len) {
877 1.7 scottr dcount = count = min(dh->dh_len, MAX_DMA_LEN);
878 1.7 scottr drq = (volatile u_int8_t *) sc->sc_drq_addr;
879 1.7 scottr data = (u_int8_t *) dh->dh_addr;
880 1.8 scottr #endif /* notyet */
881 1.8 scottr
882 1.7 scottr #define W1 *drq++ = *data++
883 1.7 scottr while (count) {
884 1.7 scottr W1; count--;
885 1.7 scottr }
886 1.7 scottr #undef W1
887 1.7 scottr dh->dh_len -= dcount;
888 1.7 scottr dh->dh_addr += dcount;
889 1.7 scottr }
890 1.8 scottr dh->dh_flags |= SBC_DH_DONE;
891 1.7 scottr
892 1.18 scottr #ifdef SBC_WRITE_HACK
893 1.7 scottr /*
894 1.8 scottr * XXX -- Read a byte from the SBC to trigger a /BERR.
895 1.8 scottr * This seems to be necessary for us to notice that
896 1.8 scottr * the target has disconnected. Ick. 06 jun 1996 (sr)
897 1.7 scottr */
898 1.8 scottr if (dcount >= MAX_DMA_LEN) {
899 1.8 scottr #if 0
900 1.8 scottr while ((*ncr_sc->sci_csr & SCI_CSR_ACK) == 0)
901 1.8 scottr ;
902 1.8 scottr #endif
903 1.8 scottr drq = (volatile u_int8_t *) sc->sc_drq_addr;
904 1.8 scottr }
905 1.8 scottr tmp = *drq;
906 1.18 scottr #endif
907 1.1 scottr } else { /* Data In */
908 1.1 scottr /*
909 1.1 scottr * Get the dest address aligned.
910 1.1 scottr */
911 1.6 scottr resid =
912 1.6 scottr count = min(dh->dh_len, 4 - (((int) dh->dh_addr) & 0x3));
913 1.1 scottr if (count && count < 4) {
914 1.1 scottr data = (u_int8_t *) dh->dh_addr;
915 1.8 scottr drq = (volatile u_int8_t *) sc->sc_drq_addr;
916 1.8 scottr
917 1.1 scottr #define R1 *data++ = *drq++
918 1.1 scottr while (count) {
919 1.1 scottr R1; count--;
920 1.1 scottr }
921 1.1 scottr #undef R1
922 1.1 scottr dh->dh_addr += resid;
923 1.1 scottr dh->dh_len -= resid;
924 1.1 scottr }
925 1.1 scottr
926 1.1 scottr /*
927 1.8 scottr * Start the transfer.
928 1.1 scottr */
929 1.1 scottr while (dh->dh_len) {
930 1.1 scottr dcount = count = min(dh->dh_len, MAX_DMA_LEN);
931 1.8 scottr long_data = (u_int32_t *) dh->dh_addr;
932 1.1 scottr long_drq = (volatile u_int32_t *) sc->sc_drq_addr;
933 1.1 scottr
934 1.1 scottr #define R4 *long_data++ = *long_drq++
935 1.8 scottr while (count >= 64) {
936 1.1 scottr R4; R4; R4; R4; R4; R4; R4; R4;
937 1.1 scottr R4; R4; R4; R4; R4; R4; R4; R4; /* 64 */
938 1.8 scottr count -= 64;
939 1.1 scottr }
940 1.1 scottr while (count >= 4) {
941 1.1 scottr R4; count -= 4;
942 1.1 scottr }
943 1.1 scottr #undef R4
944 1.1 scottr data = (u_int8_t *) long_data;
945 1.8 scottr drq = (volatile u_int8_t *) long_drq;
946 1.8 scottr
947 1.1 scottr #define R1 *data++ = *drq++
948 1.1 scottr while (count) {
949 1.1 scottr R1; count--;
950 1.1 scottr }
951 1.1 scottr #undef R1
952 1.1 scottr dh->dh_len -= dcount;
953 1.1 scottr dh->dh_addr += dcount;
954 1.1 scottr }
955 1.8 scottr dh->dh_flags |= SBC_DH_DONE;
956 1.1 scottr }
957 1.1 scottr
958 1.1 scottr /*
959 1.1 scottr * OK. No bus error occurred above. Clear the nofault flag
960 1.1 scottr * so we no longer short-circuit bus errors.
961 1.1 scottr */
962 1.1 scottr nofault = (int *) 0;
963 1.7 scottr
964 1.7 scottr #ifdef SBC_DEBUG
965 1.7 scottr if (sbc_debug & (SBC_DB_REG | SBC_DB_INTR))
966 1.13 christos printf("%s: drq intr complete: csr=0x%x, bus_csr=0x%x\n",
967 1.7 scottr ncr_sc->sc_dev.dv_xname, *ncr_sc->sci_csr,
968 1.7 scottr *ncr_sc->sci_bus_csr);
969 1.7 scottr #endif
970 1.1 scottr }
971 1.1 scottr
972 1.1 scottr void
973 1.1 scottr sbc_dma_alloc(ncr_sc)
974 1.1 scottr struct ncr5380_softc *ncr_sc;
975 1.1 scottr {
976 1.1 scottr struct sbc_softc *sc = (struct sbc_softc *) ncr_sc;
977 1.1 scottr struct sci_req *sr = ncr_sc->sc_current;
978 1.1 scottr struct scsi_xfer *xs = sr->sr_xs;
979 1.1 scottr struct sbc_pdma_handle *dh;
980 1.1 scottr int i, xlen;
981 1.1 scottr
982 1.6 scottr #ifdef DIAGNOSTIC
983 1.1 scottr if (sr->sr_dma_hand != NULL)
984 1.1 scottr panic("sbc_dma_alloc: already have PDMA handle");
985 1.1 scottr #endif
986 1.1 scottr
987 1.1 scottr /* Polled transfers shouldn't allocate a PDMA handle. */
988 1.1 scottr if (sr->sr_flags & SR_IMMED)
989 1.1 scottr return;
990 1.1 scottr
991 1.1 scottr xlen = ncr_sc->sc_datalen;
992 1.1 scottr
993 1.1 scottr /* Make sure our caller checked sc_min_dma_len. */
994 1.1 scottr if (xlen < MIN_DMA_LEN)
995 1.1 scottr panic("sbc_dma_alloc: len=0x%x\n", xlen);
996 1.1 scottr
997 1.1 scottr /*
998 1.1 scottr * Find free PDMA handle. Guaranteed to find one since we
999 1.1 scottr * have as many PDMA handles as the driver has processes.
1000 1.1 scottr * (instances?)
1001 1.1 scottr */
1002 1.1 scottr for (i = 0; i < SCI_OPENINGS; i++) {
1003 1.1 scottr if ((sc->sc_pdma[i].dh_flags & SBC_DH_BUSY) == 0)
1004 1.1 scottr goto found;
1005 1.1 scottr }
1006 1.1 scottr panic("sbc: no free PDMA handles");
1007 1.1 scottr found:
1008 1.1 scottr dh = &sc->sc_pdma[i];
1009 1.1 scottr dh->dh_flags = SBC_DH_BUSY;
1010 1.1 scottr dh->dh_addr = ncr_sc->sc_dataptr;
1011 1.1 scottr dh->dh_len = xlen;
1012 1.1 scottr
1013 1.1 scottr /* Copy the 'write' flag for convenience. */
1014 1.1 scottr if (xs->flags & SCSI_DATA_OUT)
1015 1.1 scottr dh->dh_flags |= SBC_DH_OUT;
1016 1.1 scottr
1017 1.1 scottr sr->sr_dma_hand = dh;
1018 1.1 scottr }
1019 1.1 scottr
1020 1.1 scottr void
1021 1.1 scottr sbc_dma_free(ncr_sc)
1022 1.1 scottr struct ncr5380_softc *ncr_sc;
1023 1.1 scottr {
1024 1.1 scottr struct sci_req *sr = ncr_sc->sc_current;
1025 1.1 scottr struct sbc_pdma_handle *dh = sr->sr_dma_hand;
1026 1.1 scottr
1027 1.6 scottr #ifdef DIAGNOSTIC
1028 1.1 scottr if (sr->sr_dma_hand == NULL)
1029 1.1 scottr panic("sbc_dma_free: no DMA handle");
1030 1.1 scottr #endif
1031 1.1 scottr
1032 1.1 scottr if (ncr_sc->sc_state & NCR_DOINGDMA)
1033 1.1 scottr panic("sbc_dma_free: free while in progress");
1034 1.1 scottr
1035 1.1 scottr if (dh->dh_flags & SBC_DH_BUSY) {
1036 1.1 scottr dh->dh_flags = 0;
1037 1.1 scottr dh->dh_addr = NULL;
1038 1.1 scottr dh->dh_len = 0;
1039 1.1 scottr }
1040 1.1 scottr sr->sr_dma_hand = NULL;
1041 1.1 scottr }
1042 1.1 scottr
1043 1.1 scottr void
1044 1.1 scottr sbc_dma_poll(ncr_sc)
1045 1.1 scottr struct ncr5380_softc *ncr_sc;
1046 1.1 scottr {
1047 1.1 scottr struct sci_req *sr = ncr_sc->sc_current;
1048 1.1 scottr
1049 1.3 scottr /*
1050 1.3 scottr * We shouldn't arrive here; if SR_IMMED is set, then
1051 1.3 scottr * dma_alloc() should have refused to allocate a handle
1052 1.3 scottr * for the transfer. This forces the polled PDMA code
1053 1.3 scottr * to handle the request...
1054 1.3 scottr */
1055 1.6 scottr #ifdef SBC_DEBUG
1056 1.1 scottr if (sbc_debug & SBC_DB_DMA)
1057 1.13 christos printf("%s: lost DRQ interrupt?\n", ncr_sc->sc_dev.dv_xname);
1058 1.1 scottr #endif
1059 1.3 scottr sr->sr_flags |= SR_OVERDUE;
1060 1.1 scottr }
1061 1.1 scottr
1062 1.1 scottr void
1063 1.1 scottr sbc_dma_setup(ncr_sc)
1064 1.1 scottr struct ncr5380_softc *ncr_sc;
1065 1.1 scottr {
1066 1.1 scottr /* Not needed; we don't have real DMA */
1067 1.1 scottr }
1068 1.1 scottr
1069 1.1 scottr void
1070 1.1 scottr sbc_dma_start(ncr_sc)
1071 1.1 scottr struct ncr5380_softc *ncr_sc;
1072 1.1 scottr {
1073 1.7 scottr register struct sbc_softc *sc = (struct sbc_softc *) ncr_sc;
1074 1.1 scottr struct sci_req *sr = ncr_sc->sc_current;
1075 1.1 scottr struct sbc_pdma_handle *dh = sr->sr_dma_hand;
1076 1.1 scottr
1077 1.1 scottr /*
1078 1.7 scottr * Match bus phase, clear pending interrupts, set DMA mode, and
1079 1.7 scottr * assert data bus (for writing only), then start the transfer.
1080 1.1 scottr */
1081 1.1 scottr if (dh->dh_flags & SBC_DH_OUT) {
1082 1.1 scottr *ncr_sc->sci_tcmd = PHASE_DATA_OUT;
1083 1.1 scottr SCI_CLR_INTR(ncr_sc);
1084 1.7 scottr *sc->sc_iflag = 0x80 | (V2IF_SCSIIRQ | V2IF_SCSIDRQ);
1085 1.1 scottr *ncr_sc->sci_mode |= SCI_MODE_DMA;
1086 1.1 scottr *ncr_sc->sci_icmd = SCI_ICMD_DATA;
1087 1.1 scottr *ncr_sc->sci_dma_send = 0;
1088 1.1 scottr } else {
1089 1.1 scottr *ncr_sc->sci_tcmd = PHASE_DATA_IN;
1090 1.1 scottr SCI_CLR_INTR(ncr_sc);
1091 1.7 scottr *sc->sc_iflag = 0x80 | (V2IF_SCSIIRQ | V2IF_SCSIDRQ);
1092 1.1 scottr *ncr_sc->sci_mode |= SCI_MODE_DMA;
1093 1.1 scottr *ncr_sc->sci_icmd = 0;
1094 1.1 scottr *ncr_sc->sci_irecv = 0;
1095 1.1 scottr }
1096 1.3 scottr ncr_sc->sc_state |= NCR_DOINGDMA;
1097 1.1 scottr
1098 1.6 scottr #ifdef SBC_DEBUG
1099 1.1 scottr if (sbc_debug & SBC_DB_DMA)
1100 1.13 christos printf("%s: PDMA started, va=%p, len=0x%x\n",
1101 1.1 scottr ncr_sc->sc_dev.dv_xname, dh->dh_addr, dh->dh_len);
1102 1.1 scottr #endif
1103 1.1 scottr }
1104 1.1 scottr
1105 1.1 scottr void
1106 1.1 scottr sbc_dma_eop(ncr_sc)
1107 1.1 scottr struct ncr5380_softc *ncr_sc;
1108 1.1 scottr {
1109 1.1 scottr /* Not used; the EOP pin is wired high (GMFH, pp. 389-390) */
1110 1.1 scottr }
1111 1.1 scottr
1112 1.1 scottr void
1113 1.1 scottr sbc_dma_stop(ncr_sc)
1114 1.1 scottr struct ncr5380_softc *ncr_sc;
1115 1.1 scottr {
1116 1.7 scottr register struct sbc_softc *sc = (struct sbc_softc *) ncr_sc;
1117 1.1 scottr struct sci_req *sr = ncr_sc->sc_current;
1118 1.1 scottr struct sbc_pdma_handle *dh = sr->sr_dma_hand;
1119 1.1 scottr register int ntrans;
1120 1.1 scottr
1121 1.1 scottr if ((ncr_sc->sc_state & NCR_DOINGDMA) == 0) {
1122 1.1 scottr #ifdef SBC_DEBUG
1123 1.1 scottr if (sbc_debug & SBC_DB_DMA)
1124 1.13 christos printf("%s: dma_stop: DMA not running\n",
1125 1.1 scottr ncr_sc->sc_dev.dv_xname);
1126 1.1 scottr #endif
1127 1.1 scottr return;
1128 1.1 scottr }
1129 1.1 scottr ncr_sc->sc_state &= ~NCR_DOINGDMA;
1130 1.1 scottr
1131 1.3 scottr if ((ncr_sc->sc_state & NCR_ABORTING) == 0) {
1132 1.1 scottr ntrans = ncr_sc->sc_datalen - dh->dh_len;
1133 1.1 scottr
1134 1.1 scottr #ifdef SBC_DEBUG
1135 1.1 scottr if (sbc_debug & SBC_DB_DMA)
1136 1.13 christos printf("%s: dma_stop: ntrans=0x%x\n",
1137 1.1 scottr ncr_sc->sc_dev.dv_xname, ntrans);
1138 1.1 scottr #endif
1139 1.1 scottr
1140 1.1 scottr if (ntrans > ncr_sc->sc_datalen)
1141 1.1 scottr panic("sbc_dma_stop: excess transfer\n");
1142 1.1 scottr
1143 1.1 scottr /* Adjust data pointer */
1144 1.1 scottr ncr_sc->sc_dataptr += ntrans;
1145 1.1 scottr ncr_sc->sc_datalen -= ntrans;
1146 1.1 scottr
1147 1.1 scottr /* Clear any pending interrupts. */
1148 1.1 scottr SCI_CLR_INTR(ncr_sc);
1149 1.8 scottr *sc->sc_iflag = 0x80 | V2IF_SCSIIRQ;
1150 1.1 scottr }
1151 1.1 scottr
1152 1.1 scottr /* Put SBIC back into PIO mode. */
1153 1.1 scottr *ncr_sc->sci_mode &= ~SCI_MODE_DMA;
1154 1.1 scottr *ncr_sc->sci_icmd = 0;
1155 1.1 scottr
1156 1.1 scottr #ifdef SBC_DEBUG
1157 1.3 scottr if (sbc_debug & SBC_DB_REG)
1158 1.13 christos printf("%s: dma_stop: csr=0x%x, bus_csr=0x%x\n",
1159 1.1 scottr ncr_sc->sc_dev.dv_xname, *ncr_sc->sci_csr,
1160 1.1 scottr *ncr_sc->sci_bus_csr);
1161 1.1 scottr #endif
1162 1.1 scottr }
1163