Home | History | Annotate | Line # | Download | only in dev
sbc.c revision 1.23
      1  1.23    scottr /*	$NetBSD: sbc.c,v 1.23 1997/04/07 05:48:35 scottr Exp $	*/
      2   1.1    scottr 
      3   1.1    scottr /*
      4  1.19    scottr  * Copyright (C) 1996 Scott Reynolds.  All rights reserved.
      5   1.1    scottr  *
      6   1.1    scottr  * Redistribution and use in source and binary forms, with or without
      7   1.1    scottr  * modification, are permitted provided that the following conditions
      8   1.1    scottr  * are met:
      9   1.1    scottr  * 1. Redistributions of source code must retain the above copyright
     10   1.1    scottr  *    notice, this list of conditions and the following disclaimer.
     11   1.1    scottr  * 2. Redistributions in binary form must reproduce the above copyright
     12   1.1    scottr  *    notice, this list of conditions and the following disclaimer in the
     13   1.1    scottr  *    documentation and/or other materials provided with the distribution.
     14  1.19    scottr  * 3. All advertising materials mentioning features or use of this software
     15  1.19    scottr  *    must display the following acknowledgement:
     16  1.19    scottr  *      This product includes software developed by Scott Reynolds for
     17  1.19    scottr  *      the NetBSD Project.
     18  1.19    scottr  * 4. The name of the author may not be used to endorse or promote products
     19  1.19    scottr  *    derived from this software without specific prior written permission
     20   1.1    scottr  *
     21  1.19    scottr  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     22   1.1    scottr  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     23   1.1    scottr  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     24  1.19    scottr  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     25   1.1    scottr  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     26   1.1    scottr  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     27   1.1    scottr  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     28   1.1    scottr  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     29   1.1    scottr  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     30   1.1    scottr  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     31   1.1    scottr  */
     32   1.1    scottr 
     33   1.1    scottr /*
     34   1.1    scottr  * This file contains only the machine-dependent parts of the mac68k
     35   1.1    scottr  * NCR 5380 SCSI driver.  (Autoconfig stuff and PDMA functions.)
     36   1.1    scottr  * The machine-independent parts are in ncr5380sbc.c
     37   1.1    scottr  *
     38   1.1    scottr  * Supported hardware includes:
     39   1.1    scottr  * Macintosh II family 5380-based controller
     40   1.1    scottr  *
     41   1.1    scottr  * Credits, history:
     42   1.1    scottr  *
     43   1.1    scottr  * Scott Reynolds wrote this module, based on work by Allen Briggs
     44   1.9    scottr  * (mac68k), Gordon W. Ross and David Jones (sun3), and Leo Weppelman
     45   1.9    scottr  * (atari).  Thanks to Allen for supplying crucial interpretation of the
     46   1.9    scottr  * NetBSD/mac68k 1.1 'ncrscsi' driver.  Also, Allen, Gordon, and Jason
     47   1.9    scottr  * Thorpe all helped to refine this code, and were considerable sources
     48   1.9    scottr  * of moral support.
     49   1.1    scottr  */
     50   1.1    scottr 
     51   1.1    scottr #include <sys/types.h>
     52   1.1    scottr #include <sys/param.h>
     53   1.1    scottr #include <sys/systm.h>
     54   1.1    scottr #include <sys/kernel.h>
     55   1.1    scottr #include <sys/errno.h>
     56   1.1    scottr #include <sys/device.h>
     57   1.1    scottr #include <sys/buf.h>
     58   1.1    scottr #include <sys/proc.h>
     59   1.1    scottr #include <sys/user.h>
     60   1.1    scottr 
     61   1.1    scottr #include <scsi/scsi_all.h>
     62   1.1    scottr #include <scsi/scsi_debug.h>
     63   1.1    scottr #include <scsi/scsiconf.h>
     64   1.1    scottr 
     65   1.1    scottr #include <dev/ic/ncr5380reg.h>
     66   1.1    scottr #include <dev/ic/ncr5380var.h>
     67   1.1    scottr 
     68   1.8    scottr #include <machine/cpu.h>
     69   1.1    scottr #include <machine/viareg.h>
     70   1.1    scottr 
     71   1.2    scottr #include "sbcreg.h"
     72  1.22    scottr #include "sbcvar.h"
     73   1.1    scottr 
     74  1.22    scottr int	sbc_debug = 0 /* | SBC_DB_INTR | SBC_DB_DMA */;
     75  1.22    scottr int	sbc_link_flags = 0 /* | SDEV_DB2 */;
     76  1.22    scottr int	sbc_options = SBC_PDMA;
     77   1.1    scottr 
     78   1.1    scottr static	void	sbc_minphys __P((struct buf *bp));
     79   1.1    scottr 
     80  1.22    scottr struct scsi_adapter	sbc_ops = {
     81   1.1    scottr 	ncr5380_scsi_cmd,		/* scsi_cmd()		*/
     82   1.1    scottr 	sbc_minphys,			/* scsi_minphys()	*/
     83   1.1    scottr 	NULL,				/* open_target_lu()	*/
     84   1.1    scottr 	NULL,				/* close_target_lu()	*/
     85   1.1    scottr };
     86   1.1    scottr 
     87   1.1    scottr /* This is copied from julian's bt driver */
     88   1.1    scottr /* "so we have a default dev struct for our link struct." */
     89  1.22    scottr struct scsi_device sbc_dev = {
     90   1.1    scottr 	NULL,		/* Use default error handler.	    */
     91   1.1    scottr 	NULL,		/* Use default start handler.		*/
     92   1.1    scottr 	NULL,		/* Use default async handler.	    */
     93   1.1    scottr 	NULL,		/* Use default "done" routine.	    */
     94   1.1    scottr };
     95   1.1    scottr 
     96   1.1    scottr struct cfdriver sbc_cd = {
     97   1.1    scottr 	NULL, "sbc", DV_DULL
     98   1.1    scottr };
     99   1.1    scottr 
    100  1.22    scottr static	int	sbc_ready __P((struct ncr5380_softc *));
    101  1.23    scottr static	void	sbc_wait_not_req __P((struct ncr5380_softc *));
    102   1.1    scottr 
    103   1.1    scottr static void
    104   1.1    scottr sbc_minphys(struct buf *bp)
    105   1.1    scottr {
    106   1.1    scottr 	if (bp->b_bcount > MAX_DMA_LEN)
    107   1.1    scottr 		bp->b_bcount = MAX_DMA_LEN;
    108   1.1    scottr 	return (minphys(bp));
    109   1.1    scottr }
    110   1.1    scottr 
    111   1.1    scottr 
    112   1.1    scottr /***
    113   1.1    scottr  * General support for Mac-specific SCSI logic.
    114   1.1    scottr  ***/
    115   1.1    scottr 
    116   1.1    scottr void
    117   1.1    scottr sbc_irq_intr(p)
    118   1.1    scottr 	void *p;
    119   1.1    scottr {
    120  1.23    scottr 	struct ncr5380_softc *ncr_sc = p;
    121  1.23    scottr 	int claimed = 0;
    122   1.1    scottr 
    123   1.1    scottr 	/* How we ever arrive here without IRQ set is a mystery... */
    124   1.1    scottr 	if (*ncr_sc->sci_csr & SCI_CSR_INT) {
    125   1.3    scottr #ifdef SBC_DEBUG
    126   1.3    scottr 		if (sbc_debug & SBC_DB_INTR)
    127   1.3    scottr 			decode_5380_intr(ncr_sc);
    128   1.3    scottr #endif
    129   1.1    scottr 		claimed = ncr5380_intr(ncr_sc);
    130   1.1    scottr 		if (!claimed) {
    131   1.1    scottr 			if (((*ncr_sc->sci_csr & ~SCI_CSR_PHASE_MATCH) == SCI_CSR_INT)
    132   1.3    scottr 			    && ((*ncr_sc->sci_bus_csr & ~SCI_BUS_RST) == 0))
    133   1.1    scottr 				SCI_CLR_INTR(ncr_sc);	/* RST interrupt */
    134   1.1    scottr #ifdef SBC_DEBUG
    135   1.1    scottr 			else {
    136  1.13  christos 				printf("%s: spurious intr\n",
    137   1.1    scottr 				    ncr_sc->sc_dev.dv_xname);
    138   1.3    scottr 				SBC_BREAK;
    139   1.1    scottr 			}
    140   1.1    scottr #endif
    141   1.1    scottr 		}
    142   1.1    scottr 	}
    143   1.1    scottr }
    144   1.1    scottr 
    145   1.3    scottr #ifdef SBC_DEBUG
    146   1.3    scottr void
    147   1.3    scottr decode_5380_intr(ncr_sc)
    148   1.3    scottr 	struct ncr5380_softc *ncr_sc;
    149   1.3    scottr {
    150  1.23    scottr 	u_char csr = *ncr_sc->sci_csr;
    151  1.23    scottr 	u_char bus_csr = *ncr_sc->sci_bus_csr;
    152   1.3    scottr 
    153   1.3    scottr 	if (((csr & ~(SCI_CSR_PHASE_MATCH | SCI_CSR_ATN)) == SCI_CSR_INT) &&
    154   1.3    scottr 	    ((bus_csr & ~(SCI_BUS_MSG | SCI_BUS_CD | SCI_BUS_IO | SCI_BUS_DBP)) == SCI_BUS_SEL)) {
    155   1.3    scottr 		if (csr & SCI_BUS_IO)
    156  1.13  christos 			printf("%s: reselect\n", ncr_sc->sc_dev.dv_xname);
    157   1.3    scottr 		else
    158  1.13  christos 			printf("%s: select\n", ncr_sc->sc_dev.dv_xname);
    159   1.3    scottr 	} else if (((csr & ~SCI_CSR_ACK) == (SCI_CSR_DONE | SCI_CSR_INT)) &&
    160   1.3    scottr 	    ((bus_csr & (SCI_BUS_RST | SCI_BUS_BSY | SCI_BUS_SEL)) == SCI_BUS_BSY))
    161  1.13  christos 		printf("%s: dma eop\n", ncr_sc->sc_dev.dv_xname);
    162   1.3    scottr 	else if (((csr & ~SCI_CSR_PHASE_MATCH) == SCI_CSR_INT) &&
    163   1.3    scottr 	    ((bus_csr & ~SCI_BUS_RST) == 0))
    164  1.13  christos 		printf("%s: bus reset\n", ncr_sc->sc_dev.dv_xname);
    165   1.3    scottr 	else if (((csr & ~(SCI_CSR_DREQ | SCI_CSR_ATN | SCI_CSR_ACK)) == (SCI_CSR_PERR | SCI_CSR_INT | SCI_CSR_PHASE_MATCH)) &&
    166   1.3    scottr 	    ((bus_csr & (SCI_BUS_RST | SCI_BUS_BSY | SCI_BUS_SEL)) == SCI_BUS_BSY))
    167  1.13  christos 		printf("%s: parity error\n", ncr_sc->sc_dev.dv_xname);
    168   1.3    scottr 	else if (((csr & ~SCI_CSR_ATN) == SCI_CSR_INT) &&
    169   1.3    scottr 	    ((bus_csr & (SCI_BUS_RST | SCI_BUS_BSY | SCI_BUS_REQ | SCI_BUS_SEL)) == (SCI_BUS_BSY | SCI_BUS_REQ)))
    170  1.13  christos 		printf("%s: phase mismatch\n", ncr_sc->sc_dev.dv_xname);
    171   1.3    scottr 	else if (((csr & ~SCI_CSR_PHASE_MATCH) == (SCI_CSR_INT | SCI_CSR_DISC)) &&
    172   1.3    scottr 	    (bus_csr == 0))
    173  1.13  christos 		printf("%s: disconnect\n", ncr_sc->sc_dev.dv_xname);
    174   1.3    scottr 	else
    175  1.13  christos 		printf("%s: unknown intr: csr=%x, bus_csr=%x\n",
    176   1.3    scottr 		    ncr_sc->sc_dev.dv_xname, csr, bus_csr);
    177   1.3    scottr }
    178   1.3    scottr #endif
    179   1.1    scottr 
    180   1.8    scottr 
    181   1.1    scottr /***
    182   1.1    scottr  * The following code implements polled PDMA.
    183   1.1    scottr  ***/
    184   1.1    scottr 
    185  1.23    scottr #define	TIMEOUT	5000000			/* x 2 usec = 10 sec */
    186  1.23    scottr 
    187  1.23    scottr static __inline__ int
    188  1.23    scottr sbc_ready(sc)
    189  1.23    scottr 	struct ncr5380_softc *sc;
    190   1.1    scottr {
    191  1.23    scottr 	int i = TIMEOUT;
    192  1.23    scottr 
    193  1.23    scottr 	for (;;) {
    194  1.23    scottr 		if ((*sc->sci_csr & (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) ==
    195  1.23    scottr 		    (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH))
    196  1.23    scottr 			return 1;
    197  1.23    scottr 		if (((*sc->sci_csr & SCI_CSR_PHASE_MATCH) == 0) ||
    198  1.23    scottr 		    (SCI_BUSY(sc) == 0))
    199  1.23    scottr 			return 0;
    200  1.23    scottr 		if (--i < 0)
    201  1.23    scottr 			break;
    202  1.23    scottr 		delay(2);
    203  1.23    scottr 	}
    204   1.1    scottr 
    205  1.23    scottr 	printf("%s: ready timeout\n", sc->sc_dev.dv_xname);
    206  1.23    scottr 	return 0;
    207  1.23    scottr }
    208   1.1    scottr 
    209  1.23    scottr static __inline__ void
    210  1.23    scottr sbc_wait_not_req(sc)
    211  1.23    scottr 	struct ncr5380_softc *sc;
    212  1.23    scottr {
    213  1.23    scottr 	int i = TIMEOUT;
    214   1.1    scottr 
    215  1.23    scottr 	for (;;) {
    216  1.23    scottr 		if ((*sc->sci_bus_csr & SCI_BUS_REQ) == 0 ||
    217  1.23    scottr 		    (*sc->sci_csr & SCI_CSR_PHASE_MATCH) == 0 ||
    218  1.23    scottr 		    SCI_BUSY(sc) == 0) {
    219  1.23    scottr 			return;
    220   1.1    scottr 		}
    221  1.23    scottr 		if (--i < 0)
    222  1.23    scottr 			break;
    223  1.23    scottr 		delay(2);
    224  1.23    scottr 	}
    225  1.23    scottr 	printf("%s: pdma not_req timeout\n", sc->sc_dev.dv_xname);
    226  1.23    scottr }
    227   1.1    scottr 
    228  1.23    scottr int
    229  1.23    scottr sbc_pdma_in(ncr_sc, phase, datalen, data)
    230  1.23    scottr 	struct ncr5380_softc *ncr_sc;
    231  1.23    scottr 	int phase, datalen;
    232  1.23    scottr 	u_char *data;
    233  1.23    scottr {
    234  1.23    scottr 	struct sbc_softc *sc = (struct sbc_softc *)ncr_sc;
    235  1.23    scottr 	volatile long *long_data = (long *)sc->sc_drq_addr;
    236  1.23    scottr 	volatile u_char *byte_data = (u_char *)sc->sc_nodrq_addr;
    237  1.23    scottr 	int resid, s;
    238  1.23    scottr 
    239  1.23    scottr 	s = splbio();
    240  1.23    scottr 	*ncr_sc->sci_mode |= SCI_MODE_DMA;
    241  1.23    scottr 	*ncr_sc->sci_irecv = 0;
    242   1.1    scottr 
    243  1.23    scottr #define R4	*((long *)data)++ = *long_data
    244  1.23    scottr #define R1	*data++ = *byte_data
    245  1.23    scottr 	for (resid = datalen; resid >= 128; resid -= 128) {
    246  1.23    scottr 		if (sbc_ready(ncr_sc) == 0)
    247  1.23    scottr 			goto interrupt;
    248  1.23    scottr 		R4; R4; R4; R4; R4; R4; R4; R4;
    249  1.23    scottr 		R4; R4; R4; R4; R4; R4; R4; R4;
    250  1.23    scottr 		R4; R4; R4; R4; R4; R4; R4; R4;
    251  1.23    scottr 		R4; R4; R4; R4; R4; R4; R4; R4;
    252  1.23    scottr 	}
    253  1.23    scottr 	while (resid) {
    254  1.23    scottr 		if (sbc_ready(ncr_sc) == 0)
    255  1.23    scottr 			goto interrupt;
    256  1.23    scottr 		R1;
    257  1.23    scottr 		resid--;
    258   1.1    scottr 	}
    259  1.23    scottr #undef R4
    260  1.23    scottr #undef R1
    261   1.1    scottr 
    262  1.23    scottr 	sbc_wait_not_req(ncr_sc);
    263  1.23    scottr interrupt:
    264   1.1    scottr 	SCI_CLR_INTR(ncr_sc);
    265   1.1    scottr 	*ncr_sc->sci_mode &= ~SCI_MODE_DMA;
    266  1.23    scottr 	splx(s);
    267  1.23    scottr 	return datalen - resid;
    268   1.1    scottr }
    269   1.1    scottr 
    270  1.22    scottr int
    271  1.23    scottr sbc_pdma_out(ncr_sc, phase, datalen, data)
    272   1.1    scottr 	struct ncr5380_softc *ncr_sc;
    273  1.23    scottr 	int phase, datalen;
    274   1.1    scottr 	u_char *data;
    275   1.1    scottr {
    276   1.1    scottr 	struct sbc_softc *sc = (struct sbc_softc *)ncr_sc;
    277  1.23    scottr 	volatile long *long_data = (long *)sc->sc_drq_addr;
    278  1.23    scottr 	volatile u_char *byte_data = (u_char *)sc->sc_nodrq_addr;
    279  1.23    scottr 	int i, s, resid;
    280  1.23    scottr 	u_char icmd;
    281  1.23    scottr 
    282  1.23    scottr 	s = splbio();
    283  1.23    scottr 	icmd = *(ncr_sc->sci_icmd) & SCI_ICMD_RMASK;
    284  1.23    scottr 	*ncr_sc->sci_icmd = icmd | SCI_ICMD_DATA;
    285  1.23    scottr 	*ncr_sc->sci_mode |= SCI_MODE_DMA;
    286  1.23    scottr 	*ncr_sc->sci_dma_send = 0;
    287  1.23    scottr 
    288  1.23    scottr 	resid = datalen;
    289  1.23    scottr 	if (sbc_ready(ncr_sc) == 0)
    290  1.23    scottr 		goto interrupt;
    291   1.1    scottr 
    292  1.23    scottr #define W1	*byte_data = *data++
    293  1.23    scottr #define W4	*long_data = *((long*)data)++
    294  1.23    scottr 	while (resid >= 64) {
    295  1.23    scottr 		if (sbc_ready(ncr_sc) == 0)
    296  1.23    scottr 			goto interrupt;
    297  1.23    scottr 		W1;
    298  1.23    scottr 		resid--;
    299  1.23    scottr 		if (sbc_ready(ncr_sc) == 0)
    300  1.23    scottr 			goto interrupt;
    301  1.23    scottr 		W1;
    302  1.23    scottr 		resid--;
    303  1.23    scottr 		if (sbc_ready(ncr_sc) == 0)
    304  1.23    scottr 			goto interrupt;
    305  1.23    scottr 		W1;
    306  1.23    scottr 		resid--;
    307  1.23    scottr 		if (sbc_ready(ncr_sc) == 0)
    308  1.23    scottr 			goto interrupt;
    309  1.23    scottr 		W1;
    310  1.23    scottr 		resid--;
    311  1.23    scottr 		if (sbc_ready(ncr_sc) == 0)
    312  1.23    scottr 			goto interrupt;
    313  1.23    scottr 		W4; W4; W4; W4;
    314  1.23    scottr 		W4; W4; W4; W4;
    315  1.23    scottr 		W4; W4; W4; W4;
    316  1.23    scottr 		W4; W4; W4;
    317  1.23    scottr 		resid -= 60;
    318  1.23    scottr 	}
    319  1.23    scottr 	for (; resid; resid--) {
    320  1.23    scottr 		if (sbc_ready(ncr_sc) == 0)
    321  1.23    scottr 			goto interrupt;
    322  1.23    scottr 		W1;
    323  1.23    scottr 	}
    324  1.23    scottr #undef  W1
    325  1.23    scottr #undef  W4
    326   1.1    scottr 
    327  1.23    scottr 	for (i = TIMEOUT; i > 0; i--) {
    328  1.23    scottr 		if ((*ncr_sc->sci_csr & (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH))
    329  1.23    scottr 		    != SCI_CSR_DREQ)
    330  1.23    scottr 			break;
    331   1.1    scottr 	}
    332  1.23    scottr 	if (i != 0)
    333  1.23    scottr 		*byte_data = 0;
    334  1.23    scottr 	else
    335  1.23    scottr 		printf("%s: timeout waiting for final SCI_DSR_DREQ.\n",
    336  1.23    scottr 			ncr_sc->sc_dev.dv_xname);
    337   1.1    scottr 
    338  1.23    scottr 	sbc_wait_not_req(ncr_sc);
    339  1.23    scottr interrupt:
    340   1.1    scottr 	SCI_CLR_INTR(ncr_sc);
    341   1.1    scottr 	*ncr_sc->sci_mode &= ~SCI_MODE_DMA;
    342  1.23    scottr 	*ncr_sc->sci_icmd = icmd;
    343  1.23    scottr 	splx(s);
    344  1.23    scottr 	return (datalen - resid);
    345   1.1    scottr }
    346   1.1    scottr 
    347   1.1    scottr 
    348   1.1    scottr /***
    349   1.1    scottr  * The following code implements interrupt-driven PDMA.
    350   1.1    scottr  ***/
    351   1.1    scottr 
    352   1.1    scottr /*
    353   1.1    scottr  * This is the meat of the PDMA transfer.
    354   1.1    scottr  * When we get here, we shove data as fast as the mac can take it.
    355   1.1    scottr  * We depend on several things:
    356   1.1    scottr  *   * All macs after the Mac Plus that have a 5380 chip should have a general
    357   1.1    scottr  *     logic IC that handshakes data for blind transfers.
    358   1.1    scottr  *   * If the SCSI controller finishes sending/receiving data before we do,
    359   1.1    scottr  *     the same general logic IC will generate a /BERR for us in short order.
    360   1.1    scottr  *   * The fault address for said /BERR minus the base address for the
    361   1.1    scottr  *     transfer will be the amount of data that was actually written.
    362   1.1    scottr  *
    363   1.1    scottr  * We use the nofault flag and the setjmp/longjmp in locore.s so we can
    364   1.1    scottr  * detect and handle the bus error for early termination of a command.
    365   1.1    scottr  * This is usually caused by a disconnecting target.
    366   1.1    scottr  */
    367   1.1    scottr void
    368   1.1    scottr sbc_drq_intr(p)
    369   1.1    scottr 	void *p;
    370   1.1    scottr {
    371  1.23    scottr 	extern int *nofault, mac68k_buserr_addr;
    372  1.23    scottr 	struct sbc_softc *sc = (struct sbc_softc *) p;
    373  1.23    scottr 	struct ncr5380_softc *ncr_sc = (struct ncr5380_softc *) p;
    374  1.23    scottr 	struct sci_req *sr = ncr_sc->sc_current;
    375  1.23    scottr 	struct sbc_pdma_handle *dh = sr->sr_dma_hand;
    376  1.23    scottr 	label_t faultbuf;
    377  1.23    scottr 	volatile u_int32_t *long_drq;
    378  1.23    scottr 	u_int32_t *long_data;
    379  1.23    scottr 	volatile u_int8_t *drq;
    380  1.23    scottr 	u_int8_t *data;
    381  1.23    scottr 	int count, dcount, resid;
    382  1.18    scottr #ifdef SBC_WRITE_HACK
    383  1.23    scottr 	u_int8_t tmp;
    384  1.18    scottr #endif
    385   1.1    scottr 
    386   1.1    scottr 	/*
    387   1.1    scottr 	 * If we're not ready to xfer data, or have no more, just return.
    388   1.1    scottr 	 */
    389   1.3    scottr 	if ((*ncr_sc->sci_csr & SCI_CSR_DREQ) == 0 || dh->dh_len == 0)
    390   1.1    scottr 		return;
    391   1.1    scottr 
    392   1.1    scottr #ifdef SBC_DEBUG
    393   1.1    scottr 	if (sbc_debug & SBC_DB_INTR)
    394  1.13  christos 		printf("%s: drq intr, dh_len=0x%x, dh_flags=0x%x\n",
    395   1.1    scottr 		    ncr_sc->sc_dev.dv_xname, dh->dh_len, dh->dh_flags);
    396   1.1    scottr #endif
    397   1.1    scottr 
    398   1.1    scottr 	/*
    399   1.1    scottr 	 * Setup for a possible bus error caused by SCSI controller
    400   1.1    scottr 	 * switching out of DATA-IN/OUT before we're done with the
    401   1.1    scottr 	 * current transfer.
    402   1.1    scottr 	 */
    403   1.1    scottr 	nofault = (int *) &faultbuf;
    404   1.1    scottr 
    405   1.1    scottr 	if (setjmp((label_t *) nofault)) {
    406   1.1    scottr 		nofault = (int *) 0;
    407   1.8    scottr 		if ((dh->dh_flags & SBC_DH_DONE) == 0) {
    408   1.8    scottr 			count = ((  (u_long) mac68k_buserr_addr
    409   1.8    scottr 				  - (u_long) sc->sc_drq_addr));
    410   1.8    scottr 
    411   1.8    scottr 			if ((count < 0) || (count > dh->dh_len)) {
    412  1.13  christos 				printf("%s: complete=0x%x (pending 0x%x)\n",
    413   1.8    scottr 				    ncr_sc->sc_dev.dv_xname, count, dh->dh_len);
    414   1.8    scottr 				panic("something is wrong");
    415   1.8    scottr 			}
    416   1.1    scottr 
    417   1.8    scottr 			dh->dh_addr += count;
    418   1.8    scottr 			dh->dh_len -= count;
    419  1.18    scottr 		} else
    420  1.18    scottr 			count = 0;
    421   1.8    scottr 
    422   1.1    scottr #ifdef SBC_DEBUG
    423   1.1    scottr 		if (sbc_debug & SBC_DB_INTR)
    424  1.13  christos 			printf("%s: drq /berr, complete=0x%x (pending 0x%x)\n",
    425   1.8    scottr 			   ncr_sc->sc_dev.dv_xname, count, dh->dh_len);
    426   1.1    scottr #endif
    427   1.1    scottr 		mac68k_buserr_addr = 0;
    428   1.3    scottr 
    429   1.1    scottr 		return;
    430   1.1    scottr 	}
    431   1.1    scottr 
    432   1.1    scottr 	if (dh->dh_flags & SBC_DH_OUT) { /* Data Out */
    433   1.8    scottr #if notyet /* XXX */
    434   1.1    scottr 		/*
    435   1.1    scottr 		 * Get the source address aligned.
    436   1.1    scottr 		 */
    437   1.6    scottr 		resid =
    438   1.6    scottr 		    count = min(dh->dh_len, 4 - (((int) dh->dh_addr) & 0x3));
    439   1.1    scottr 		if (count && count < 4) {
    440   1.8    scottr 			drq = (volatile u_int8_t *) sc->sc_drq_addr;
    441   1.1    scottr 			data = (u_int8_t *) dh->dh_addr;
    442   1.8    scottr 
    443   1.1    scottr #define W1		*drq++ = *data++
    444   1.1    scottr 			while (count) {
    445   1.1    scottr 				W1; count--;
    446   1.1    scottr 			}
    447   1.1    scottr #undef W1
    448   1.1    scottr 			dh->dh_addr += resid;
    449   1.1    scottr 			dh->dh_len -= resid;
    450   1.1    scottr 		}
    451   1.1    scottr 
    452   1.1    scottr 		/*
    453   1.8    scottr 		 * Start the transfer.
    454   1.1    scottr 		 */
    455   1.1    scottr 		while (dh->dh_len) {
    456   1.1    scottr 			dcount = count = min(dh->dh_len, MAX_DMA_LEN);
    457   1.1    scottr 			long_drq = (volatile u_int32_t *) sc->sc_drq_addr;
    458   1.1    scottr 			long_data = (u_int32_t *) dh->dh_addr;
    459   1.1    scottr 
    460   1.1    scottr #define W4		*long_drq++ = *long_data++
    461   1.1    scottr 			while (count >= 64) {
    462   1.1    scottr 				W4; W4; W4; W4; W4; W4; W4; W4;
    463   1.1    scottr 				W4; W4; W4; W4; W4; W4; W4; W4; /*  64 */
    464   1.1    scottr 				count -= 64;
    465   1.1    scottr 			}
    466   1.1    scottr 			while (count >= 4) {
    467   1.1    scottr 				W4; count -= 4;
    468   1.1    scottr 			}
    469   1.1    scottr #undef W4
    470   1.1    scottr 			data = (u_int8_t *) long_data;
    471   1.1    scottr 			drq = (u_int8_t *) long_drq;
    472   1.8    scottr #else /* notyet */
    473   1.8    scottr 		/*
    474   1.8    scottr 		 * Start the transfer.
    475   1.8    scottr 		 */
    476   1.7    scottr 		while (dh->dh_len) {
    477   1.7    scottr 			dcount = count = min(dh->dh_len, MAX_DMA_LEN);
    478   1.7    scottr 			drq = (volatile u_int8_t *) sc->sc_drq_addr;
    479   1.7    scottr 			data = (u_int8_t *) dh->dh_addr;
    480   1.8    scottr #endif /* notyet */
    481   1.8    scottr 
    482   1.7    scottr #define W1		*drq++ = *data++
    483   1.7    scottr 			while (count) {
    484   1.7    scottr 				W1; count--;
    485   1.7    scottr 			}
    486   1.7    scottr #undef W1
    487   1.7    scottr 			dh->dh_len -= dcount;
    488   1.7    scottr 			dh->dh_addr += dcount;
    489   1.7    scottr 		}
    490   1.8    scottr 		dh->dh_flags |= SBC_DH_DONE;
    491   1.7    scottr 
    492  1.18    scottr #ifdef SBC_WRITE_HACK
    493   1.7    scottr 		/*
    494   1.8    scottr 		 * XXX -- Read a byte from the SBC to trigger a /BERR.
    495   1.8    scottr 		 * This seems to be necessary for us to notice that
    496   1.8    scottr 		 * the target has disconnected.  Ick.  06 jun 1996 (sr)
    497   1.7    scottr 		 */
    498   1.8    scottr 		if (dcount >= MAX_DMA_LEN) {
    499   1.8    scottr #if 0
    500   1.8    scottr 			while ((*ncr_sc->sci_csr & SCI_CSR_ACK) == 0)
    501   1.8    scottr 				;
    502   1.8    scottr #endif
    503   1.8    scottr 			drq = (volatile u_int8_t *) sc->sc_drq_addr;
    504   1.8    scottr 		}
    505   1.8    scottr 		tmp = *drq;
    506  1.18    scottr #endif
    507   1.1    scottr 	} else {	/* Data In */
    508   1.1    scottr 		/*
    509   1.1    scottr 		 * Get the dest address aligned.
    510   1.1    scottr 		 */
    511   1.6    scottr 		resid =
    512   1.6    scottr 		    count = min(dh->dh_len, 4 - (((int) dh->dh_addr) & 0x3));
    513   1.1    scottr 		if (count && count < 4) {
    514   1.1    scottr 			data = (u_int8_t *) dh->dh_addr;
    515   1.8    scottr 			drq = (volatile u_int8_t *) sc->sc_drq_addr;
    516   1.8    scottr 
    517   1.1    scottr #define R1		*data++ = *drq++
    518   1.1    scottr 			while (count) {
    519   1.1    scottr 				R1; count--;
    520   1.1    scottr 			}
    521   1.1    scottr #undef R1
    522   1.1    scottr 			dh->dh_addr += resid;
    523   1.1    scottr 			dh->dh_len -= resid;
    524   1.1    scottr 		}
    525   1.1    scottr 
    526   1.1    scottr 		/*
    527   1.8    scottr 		 * Start the transfer.
    528   1.1    scottr 		 */
    529   1.1    scottr 		while (dh->dh_len) {
    530   1.1    scottr 			dcount = count = min(dh->dh_len, MAX_DMA_LEN);
    531   1.8    scottr 			long_data = (u_int32_t *) dh->dh_addr;
    532   1.1    scottr 			long_drq = (volatile u_int32_t *) sc->sc_drq_addr;
    533   1.1    scottr 
    534   1.1    scottr #define R4		*long_data++ = *long_drq++
    535   1.8    scottr 			while (count >= 64) {
    536   1.1    scottr 				R4; R4; R4; R4; R4; R4; R4; R4;
    537   1.1    scottr 				R4; R4; R4; R4; R4; R4; R4; R4;	/* 64 */
    538   1.8    scottr 				count -= 64;
    539   1.1    scottr 			}
    540   1.1    scottr 			while (count >= 4) {
    541   1.1    scottr 				R4; count -= 4;
    542   1.1    scottr 			}
    543   1.1    scottr #undef R4
    544   1.1    scottr 			data = (u_int8_t *) long_data;
    545   1.8    scottr 			drq = (volatile u_int8_t *) long_drq;
    546   1.8    scottr 
    547   1.1    scottr #define R1		*data++ = *drq++
    548   1.1    scottr 			while (count) {
    549   1.1    scottr 				R1; count--;
    550   1.1    scottr 			}
    551   1.1    scottr #undef R1
    552   1.1    scottr 			dh->dh_len -= dcount;
    553   1.1    scottr 			dh->dh_addr += dcount;
    554   1.1    scottr 		}
    555   1.8    scottr 		dh->dh_flags |= SBC_DH_DONE;
    556   1.1    scottr 	}
    557   1.1    scottr 
    558   1.1    scottr 	/*
    559   1.1    scottr 	 * OK.  No bus error occurred above.  Clear the nofault flag
    560   1.1    scottr 	 * so we no longer short-circuit bus errors.
    561   1.1    scottr 	 */
    562   1.1    scottr 	nofault = (int *) 0;
    563   1.7    scottr 
    564   1.7    scottr #ifdef SBC_DEBUG
    565   1.7    scottr 	if (sbc_debug & (SBC_DB_REG | SBC_DB_INTR))
    566  1.13  christos 		printf("%s: drq intr complete: csr=0x%x, bus_csr=0x%x\n",
    567   1.7    scottr 		    ncr_sc->sc_dev.dv_xname, *ncr_sc->sci_csr,
    568   1.7    scottr 		    *ncr_sc->sci_bus_csr);
    569   1.7    scottr #endif
    570   1.1    scottr }
    571   1.1    scottr 
    572   1.1    scottr void
    573   1.1    scottr sbc_dma_alloc(ncr_sc)
    574   1.1    scottr 	struct ncr5380_softc *ncr_sc;
    575   1.1    scottr {
    576   1.1    scottr 	struct sbc_softc *sc = (struct sbc_softc *) ncr_sc;
    577   1.1    scottr 	struct sci_req *sr = ncr_sc->sc_current;
    578   1.1    scottr 	struct scsi_xfer *xs = sr->sr_xs;
    579   1.1    scottr 	struct sbc_pdma_handle *dh;
    580   1.1    scottr 	int		i, xlen;
    581   1.1    scottr 
    582   1.6    scottr #ifdef DIAGNOSTIC
    583   1.1    scottr 	if (sr->sr_dma_hand != NULL)
    584   1.1    scottr 		panic("sbc_dma_alloc: already have PDMA handle");
    585   1.1    scottr #endif
    586   1.1    scottr 
    587   1.1    scottr 	/* Polled transfers shouldn't allocate a PDMA handle. */
    588   1.1    scottr 	if (sr->sr_flags & SR_IMMED)
    589   1.1    scottr 		return;
    590   1.1    scottr 
    591   1.1    scottr 	xlen = ncr_sc->sc_datalen;
    592   1.1    scottr 
    593   1.1    scottr 	/* Make sure our caller checked sc_min_dma_len. */
    594   1.1    scottr 	if (xlen < MIN_DMA_LEN)
    595   1.1    scottr 		panic("sbc_dma_alloc: len=0x%x\n", xlen);
    596   1.1    scottr 
    597   1.1    scottr 	/*
    598   1.1    scottr 	 * Find free PDMA handle.  Guaranteed to find one since we
    599   1.1    scottr 	 * have as many PDMA handles as the driver has processes.
    600   1.1    scottr 	 * (instances?)
    601   1.1    scottr 	 */
    602   1.1    scottr 	 for (i = 0; i < SCI_OPENINGS; i++) {
    603   1.1    scottr 		if ((sc->sc_pdma[i].dh_flags & SBC_DH_BUSY) == 0)
    604   1.1    scottr 			goto found;
    605   1.1    scottr 	}
    606   1.1    scottr 	panic("sbc: no free PDMA handles");
    607   1.1    scottr found:
    608   1.1    scottr 	dh = &sc->sc_pdma[i];
    609   1.1    scottr 	dh->dh_flags = SBC_DH_BUSY;
    610   1.1    scottr 	dh->dh_addr = ncr_sc->sc_dataptr;
    611   1.1    scottr 	dh->dh_len = xlen;
    612   1.1    scottr 
    613   1.1    scottr 	/* Copy the 'write' flag for convenience. */
    614   1.1    scottr 	if (xs->flags & SCSI_DATA_OUT)
    615   1.1    scottr 		dh->dh_flags |= SBC_DH_OUT;
    616   1.1    scottr 
    617   1.1    scottr 	sr->sr_dma_hand = dh;
    618   1.1    scottr }
    619   1.1    scottr 
    620   1.1    scottr void
    621   1.1    scottr sbc_dma_free(ncr_sc)
    622   1.1    scottr 	struct ncr5380_softc *ncr_sc;
    623   1.1    scottr {
    624   1.1    scottr 	struct sci_req *sr = ncr_sc->sc_current;
    625   1.1    scottr 	struct sbc_pdma_handle *dh = sr->sr_dma_hand;
    626   1.1    scottr 
    627   1.6    scottr #ifdef DIAGNOSTIC
    628   1.1    scottr 	if (sr->sr_dma_hand == NULL)
    629   1.1    scottr 		panic("sbc_dma_free: no DMA handle");
    630   1.1    scottr #endif
    631   1.1    scottr 
    632   1.1    scottr 	if (ncr_sc->sc_state & NCR_DOINGDMA)
    633   1.1    scottr 		panic("sbc_dma_free: free while in progress");
    634   1.1    scottr 
    635   1.1    scottr 	if (dh->dh_flags & SBC_DH_BUSY) {
    636   1.1    scottr 		dh->dh_flags = 0;
    637   1.1    scottr 		dh->dh_addr = NULL;
    638   1.1    scottr 		dh->dh_len = 0;
    639   1.1    scottr 	}
    640   1.1    scottr 	sr->sr_dma_hand = NULL;
    641   1.1    scottr }
    642   1.1    scottr 
    643   1.1    scottr void
    644   1.1    scottr sbc_dma_poll(ncr_sc)
    645   1.1    scottr 	struct ncr5380_softc *ncr_sc;
    646   1.1    scottr {
    647   1.1    scottr 	struct sci_req *sr = ncr_sc->sc_current;
    648   1.1    scottr 
    649   1.3    scottr 	/*
    650   1.3    scottr 	 * We shouldn't arrive here; if SR_IMMED is set, then
    651   1.3    scottr 	 * dma_alloc() should have refused to allocate a handle
    652   1.3    scottr 	 * for the transfer.  This forces the polled PDMA code
    653   1.3    scottr 	 * to handle the request...
    654   1.3    scottr 	 */
    655   1.6    scottr #ifdef SBC_DEBUG
    656   1.1    scottr 	if (sbc_debug & SBC_DB_DMA)
    657  1.13  christos 		printf("%s: lost DRQ interrupt?\n", ncr_sc->sc_dev.dv_xname);
    658   1.1    scottr #endif
    659   1.3    scottr 	sr->sr_flags |= SR_OVERDUE;
    660   1.1    scottr }
    661   1.1    scottr 
    662   1.1    scottr void
    663   1.1    scottr sbc_dma_setup(ncr_sc)
    664   1.1    scottr 	struct ncr5380_softc *ncr_sc;
    665   1.1    scottr {
    666   1.1    scottr 	/* Not needed; we don't have real DMA */
    667   1.1    scottr }
    668   1.1    scottr 
    669   1.1    scottr void
    670   1.1    scottr sbc_dma_start(ncr_sc)
    671   1.1    scottr 	struct ncr5380_softc *ncr_sc;
    672   1.1    scottr {
    673  1.23    scottr 	struct sbc_softc *sc = (struct sbc_softc *) ncr_sc;
    674   1.1    scottr 	struct sci_req *sr = ncr_sc->sc_current;
    675   1.1    scottr 	struct sbc_pdma_handle *dh = sr->sr_dma_hand;
    676   1.1    scottr 
    677   1.1    scottr 	/*
    678   1.7    scottr 	 * Match bus phase, clear pending interrupts, set DMA mode, and
    679   1.7    scottr 	 * assert data bus (for writing only), then start the transfer.
    680   1.1    scottr 	 */
    681   1.1    scottr 	if (dh->dh_flags & SBC_DH_OUT) {
    682   1.1    scottr 		*ncr_sc->sci_tcmd = PHASE_DATA_OUT;
    683   1.1    scottr 		SCI_CLR_INTR(ncr_sc);
    684  1.22    scottr 		if (sc->sc_clrintr)
    685  1.22    scottr 			(*sc->sc_clrintr)(ncr_sc);
    686   1.1    scottr 		*ncr_sc->sci_mode |= SCI_MODE_DMA;
    687   1.1    scottr 		*ncr_sc->sci_icmd = SCI_ICMD_DATA;
    688   1.1    scottr 		*ncr_sc->sci_dma_send = 0;
    689   1.1    scottr 	} else {
    690   1.1    scottr 		*ncr_sc->sci_tcmd = PHASE_DATA_IN;
    691   1.1    scottr 		SCI_CLR_INTR(ncr_sc);
    692  1.22    scottr 		if (sc->sc_clrintr)
    693  1.22    scottr 			(*sc->sc_clrintr)(ncr_sc);
    694   1.1    scottr 		*ncr_sc->sci_mode |= SCI_MODE_DMA;
    695   1.1    scottr 		*ncr_sc->sci_icmd = 0;
    696   1.1    scottr 		*ncr_sc->sci_irecv = 0;
    697   1.1    scottr 	}
    698   1.3    scottr 	ncr_sc->sc_state |= NCR_DOINGDMA;
    699   1.1    scottr 
    700   1.6    scottr #ifdef SBC_DEBUG
    701   1.1    scottr 	if (sbc_debug & SBC_DB_DMA)
    702  1.13  christos 		printf("%s: PDMA started, va=%p, len=0x%x\n",
    703   1.1    scottr 		    ncr_sc->sc_dev.dv_xname, dh->dh_addr, dh->dh_len);
    704   1.1    scottr #endif
    705   1.1    scottr }
    706   1.1    scottr 
    707   1.1    scottr void
    708   1.1    scottr sbc_dma_eop(ncr_sc)
    709   1.1    scottr 	struct ncr5380_softc *ncr_sc;
    710   1.1    scottr {
    711   1.1    scottr 	/* Not used; the EOP pin is wired high (GMFH, pp. 389-390) */
    712   1.1    scottr }
    713   1.1    scottr 
    714   1.1    scottr void
    715   1.1    scottr sbc_dma_stop(ncr_sc)
    716   1.1    scottr 	struct ncr5380_softc *ncr_sc;
    717   1.1    scottr {
    718  1.23    scottr 	struct sbc_softc *sc = (struct sbc_softc *) ncr_sc;
    719   1.1    scottr 	struct sci_req *sr = ncr_sc->sc_current;
    720   1.1    scottr 	struct sbc_pdma_handle *dh = sr->sr_dma_hand;
    721  1.23    scottr 	int ntrans;
    722   1.1    scottr 
    723   1.1    scottr 	if ((ncr_sc->sc_state & NCR_DOINGDMA) == 0) {
    724   1.1    scottr #ifdef SBC_DEBUG
    725   1.1    scottr 		if (sbc_debug & SBC_DB_DMA)
    726  1.13  christos 			printf("%s: dma_stop: DMA not running\n",
    727   1.1    scottr 			    ncr_sc->sc_dev.dv_xname);
    728   1.1    scottr #endif
    729   1.1    scottr 		return;
    730   1.1    scottr 	}
    731   1.1    scottr 	ncr_sc->sc_state &= ~NCR_DOINGDMA;
    732   1.1    scottr 
    733   1.3    scottr 	if ((ncr_sc->sc_state & NCR_ABORTING) == 0) {
    734   1.1    scottr 		ntrans = ncr_sc->sc_datalen - dh->dh_len;
    735   1.1    scottr 
    736   1.1    scottr #ifdef SBC_DEBUG
    737   1.1    scottr 		if (sbc_debug & SBC_DB_DMA)
    738  1.13  christos 			printf("%s: dma_stop: ntrans=0x%x\n",
    739   1.1    scottr 			    ncr_sc->sc_dev.dv_xname, ntrans);
    740   1.1    scottr #endif
    741   1.1    scottr 
    742   1.1    scottr 		if (ntrans > ncr_sc->sc_datalen)
    743   1.1    scottr 			panic("sbc_dma_stop: excess transfer\n");
    744   1.1    scottr 
    745   1.1    scottr 		/* Adjust data pointer */
    746   1.1    scottr 		ncr_sc->sc_dataptr += ntrans;
    747   1.1    scottr 		ncr_sc->sc_datalen -= ntrans;
    748   1.1    scottr 
    749   1.1    scottr 		/* Clear any pending interrupts. */
    750   1.1    scottr 		SCI_CLR_INTR(ncr_sc);
    751  1.22    scottr 		if (sc->sc_clrintr)
    752  1.22    scottr 			(*sc->sc_clrintr)(ncr_sc);
    753   1.1    scottr 	}
    754   1.1    scottr 
    755   1.1    scottr 	/* Put SBIC back into PIO mode. */
    756   1.1    scottr 	*ncr_sc->sci_mode &= ~SCI_MODE_DMA;
    757   1.1    scottr 	*ncr_sc->sci_icmd = 0;
    758   1.1    scottr 
    759   1.1    scottr #ifdef SBC_DEBUG
    760   1.3    scottr 	if (sbc_debug & SBC_DB_REG)
    761  1.13  christos 		printf("%s: dma_stop: csr=0x%x, bus_csr=0x%x\n",
    762   1.1    scottr 		    ncr_sc->sc_dev.dv_xname, *ncr_sc->sci_csr,
    763   1.1    scottr 		    *ncr_sc->sci_bus_csr);
    764   1.1    scottr #endif
    765   1.1    scottr }
    766