sbc.c revision 1.31 1 1.31 scottr /* $NetBSD: sbc.c,v 1.31 1997/09/06 07:53:14 scottr Exp $ */
2 1.1 scottr
3 1.1 scottr /*
4 1.19 scottr * Copyright (C) 1996 Scott Reynolds. All rights reserved.
5 1.1 scottr *
6 1.1 scottr * Redistribution and use in source and binary forms, with or without
7 1.1 scottr * modification, are permitted provided that the following conditions
8 1.1 scottr * are met:
9 1.1 scottr * 1. Redistributions of source code must retain the above copyright
10 1.1 scottr * notice, this list of conditions and the following disclaimer.
11 1.1 scottr * 2. Redistributions in binary form must reproduce the above copyright
12 1.1 scottr * notice, this list of conditions and the following disclaimer in the
13 1.1 scottr * documentation and/or other materials provided with the distribution.
14 1.19 scottr * 3. All advertising materials mentioning features or use of this software
15 1.19 scottr * must display the following acknowledgement:
16 1.19 scottr * This product includes software developed by Scott Reynolds for
17 1.19 scottr * the NetBSD Project.
18 1.19 scottr * 4. The name of the author may not be used to endorse or promote products
19 1.19 scottr * derived from this software without specific prior written permission
20 1.1 scottr *
21 1.19 scottr * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
22 1.1 scottr * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
23 1.1 scottr * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
24 1.19 scottr * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
25 1.1 scottr * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
26 1.1 scottr * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
27 1.1 scottr * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
28 1.1 scottr * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
29 1.1 scottr * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
30 1.1 scottr * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
31 1.1 scottr */
32 1.1 scottr
33 1.1 scottr /*
34 1.1 scottr * This file contains only the machine-dependent parts of the mac68k
35 1.1 scottr * NCR 5380 SCSI driver. (Autoconfig stuff and PDMA functions.)
36 1.1 scottr * The machine-independent parts are in ncr5380sbc.c
37 1.1 scottr *
38 1.1 scottr * Supported hardware includes:
39 1.1 scottr * Macintosh II family 5380-based controller
40 1.1 scottr *
41 1.1 scottr * Credits, history:
42 1.1 scottr *
43 1.1 scottr * Scott Reynolds wrote this module, based on work by Allen Briggs
44 1.9 scottr * (mac68k), Gordon W. Ross and David Jones (sun3), and Leo Weppelman
45 1.9 scottr * (atari). Thanks to Allen for supplying crucial interpretation of the
46 1.9 scottr * NetBSD/mac68k 1.1 'ncrscsi' driver. Also, Allen, Gordon, and Jason
47 1.9 scottr * Thorpe all helped to refine this code, and were considerable sources
48 1.9 scottr * of moral support.
49 1.1 scottr */
50 1.1 scottr
51 1.1 scottr #include <sys/types.h>
52 1.1 scottr #include <sys/param.h>
53 1.1 scottr #include <sys/systm.h>
54 1.1 scottr #include <sys/kernel.h>
55 1.1 scottr #include <sys/errno.h>
56 1.1 scottr #include <sys/device.h>
57 1.1 scottr #include <sys/buf.h>
58 1.1 scottr #include <sys/proc.h>
59 1.1 scottr #include <sys/user.h>
60 1.1 scottr
61 1.30 bouyer #include <dev/scsipi/scsi_all.h>
62 1.30 bouyer #include <dev/scsipi/scsipi_all.h>
63 1.30 bouyer #include <dev/scsipi/scsipi_debug.h>
64 1.30 bouyer #include <dev/scsipi/scsiconf.h>
65 1.1 scottr
66 1.1 scottr #include <dev/ic/ncr5380reg.h>
67 1.1 scottr #include <dev/ic/ncr5380var.h>
68 1.1 scottr
69 1.8 scottr #include <machine/cpu.h>
70 1.1 scottr #include <machine/viareg.h>
71 1.1 scottr
72 1.29 scottr #include <mac68k/dev/sbcreg.h>
73 1.29 scottr #include <mac68k/dev/sbcvar.h>
74 1.1 scottr
75 1.22 scottr int sbc_debug = 0 /* | SBC_DB_INTR | SBC_DB_DMA */;
76 1.22 scottr int sbc_link_flags = 0 /* | SDEV_DB2 */;
77 1.24 scottr int sbc_options = 0 /* | SBC_PDMA */;
78 1.1 scottr
79 1.1 scottr static void sbc_minphys __P((struct buf *bp));
80 1.1 scottr
81 1.30 bouyer struct scsipi_adapter sbc_ops = {
82 1.1 scottr ncr5380_scsi_cmd, /* scsi_cmd() */
83 1.1 scottr sbc_minphys, /* scsi_minphys() */
84 1.1 scottr NULL, /* open_target_lu() */
85 1.1 scottr NULL, /* close_target_lu() */
86 1.1 scottr };
87 1.1 scottr
88 1.1 scottr /* This is copied from julian's bt driver */
89 1.1 scottr /* "so we have a default dev struct for our link struct." */
90 1.30 bouyer struct scsipi_device sbc_dev = {
91 1.1 scottr NULL, /* Use default error handler. */
92 1.1 scottr NULL, /* Use default start handler. */
93 1.1 scottr NULL, /* Use default async handler. */
94 1.1 scottr NULL, /* Use default "done" routine. */
95 1.1 scottr };
96 1.1 scottr
97 1.1 scottr struct cfdriver sbc_cd = {
98 1.1 scottr NULL, "sbc", DV_DULL
99 1.1 scottr };
100 1.1 scottr
101 1.31 scottr extern label_t *nofault;
102 1.31 scottr extern caddr_t m68k_fault_addr;
103 1.31 scottr
104 1.28 scottr static int sbc_wait_busy __P((struct ncr5380_softc *));
105 1.22 scottr static int sbc_ready __P((struct ncr5380_softc *));
106 1.28 scottr static int sbc_wait_dreq __P((struct ncr5380_softc *));
107 1.1 scottr
108 1.1 scottr static void
109 1.1 scottr sbc_minphys(struct buf *bp)
110 1.1 scottr {
111 1.1 scottr if (bp->b_bcount > MAX_DMA_LEN)
112 1.1 scottr bp->b_bcount = MAX_DMA_LEN;
113 1.1 scottr return (minphys(bp));
114 1.1 scottr }
115 1.1 scottr
116 1.1 scottr
117 1.1 scottr /***
118 1.1 scottr * General support for Mac-specific SCSI logic.
119 1.1 scottr ***/
120 1.1 scottr
121 1.28 scottr /* These are used in the following inline functions. */
122 1.28 scottr int sbc_wait_busy_timo = 1000 * 5000; /* X2 = 10 S. */
123 1.28 scottr int sbc_ready_timo = 1000 * 5000; /* X2 = 10 S. */
124 1.28 scottr int sbc_wait_dreq_timo = 1000 * 5000; /* X2 = 10 S. */
125 1.28 scottr
126 1.28 scottr /* Return zero on success. */
127 1.28 scottr static __inline__ int
128 1.28 scottr sbc_wait_busy(sc)
129 1.28 scottr struct ncr5380_softc *sc;
130 1.28 scottr {
131 1.28 scottr int timo = sbc_wait_busy_timo;
132 1.28 scottr for (;;) {
133 1.28 scottr if (SCI_BUSY(sc)) {
134 1.28 scottr timo = 0; /* return 0 */
135 1.28 scottr break;
136 1.28 scottr }
137 1.28 scottr if (--timo < 0)
138 1.28 scottr break; /* return -1 */
139 1.28 scottr delay(2);
140 1.28 scottr }
141 1.28 scottr return (timo);
142 1.28 scottr }
143 1.28 scottr
144 1.28 scottr static __inline__ int
145 1.28 scottr sbc_ready(sc)
146 1.28 scottr struct ncr5380_softc *sc;
147 1.28 scottr {
148 1.28 scottr int timo = sbc_ready_timo;
149 1.28 scottr
150 1.28 scottr for (;;) {
151 1.28 scottr if ((*sc->sci_csr & (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH))
152 1.28 scottr == (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) {
153 1.28 scottr timo = 0;
154 1.28 scottr break;
155 1.28 scottr }
156 1.28 scottr if (((*sc->sci_csr & SCI_CSR_PHASE_MATCH) == 0)
157 1.28 scottr || (SCI_BUSY(sc) == 0)) {
158 1.28 scottr timo = -1;
159 1.28 scottr break;
160 1.28 scottr }
161 1.28 scottr if (--timo < 0)
162 1.28 scottr break; /* return -1 */
163 1.28 scottr delay(2);
164 1.28 scottr }
165 1.28 scottr return (timo);
166 1.28 scottr }
167 1.28 scottr
168 1.28 scottr static __inline__ int
169 1.28 scottr sbc_wait_dreq(sc)
170 1.28 scottr struct ncr5380_softc *sc;
171 1.28 scottr {
172 1.28 scottr int timo = sbc_wait_dreq_timo;
173 1.28 scottr
174 1.28 scottr for (;;) {
175 1.28 scottr if ((*sc->sci_csr & (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH))
176 1.28 scottr == (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) {
177 1.28 scottr timo = 0;
178 1.28 scottr break;
179 1.28 scottr }
180 1.28 scottr if (--timo < 0)
181 1.28 scottr break; /* return -1 */
182 1.28 scottr delay(2);
183 1.28 scottr }
184 1.28 scottr return (timo);
185 1.28 scottr }
186 1.28 scottr
187 1.1 scottr void
188 1.1 scottr sbc_irq_intr(p)
189 1.1 scottr void *p;
190 1.1 scottr {
191 1.23 scottr struct ncr5380_softc *ncr_sc = p;
192 1.23 scottr int claimed = 0;
193 1.1 scottr
194 1.1 scottr /* How we ever arrive here without IRQ set is a mystery... */
195 1.1 scottr if (*ncr_sc->sci_csr & SCI_CSR_INT) {
196 1.3 scottr #ifdef SBC_DEBUG
197 1.3 scottr if (sbc_debug & SBC_DB_INTR)
198 1.3 scottr decode_5380_intr(ncr_sc);
199 1.3 scottr #endif
200 1.1 scottr claimed = ncr5380_intr(ncr_sc);
201 1.1 scottr if (!claimed) {
202 1.1 scottr if (((*ncr_sc->sci_csr & ~SCI_CSR_PHASE_MATCH) == SCI_CSR_INT)
203 1.3 scottr && ((*ncr_sc->sci_bus_csr & ~SCI_BUS_RST) == 0))
204 1.1 scottr SCI_CLR_INTR(ncr_sc); /* RST interrupt */
205 1.1 scottr #ifdef SBC_DEBUG
206 1.1 scottr else {
207 1.13 christos printf("%s: spurious intr\n",
208 1.1 scottr ncr_sc->sc_dev.dv_xname);
209 1.3 scottr SBC_BREAK;
210 1.1 scottr }
211 1.1 scottr #endif
212 1.1 scottr }
213 1.1 scottr }
214 1.1 scottr }
215 1.1 scottr
216 1.3 scottr #ifdef SBC_DEBUG
217 1.3 scottr void
218 1.3 scottr decode_5380_intr(ncr_sc)
219 1.3 scottr struct ncr5380_softc *ncr_sc;
220 1.3 scottr {
221 1.28 scottr u_int8_t csr = *ncr_sc->sci_csr;
222 1.28 scottr u_int8_t bus_csr = *ncr_sc->sci_bus_csr;
223 1.3 scottr
224 1.3 scottr if (((csr & ~(SCI_CSR_PHASE_MATCH | SCI_CSR_ATN)) == SCI_CSR_INT) &&
225 1.3 scottr ((bus_csr & ~(SCI_BUS_MSG | SCI_BUS_CD | SCI_BUS_IO | SCI_BUS_DBP)) == SCI_BUS_SEL)) {
226 1.3 scottr if (csr & SCI_BUS_IO)
227 1.13 christos printf("%s: reselect\n", ncr_sc->sc_dev.dv_xname);
228 1.3 scottr else
229 1.13 christos printf("%s: select\n", ncr_sc->sc_dev.dv_xname);
230 1.3 scottr } else if (((csr & ~SCI_CSR_ACK) == (SCI_CSR_DONE | SCI_CSR_INT)) &&
231 1.3 scottr ((bus_csr & (SCI_BUS_RST | SCI_BUS_BSY | SCI_BUS_SEL)) == SCI_BUS_BSY))
232 1.13 christos printf("%s: dma eop\n", ncr_sc->sc_dev.dv_xname);
233 1.3 scottr else if (((csr & ~SCI_CSR_PHASE_MATCH) == SCI_CSR_INT) &&
234 1.3 scottr ((bus_csr & ~SCI_BUS_RST) == 0))
235 1.13 christos printf("%s: bus reset\n", ncr_sc->sc_dev.dv_xname);
236 1.3 scottr else if (((csr & ~(SCI_CSR_DREQ | SCI_CSR_ATN | SCI_CSR_ACK)) == (SCI_CSR_PERR | SCI_CSR_INT | SCI_CSR_PHASE_MATCH)) &&
237 1.3 scottr ((bus_csr & (SCI_BUS_RST | SCI_BUS_BSY | SCI_BUS_SEL)) == SCI_BUS_BSY))
238 1.13 christos printf("%s: parity error\n", ncr_sc->sc_dev.dv_xname);
239 1.3 scottr else if (((csr & ~SCI_CSR_ATN) == SCI_CSR_INT) &&
240 1.3 scottr ((bus_csr & (SCI_BUS_RST | SCI_BUS_BSY | SCI_BUS_REQ | SCI_BUS_SEL)) == (SCI_BUS_BSY | SCI_BUS_REQ)))
241 1.13 christos printf("%s: phase mismatch\n", ncr_sc->sc_dev.dv_xname);
242 1.3 scottr else if (((csr & ~SCI_CSR_PHASE_MATCH) == (SCI_CSR_INT | SCI_CSR_DISC)) &&
243 1.3 scottr (bus_csr == 0))
244 1.13 christos printf("%s: disconnect\n", ncr_sc->sc_dev.dv_xname);
245 1.3 scottr else
246 1.13 christos printf("%s: unknown intr: csr=%x, bus_csr=%x\n",
247 1.3 scottr ncr_sc->sc_dev.dv_xname, csr, bus_csr);
248 1.3 scottr }
249 1.3 scottr #endif
250 1.1 scottr
251 1.8 scottr
252 1.1 scottr /***
253 1.1 scottr * The following code implements polled PDMA.
254 1.1 scottr ***/
255 1.1 scottr
256 1.23 scottr int
257 1.23 scottr sbc_pdma_in(ncr_sc, phase, datalen, data)
258 1.23 scottr struct ncr5380_softc *ncr_sc;
259 1.28 scottr int phase;
260 1.28 scottr int datalen;
261 1.23 scottr u_char *data;
262 1.23 scottr {
263 1.23 scottr struct sbc_softc *sc = (struct sbc_softc *)ncr_sc;
264 1.24 scottr volatile u_int32_t *long_data = (u_int32_t *)sc->sc_drq_addr;
265 1.24 scottr volatile u_int8_t *byte_data = (u_int8_t *)sc->sc_nodrq_addr;
266 1.23 scottr int resid, s;
267 1.23 scottr
268 1.28 scottr if (datalen < ncr_sc->sc_min_dma_len ||
269 1.28 scottr (sc->sc_options & SBC_PDMA) == 0)
270 1.28 scottr return ncr5380_pio_in(ncr_sc, phase, datalen, data);
271 1.28 scottr
272 1.23 scottr s = splbio();
273 1.28 scottr if (sbc_wait_busy(ncr_sc)) {
274 1.28 scottr splx(s);
275 1.28 scottr return 0;
276 1.28 scottr }
277 1.28 scottr
278 1.23 scottr *ncr_sc->sci_mode |= SCI_MODE_DMA;
279 1.23 scottr *ncr_sc->sci_irecv = 0;
280 1.1 scottr
281 1.28 scottr #define R4 *((u_int32_t *)data)++ = *long_data
282 1.28 scottr #define R1 *((u_int8_t *)data)++ = *byte_data
283 1.23 scottr for (resid = datalen; resid >= 128; resid -= 128) {
284 1.28 scottr if (sbc_ready(ncr_sc))
285 1.23 scottr goto interrupt;
286 1.23 scottr R4; R4; R4; R4; R4; R4; R4; R4;
287 1.23 scottr R4; R4; R4; R4; R4; R4; R4; R4;
288 1.23 scottr R4; R4; R4; R4; R4; R4; R4; R4;
289 1.28 scottr R4; R4; R4; R4; R4; R4; R4; R4; /* 128 */
290 1.23 scottr }
291 1.23 scottr while (resid) {
292 1.28 scottr if (sbc_ready(ncr_sc))
293 1.23 scottr goto interrupt;
294 1.23 scottr R1;
295 1.23 scottr resid--;
296 1.1 scottr }
297 1.23 scottr #undef R4
298 1.23 scottr #undef R1
299 1.1 scottr
300 1.23 scottr interrupt:
301 1.1 scottr SCI_CLR_INTR(ncr_sc);
302 1.1 scottr *ncr_sc->sci_mode &= ~SCI_MODE_DMA;
303 1.28 scottr *ncr_sc->sci_icmd = 0;
304 1.23 scottr splx(s);
305 1.28 scottr return (datalen - resid);
306 1.1 scottr }
307 1.1 scottr
308 1.22 scottr int
309 1.23 scottr sbc_pdma_out(ncr_sc, phase, datalen, data)
310 1.1 scottr struct ncr5380_softc *ncr_sc;
311 1.28 scottr int phase;
312 1.28 scottr int datalen;
313 1.1 scottr u_char *data;
314 1.1 scottr {
315 1.1 scottr struct sbc_softc *sc = (struct sbc_softc *)ncr_sc;
316 1.24 scottr volatile u_int32_t *long_data = (u_int32_t *)sc->sc_drq_addr;
317 1.24 scottr volatile u_int8_t *byte_data = (u_int8_t *)sc->sc_nodrq_addr;
318 1.31 scottr label_t faultbuf;
319 1.28 scottr int resid, s;
320 1.28 scottr u_int8_t icmd;
321 1.23 scottr
322 1.31 scottr #if 1
323 1.31 scottr /* Work around lame gcc initialization bug */
324 1.31 scottr (void)&data;
325 1.31 scottr #endif
326 1.31 scottr
327 1.28 scottr if (datalen < ncr_sc->sc_min_dma_len ||
328 1.28 scottr (sc->sc_options & SBC_PDMA) == 0)
329 1.24 scottr return ncr5380_pio_out(ncr_sc, phase, datalen, data);
330 1.24 scottr
331 1.23 scottr s = splbio();
332 1.28 scottr if (sbc_wait_busy(ncr_sc)) {
333 1.28 scottr splx(s);
334 1.28 scottr return 0;
335 1.28 scottr }
336 1.28 scottr
337 1.23 scottr icmd = *(ncr_sc->sci_icmd) & SCI_ICMD_RMASK;
338 1.23 scottr *ncr_sc->sci_icmd = icmd | SCI_ICMD_DATA;
339 1.23 scottr *ncr_sc->sci_mode |= SCI_MODE_DMA;
340 1.23 scottr *ncr_sc->sci_dma_send = 0;
341 1.23 scottr
342 1.31 scottr /*
343 1.31 scottr * Setup for a possible bus error caused by SCSI controller
344 1.31 scottr * switching out of DATA OUT before we're done with the
345 1.31 scottr * current transfer. (See comment before sbc_drq_intr().)
346 1.31 scottr */
347 1.31 scottr nofault = &faultbuf;
348 1.31 scottr
349 1.31 scottr if (setjmp(nofault)) {
350 1.31 scottr printf("buf = 0x%lx, fault = 0x%lx\n",
351 1.31 scottr (u_long)sc->sc_drq_addr, (u_long)m68k_fault_addr);
352 1.31 scottr panic("Unexpected bus error in sbc_pdma_out()");
353 1.31 scottr }
354 1.31 scottr
355 1.28 scottr #define W1 *byte_data = *((u_int8_t *)data)++
356 1.28 scottr #define W4 *long_data = *((u_int32_t *)data)++
357 1.28 scottr for (resid = datalen; resid >= 64; resid -= 64) {
358 1.28 scottr if (sbc_ready(ncr_sc))
359 1.23 scottr goto interrupt;
360 1.23 scottr W1;
361 1.28 scottr if (sbc_ready(ncr_sc))
362 1.23 scottr goto interrupt;
363 1.23 scottr W1;
364 1.28 scottr if (sbc_ready(ncr_sc))
365 1.23 scottr goto interrupt;
366 1.23 scottr W1;
367 1.28 scottr if (sbc_ready(ncr_sc))
368 1.23 scottr goto interrupt;
369 1.23 scottr W1;
370 1.28 scottr if (sbc_ready(ncr_sc))
371 1.23 scottr goto interrupt;
372 1.23 scottr W4; W4; W4; W4;
373 1.23 scottr W4; W4; W4; W4;
374 1.23 scottr W4; W4; W4; W4;
375 1.23 scottr W4; W4; W4;
376 1.23 scottr }
377 1.28 scottr while (resid) {
378 1.28 scottr if (sbc_ready(ncr_sc))
379 1.23 scottr goto interrupt;
380 1.23 scottr W1;
381 1.28 scottr resid--;
382 1.23 scottr }
383 1.23 scottr #undef W1
384 1.23 scottr #undef W4
385 1.28 scottr if (sbc_wait_dreq(ncr_sc))
386 1.28 scottr printf("%s: timeout waiting for DREQ.\n",
387 1.28 scottr ncr_sc->sc_dev.dv_xname);
388 1.28 scottr
389 1.28 scottr *byte_data = 0;
390 1.28 scottr goto done;
391 1.1 scottr
392 1.28 scottr interrupt:
393 1.28 scottr if ((*ncr_sc->sci_csr & SCI_CSR_PHASE_MATCH) == 0) {
394 1.28 scottr *ncr_sc->sci_icmd = icmd & ~SCI_ICMD_DATA;
395 1.28 scottr --resid;
396 1.1 scottr }
397 1.1 scottr
398 1.28 scottr done:
399 1.1 scottr SCI_CLR_INTR(ncr_sc);
400 1.1 scottr *ncr_sc->sci_mode &= ~SCI_MODE_DMA;
401 1.23 scottr *ncr_sc->sci_icmd = icmd;
402 1.23 scottr splx(s);
403 1.23 scottr return (datalen - resid);
404 1.1 scottr }
405 1.1 scottr
406 1.1 scottr
407 1.1 scottr /***
408 1.1 scottr * The following code implements interrupt-driven PDMA.
409 1.1 scottr ***/
410 1.1 scottr
411 1.1 scottr /*
412 1.1 scottr * This is the meat of the PDMA transfer.
413 1.1 scottr * When we get here, we shove data as fast as the mac can take it.
414 1.1 scottr * We depend on several things:
415 1.1 scottr * * All macs after the Mac Plus that have a 5380 chip should have a general
416 1.1 scottr * logic IC that handshakes data for blind transfers.
417 1.1 scottr * * If the SCSI controller finishes sending/receiving data before we do,
418 1.1 scottr * the same general logic IC will generate a /BERR for us in short order.
419 1.1 scottr * * The fault address for said /BERR minus the base address for the
420 1.1 scottr * transfer will be the amount of data that was actually written.
421 1.1 scottr *
422 1.1 scottr * We use the nofault flag and the setjmp/longjmp in locore.s so we can
423 1.1 scottr * detect and handle the bus error for early termination of a command.
424 1.1 scottr * This is usually caused by a disconnecting target.
425 1.1 scottr */
426 1.1 scottr void
427 1.1 scottr sbc_drq_intr(p)
428 1.1 scottr void *p;
429 1.1 scottr {
430 1.24 scottr struct sbc_softc *sc = (struct sbc_softc *)p;
431 1.24 scottr struct ncr5380_softc *ncr_sc = (struct ncr5380_softc *)p;
432 1.23 scottr struct sci_req *sr = ncr_sc->sc_current;
433 1.23 scottr struct sbc_pdma_handle *dh = sr->sr_dma_hand;
434 1.23 scottr label_t faultbuf;
435 1.23 scottr volatile u_int32_t *long_drq;
436 1.23 scottr u_int32_t *long_data;
437 1.23 scottr volatile u_int8_t *drq;
438 1.23 scottr u_int8_t *data;
439 1.23 scottr int count, dcount, resid;
440 1.23 scottr u_int8_t tmp;
441 1.26 scottr
442 1.26 scottr /* Work around lame gcc initialization bug */
443 1.26 scottr (void)&drq;
444 1.1 scottr
445 1.1 scottr /*
446 1.1 scottr * If we're not ready to xfer data, or have no more, just return.
447 1.1 scottr */
448 1.3 scottr if ((*ncr_sc->sci_csr & SCI_CSR_DREQ) == 0 || dh->dh_len == 0)
449 1.1 scottr return;
450 1.1 scottr
451 1.1 scottr #ifdef SBC_DEBUG
452 1.1 scottr if (sbc_debug & SBC_DB_INTR)
453 1.13 christos printf("%s: drq intr, dh_len=0x%x, dh_flags=0x%x\n",
454 1.1 scottr ncr_sc->sc_dev.dv_xname, dh->dh_len, dh->dh_flags);
455 1.1 scottr #endif
456 1.1 scottr
457 1.1 scottr /*
458 1.1 scottr * Setup for a possible bus error caused by SCSI controller
459 1.1 scottr * switching out of DATA-IN/OUT before we're done with the
460 1.1 scottr * current transfer.
461 1.1 scottr */
462 1.31 scottr nofault = &faultbuf;
463 1.1 scottr
464 1.24 scottr if (setjmp((label_t *)nofault)) {
465 1.31 scottr nofault = (label_t *)0;
466 1.8 scottr if ((dh->dh_flags & SBC_DH_DONE) == 0) {
467 1.27 scottr count = (( (u_long)m68k_fault_addr
468 1.24 scottr - (u_long)sc->sc_drq_addr));
469 1.8 scottr
470 1.8 scottr if ((count < 0) || (count > dh->dh_len)) {
471 1.13 christos printf("%s: complete=0x%x (pending 0x%x)\n",
472 1.8 scottr ncr_sc->sc_dev.dv_xname, count, dh->dh_len);
473 1.8 scottr panic("something is wrong");
474 1.8 scottr }
475 1.1 scottr
476 1.8 scottr dh->dh_addr += count;
477 1.8 scottr dh->dh_len -= count;
478 1.18 scottr } else
479 1.18 scottr count = 0;
480 1.8 scottr
481 1.1 scottr #ifdef SBC_DEBUG
482 1.1 scottr if (sbc_debug & SBC_DB_INTR)
483 1.13 christos printf("%s: drq /berr, complete=0x%x (pending 0x%x)\n",
484 1.8 scottr ncr_sc->sc_dev.dv_xname, count, dh->dh_len);
485 1.1 scottr #endif
486 1.27 scottr m68k_fault_addr = 0;
487 1.3 scottr
488 1.1 scottr return;
489 1.1 scottr }
490 1.1 scottr
491 1.1 scottr if (dh->dh_flags & SBC_DH_OUT) { /* Data Out */
492 1.26 scottr dcount = 0;
493 1.26 scottr
494 1.1 scottr /*
495 1.1 scottr * Get the source address aligned.
496 1.1 scottr */
497 1.6 scottr resid =
498 1.24 scottr count = min(dh->dh_len, 4 - (((int)dh->dh_addr) & 0x3));
499 1.1 scottr if (count && count < 4) {
500 1.24 scottr drq = (volatile u_int8_t *)sc->sc_drq_addr;
501 1.24 scottr data = (u_int8_t *)dh->dh_addr;
502 1.8 scottr
503 1.1 scottr #define W1 *drq++ = *data++
504 1.1 scottr while (count) {
505 1.1 scottr W1; count--;
506 1.1 scottr }
507 1.1 scottr #undef W1
508 1.1 scottr dh->dh_addr += resid;
509 1.1 scottr dh->dh_len -= resid;
510 1.1 scottr }
511 1.1 scottr
512 1.1 scottr /*
513 1.8 scottr * Start the transfer.
514 1.1 scottr */
515 1.1 scottr while (dh->dh_len) {
516 1.1 scottr dcount = count = min(dh->dh_len, MAX_DMA_LEN);
517 1.24 scottr long_drq = (volatile u_int32_t *)sc->sc_drq_addr;
518 1.24 scottr long_data = (u_int32_t *)dh->dh_addr;
519 1.1 scottr
520 1.1 scottr #define W4 *long_drq++ = *long_data++
521 1.1 scottr while (count >= 64) {
522 1.1 scottr W4; W4; W4; W4; W4; W4; W4; W4;
523 1.1 scottr W4; W4; W4; W4; W4; W4; W4; W4; /* 64 */
524 1.1 scottr count -= 64;
525 1.1 scottr }
526 1.1 scottr while (count >= 4) {
527 1.1 scottr W4; count -= 4;
528 1.1 scottr }
529 1.1 scottr #undef W4
530 1.24 scottr data = (u_int8_t *)long_data;
531 1.24 scottr drq = (u_int8_t *)long_drq;
532 1.8 scottr
533 1.7 scottr #define W1 *drq++ = *data++
534 1.7 scottr while (count) {
535 1.7 scottr W1; count--;
536 1.7 scottr }
537 1.7 scottr #undef W1
538 1.7 scottr dh->dh_len -= dcount;
539 1.7 scottr dh->dh_addr += dcount;
540 1.7 scottr }
541 1.8 scottr dh->dh_flags |= SBC_DH_DONE;
542 1.7 scottr
543 1.7 scottr /*
544 1.8 scottr * XXX -- Read a byte from the SBC to trigger a /BERR.
545 1.8 scottr * This seems to be necessary for us to notice that
546 1.8 scottr * the target has disconnected. Ick. 06 jun 1996 (sr)
547 1.7 scottr */
548 1.26 scottr if (dcount >= MAX_DMA_LEN)
549 1.24 scottr drq = (volatile u_int8_t *)sc->sc_drq_addr;
550 1.8 scottr tmp = *drq;
551 1.1 scottr } else { /* Data In */
552 1.1 scottr /*
553 1.1 scottr * Get the dest address aligned.
554 1.1 scottr */
555 1.6 scottr resid =
556 1.24 scottr count = min(dh->dh_len, 4 - (((int)dh->dh_addr) & 0x3));
557 1.1 scottr if (count && count < 4) {
558 1.24 scottr data = (u_int8_t *)dh->dh_addr;
559 1.24 scottr drq = (volatile u_int8_t *)sc->sc_drq_addr;
560 1.8 scottr
561 1.1 scottr #define R1 *data++ = *drq++
562 1.1 scottr while (count) {
563 1.1 scottr R1; count--;
564 1.1 scottr }
565 1.1 scottr #undef R1
566 1.1 scottr dh->dh_addr += resid;
567 1.1 scottr dh->dh_len -= resid;
568 1.1 scottr }
569 1.1 scottr
570 1.1 scottr /*
571 1.8 scottr * Start the transfer.
572 1.1 scottr */
573 1.1 scottr while (dh->dh_len) {
574 1.1 scottr dcount = count = min(dh->dh_len, MAX_DMA_LEN);
575 1.24 scottr long_data = (u_int32_t *)dh->dh_addr;
576 1.24 scottr long_drq = (volatile u_int32_t *)sc->sc_drq_addr;
577 1.1 scottr
578 1.1 scottr #define R4 *long_data++ = *long_drq++
579 1.8 scottr while (count >= 64) {
580 1.1 scottr R4; R4; R4; R4; R4; R4; R4; R4;
581 1.1 scottr R4; R4; R4; R4; R4; R4; R4; R4; /* 64 */
582 1.8 scottr count -= 64;
583 1.1 scottr }
584 1.1 scottr while (count >= 4) {
585 1.1 scottr R4; count -= 4;
586 1.1 scottr }
587 1.1 scottr #undef R4
588 1.24 scottr data = (u_int8_t *)long_data;
589 1.24 scottr drq = (volatile u_int8_t *)long_drq;
590 1.8 scottr
591 1.1 scottr #define R1 *data++ = *drq++
592 1.1 scottr while (count) {
593 1.1 scottr R1; count--;
594 1.1 scottr }
595 1.1 scottr #undef R1
596 1.1 scottr dh->dh_len -= dcount;
597 1.1 scottr dh->dh_addr += dcount;
598 1.1 scottr }
599 1.8 scottr dh->dh_flags |= SBC_DH_DONE;
600 1.1 scottr }
601 1.1 scottr
602 1.1 scottr /*
603 1.1 scottr * OK. No bus error occurred above. Clear the nofault flag
604 1.1 scottr * so we no longer short-circuit bus errors.
605 1.1 scottr */
606 1.31 scottr nofault = (label_t *)0;
607 1.7 scottr
608 1.7 scottr #ifdef SBC_DEBUG
609 1.7 scottr if (sbc_debug & (SBC_DB_REG | SBC_DB_INTR))
610 1.13 christos printf("%s: drq intr complete: csr=0x%x, bus_csr=0x%x\n",
611 1.7 scottr ncr_sc->sc_dev.dv_xname, *ncr_sc->sci_csr,
612 1.7 scottr *ncr_sc->sci_bus_csr);
613 1.7 scottr #endif
614 1.1 scottr }
615 1.1 scottr
616 1.1 scottr void
617 1.1 scottr sbc_dma_alloc(ncr_sc)
618 1.1 scottr struct ncr5380_softc *ncr_sc;
619 1.1 scottr {
620 1.24 scottr struct sbc_softc *sc = (struct sbc_softc *)ncr_sc;
621 1.1 scottr struct sci_req *sr = ncr_sc->sc_current;
622 1.30 bouyer struct scsipi_xfer *xs = sr->sr_xs;
623 1.1 scottr struct sbc_pdma_handle *dh;
624 1.1 scottr int i, xlen;
625 1.1 scottr
626 1.6 scottr #ifdef DIAGNOSTIC
627 1.1 scottr if (sr->sr_dma_hand != NULL)
628 1.1 scottr panic("sbc_dma_alloc: already have PDMA handle");
629 1.1 scottr #endif
630 1.1 scottr
631 1.1 scottr /* Polled transfers shouldn't allocate a PDMA handle. */
632 1.1 scottr if (sr->sr_flags & SR_IMMED)
633 1.1 scottr return;
634 1.1 scottr
635 1.1 scottr xlen = ncr_sc->sc_datalen;
636 1.1 scottr
637 1.1 scottr /* Make sure our caller checked sc_min_dma_len. */
638 1.1 scottr if (xlen < MIN_DMA_LEN)
639 1.1 scottr panic("sbc_dma_alloc: len=0x%x\n", xlen);
640 1.1 scottr
641 1.1 scottr /*
642 1.1 scottr * Find free PDMA handle. Guaranteed to find one since we
643 1.1 scottr * have as many PDMA handles as the driver has processes.
644 1.1 scottr * (instances?)
645 1.1 scottr */
646 1.1 scottr for (i = 0; i < SCI_OPENINGS; i++) {
647 1.1 scottr if ((sc->sc_pdma[i].dh_flags & SBC_DH_BUSY) == 0)
648 1.1 scottr goto found;
649 1.1 scottr }
650 1.1 scottr panic("sbc: no free PDMA handles");
651 1.1 scottr found:
652 1.1 scottr dh = &sc->sc_pdma[i];
653 1.1 scottr dh->dh_flags = SBC_DH_BUSY;
654 1.1 scottr dh->dh_addr = ncr_sc->sc_dataptr;
655 1.1 scottr dh->dh_len = xlen;
656 1.1 scottr
657 1.1 scottr /* Copy the 'write' flag for convenience. */
658 1.1 scottr if (xs->flags & SCSI_DATA_OUT)
659 1.1 scottr dh->dh_flags |= SBC_DH_OUT;
660 1.1 scottr
661 1.1 scottr sr->sr_dma_hand = dh;
662 1.1 scottr }
663 1.1 scottr
664 1.1 scottr void
665 1.1 scottr sbc_dma_free(ncr_sc)
666 1.1 scottr struct ncr5380_softc *ncr_sc;
667 1.1 scottr {
668 1.1 scottr struct sci_req *sr = ncr_sc->sc_current;
669 1.1 scottr struct sbc_pdma_handle *dh = sr->sr_dma_hand;
670 1.1 scottr
671 1.6 scottr #ifdef DIAGNOSTIC
672 1.1 scottr if (sr->sr_dma_hand == NULL)
673 1.1 scottr panic("sbc_dma_free: no DMA handle");
674 1.1 scottr #endif
675 1.1 scottr
676 1.1 scottr if (ncr_sc->sc_state & NCR_DOINGDMA)
677 1.1 scottr panic("sbc_dma_free: free while in progress");
678 1.1 scottr
679 1.1 scottr if (dh->dh_flags & SBC_DH_BUSY) {
680 1.1 scottr dh->dh_flags = 0;
681 1.1 scottr dh->dh_addr = NULL;
682 1.1 scottr dh->dh_len = 0;
683 1.1 scottr }
684 1.1 scottr sr->sr_dma_hand = NULL;
685 1.1 scottr }
686 1.1 scottr
687 1.1 scottr void
688 1.1 scottr sbc_dma_poll(ncr_sc)
689 1.1 scottr struct ncr5380_softc *ncr_sc;
690 1.1 scottr {
691 1.1 scottr struct sci_req *sr = ncr_sc->sc_current;
692 1.1 scottr
693 1.3 scottr /*
694 1.3 scottr * We shouldn't arrive here; if SR_IMMED is set, then
695 1.3 scottr * dma_alloc() should have refused to allocate a handle
696 1.3 scottr * for the transfer. This forces the polled PDMA code
697 1.3 scottr * to handle the request...
698 1.3 scottr */
699 1.6 scottr #ifdef SBC_DEBUG
700 1.1 scottr if (sbc_debug & SBC_DB_DMA)
701 1.13 christos printf("%s: lost DRQ interrupt?\n", ncr_sc->sc_dev.dv_xname);
702 1.1 scottr #endif
703 1.3 scottr sr->sr_flags |= SR_OVERDUE;
704 1.1 scottr }
705 1.1 scottr
706 1.1 scottr void
707 1.1 scottr sbc_dma_setup(ncr_sc)
708 1.1 scottr struct ncr5380_softc *ncr_sc;
709 1.1 scottr {
710 1.1 scottr /* Not needed; we don't have real DMA */
711 1.1 scottr }
712 1.1 scottr
713 1.1 scottr void
714 1.1 scottr sbc_dma_start(ncr_sc)
715 1.1 scottr struct ncr5380_softc *ncr_sc;
716 1.1 scottr {
717 1.24 scottr struct sbc_softc *sc = (struct sbc_softc *)ncr_sc;
718 1.1 scottr struct sci_req *sr = ncr_sc->sc_current;
719 1.1 scottr struct sbc_pdma_handle *dh = sr->sr_dma_hand;
720 1.1 scottr
721 1.1 scottr /*
722 1.7 scottr * Match bus phase, clear pending interrupts, set DMA mode, and
723 1.7 scottr * assert data bus (for writing only), then start the transfer.
724 1.1 scottr */
725 1.1 scottr if (dh->dh_flags & SBC_DH_OUT) {
726 1.1 scottr *ncr_sc->sci_tcmd = PHASE_DATA_OUT;
727 1.1 scottr SCI_CLR_INTR(ncr_sc);
728 1.22 scottr if (sc->sc_clrintr)
729 1.22 scottr (*sc->sc_clrintr)(ncr_sc);
730 1.1 scottr *ncr_sc->sci_mode |= SCI_MODE_DMA;
731 1.1 scottr *ncr_sc->sci_icmd = SCI_ICMD_DATA;
732 1.1 scottr *ncr_sc->sci_dma_send = 0;
733 1.1 scottr } else {
734 1.1 scottr *ncr_sc->sci_tcmd = PHASE_DATA_IN;
735 1.1 scottr SCI_CLR_INTR(ncr_sc);
736 1.22 scottr if (sc->sc_clrintr)
737 1.22 scottr (*sc->sc_clrintr)(ncr_sc);
738 1.1 scottr *ncr_sc->sci_mode |= SCI_MODE_DMA;
739 1.1 scottr *ncr_sc->sci_icmd = 0;
740 1.1 scottr *ncr_sc->sci_irecv = 0;
741 1.1 scottr }
742 1.3 scottr ncr_sc->sc_state |= NCR_DOINGDMA;
743 1.1 scottr
744 1.6 scottr #ifdef SBC_DEBUG
745 1.1 scottr if (sbc_debug & SBC_DB_DMA)
746 1.13 christos printf("%s: PDMA started, va=%p, len=0x%x\n",
747 1.1 scottr ncr_sc->sc_dev.dv_xname, dh->dh_addr, dh->dh_len);
748 1.1 scottr #endif
749 1.1 scottr }
750 1.1 scottr
751 1.1 scottr void
752 1.1 scottr sbc_dma_eop(ncr_sc)
753 1.1 scottr struct ncr5380_softc *ncr_sc;
754 1.1 scottr {
755 1.1 scottr /* Not used; the EOP pin is wired high (GMFH, pp. 389-390) */
756 1.1 scottr }
757 1.1 scottr
758 1.1 scottr void
759 1.1 scottr sbc_dma_stop(ncr_sc)
760 1.1 scottr struct ncr5380_softc *ncr_sc;
761 1.1 scottr {
762 1.24 scottr struct sbc_softc *sc = (struct sbc_softc *)ncr_sc;
763 1.1 scottr struct sci_req *sr = ncr_sc->sc_current;
764 1.1 scottr struct sbc_pdma_handle *dh = sr->sr_dma_hand;
765 1.23 scottr int ntrans;
766 1.1 scottr
767 1.1 scottr if ((ncr_sc->sc_state & NCR_DOINGDMA) == 0) {
768 1.1 scottr #ifdef SBC_DEBUG
769 1.1 scottr if (sbc_debug & SBC_DB_DMA)
770 1.13 christos printf("%s: dma_stop: DMA not running\n",
771 1.1 scottr ncr_sc->sc_dev.dv_xname);
772 1.1 scottr #endif
773 1.1 scottr return;
774 1.1 scottr }
775 1.1 scottr ncr_sc->sc_state &= ~NCR_DOINGDMA;
776 1.1 scottr
777 1.3 scottr if ((ncr_sc->sc_state & NCR_ABORTING) == 0) {
778 1.1 scottr ntrans = ncr_sc->sc_datalen - dh->dh_len;
779 1.1 scottr
780 1.1 scottr #ifdef SBC_DEBUG
781 1.1 scottr if (sbc_debug & SBC_DB_DMA)
782 1.13 christos printf("%s: dma_stop: ntrans=0x%x\n",
783 1.1 scottr ncr_sc->sc_dev.dv_xname, ntrans);
784 1.1 scottr #endif
785 1.1 scottr
786 1.1 scottr if (ntrans > ncr_sc->sc_datalen)
787 1.1 scottr panic("sbc_dma_stop: excess transfer\n");
788 1.1 scottr
789 1.1 scottr /* Adjust data pointer */
790 1.1 scottr ncr_sc->sc_dataptr += ntrans;
791 1.1 scottr ncr_sc->sc_datalen -= ntrans;
792 1.1 scottr
793 1.1 scottr /* Clear any pending interrupts. */
794 1.1 scottr SCI_CLR_INTR(ncr_sc);
795 1.22 scottr if (sc->sc_clrintr)
796 1.22 scottr (*sc->sc_clrintr)(ncr_sc);
797 1.1 scottr }
798 1.1 scottr
799 1.1 scottr /* Put SBIC back into PIO mode. */
800 1.1 scottr *ncr_sc->sci_mode &= ~SCI_MODE_DMA;
801 1.1 scottr *ncr_sc->sci_icmd = 0;
802 1.1 scottr
803 1.1 scottr #ifdef SBC_DEBUG
804 1.3 scottr if (sbc_debug & SBC_DB_REG)
805 1.13 christos printf("%s: dma_stop: csr=0x%x, bus_csr=0x%x\n",
806 1.1 scottr ncr_sc->sc_dev.dv_xname, *ncr_sc->sci_csr,
807 1.1 scottr *ncr_sc->sci_bus_csr);
808 1.1 scottr #endif
809 1.1 scottr }
810