Home | History | Annotate | Line # | Download | only in dev
sbc.c revision 1.32.2.1
      1  1.32.2.1    mellon /*	$NetBSD: sbc.c,v 1.32.2.1 1997/11/18 07:28:04 mellon Exp $	*/
      2       1.1    scottr 
      3       1.1    scottr /*
      4      1.19    scottr  * Copyright (C) 1996 Scott Reynolds.  All rights reserved.
      5       1.1    scottr  *
      6       1.1    scottr  * Redistribution and use in source and binary forms, with or without
      7       1.1    scottr  * modification, are permitted provided that the following conditions
      8       1.1    scottr  * are met:
      9       1.1    scottr  * 1. Redistributions of source code must retain the above copyright
     10       1.1    scottr  *    notice, this list of conditions and the following disclaimer.
     11       1.1    scottr  * 2. Redistributions in binary form must reproduce the above copyright
     12       1.1    scottr  *    notice, this list of conditions and the following disclaimer in the
     13       1.1    scottr  *    documentation and/or other materials provided with the distribution.
     14      1.32    scottr  * 3. The name of the author may not be used to endorse or promote products
     15      1.19    scottr  *    derived from this software without specific prior written permission
     16       1.1    scottr  *
     17      1.19    scottr  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     18       1.1    scottr  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     19       1.1    scottr  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     20      1.19    scottr  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     21       1.1    scottr  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     22       1.1    scottr  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     23       1.1    scottr  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     24       1.1    scottr  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     25       1.1    scottr  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     26       1.1    scottr  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     27       1.1    scottr  */
     28       1.1    scottr 
     29       1.1    scottr /*
     30       1.1    scottr  * This file contains only the machine-dependent parts of the mac68k
     31       1.1    scottr  * NCR 5380 SCSI driver.  (Autoconfig stuff and PDMA functions.)
     32       1.1    scottr  * The machine-independent parts are in ncr5380sbc.c
     33       1.1    scottr  *
     34       1.1    scottr  * Supported hardware includes:
     35       1.1    scottr  * Macintosh II family 5380-based controller
     36       1.1    scottr  *
     37       1.1    scottr  * Credits, history:
     38       1.1    scottr  *
     39       1.1    scottr  * Scott Reynolds wrote this module, based on work by Allen Briggs
     40       1.9    scottr  * (mac68k), Gordon W. Ross and David Jones (sun3), and Leo Weppelman
     41       1.9    scottr  * (atari).  Thanks to Allen for supplying crucial interpretation of the
     42       1.9    scottr  * NetBSD/mac68k 1.1 'ncrscsi' driver.  Also, Allen, Gordon, and Jason
     43       1.9    scottr  * Thorpe all helped to refine this code, and were considerable sources
     44       1.9    scottr  * of moral support.
     45       1.1    scottr  */
     46       1.1    scottr 
     47       1.1    scottr #include <sys/types.h>
     48       1.1    scottr #include <sys/param.h>
     49       1.1    scottr #include <sys/systm.h>
     50       1.1    scottr #include <sys/kernel.h>
     51       1.1    scottr #include <sys/errno.h>
     52       1.1    scottr #include <sys/device.h>
     53       1.1    scottr #include <sys/buf.h>
     54       1.1    scottr #include <sys/proc.h>
     55       1.1    scottr #include <sys/user.h>
     56       1.1    scottr 
     57      1.30    bouyer #include <dev/scsipi/scsi_all.h>
     58      1.30    bouyer #include <dev/scsipi/scsipi_all.h>
     59      1.30    bouyer #include <dev/scsipi/scsipi_debug.h>
     60      1.30    bouyer #include <dev/scsipi/scsiconf.h>
     61       1.1    scottr 
     62       1.1    scottr #include <dev/ic/ncr5380reg.h>
     63       1.1    scottr #include <dev/ic/ncr5380var.h>
     64       1.1    scottr 
     65       1.8    scottr #include <machine/cpu.h>
     66       1.1    scottr #include <machine/viareg.h>
     67       1.1    scottr 
     68      1.29    scottr #include <mac68k/dev/sbcreg.h>
     69      1.29    scottr #include <mac68k/dev/sbcvar.h>
     70       1.1    scottr 
     71      1.22    scottr int	sbc_debug = 0 /* | SBC_DB_INTR | SBC_DB_DMA */;
     72      1.22    scottr int	sbc_link_flags = 0 /* | SDEV_DB2 */;
     73      1.24    scottr int	sbc_options = 0 /* | SBC_PDMA */;
     74       1.1    scottr 
     75       1.1    scottr static	void	sbc_minphys __P((struct buf *bp));
     76       1.1    scottr 
     77      1.30    bouyer struct scsipi_adapter	sbc_ops = {
     78       1.1    scottr 	ncr5380_scsi_cmd,		/* scsi_cmd()		*/
     79       1.1    scottr 	sbc_minphys,			/* scsi_minphys()	*/
     80       1.1    scottr 	NULL,				/* open_target_lu()	*/
     81       1.1    scottr 	NULL,				/* close_target_lu()	*/
     82       1.1    scottr };
     83       1.1    scottr 
     84       1.1    scottr /* This is copied from julian's bt driver */
     85       1.1    scottr /* "so we have a default dev struct for our link struct." */
     86      1.30    bouyer struct scsipi_device sbc_dev = {
     87       1.1    scottr 	NULL,		/* Use default error handler.	    */
     88       1.1    scottr 	NULL,		/* Use default start handler.		*/
     89       1.1    scottr 	NULL,		/* Use default async handler.	    */
     90       1.1    scottr 	NULL,		/* Use default "done" routine.	    */
     91       1.1    scottr };
     92       1.1    scottr 
     93       1.1    scottr struct cfdriver sbc_cd = {
     94       1.1    scottr 	NULL, "sbc", DV_DULL
     95       1.1    scottr };
     96       1.1    scottr 
     97      1.31    scottr extern label_t	*nofault;
     98      1.31    scottr extern caddr_t	m68k_fault_addr;
     99      1.31    scottr 
    100      1.28    scottr static	int	sbc_wait_busy __P((struct ncr5380_softc *));
    101      1.22    scottr static	int	sbc_ready __P((struct ncr5380_softc *));
    102      1.28    scottr static	int	sbc_wait_dreq __P((struct ncr5380_softc *));
    103       1.1    scottr 
    104       1.1    scottr static void
    105       1.1    scottr sbc_minphys(struct buf *bp)
    106       1.1    scottr {
    107       1.1    scottr 	if (bp->b_bcount > MAX_DMA_LEN)
    108       1.1    scottr 		bp->b_bcount = MAX_DMA_LEN;
    109       1.1    scottr 	return (minphys(bp));
    110       1.1    scottr }
    111       1.1    scottr 
    112       1.1    scottr 
    113       1.1    scottr /***
    114       1.1    scottr  * General support for Mac-specific SCSI logic.
    115       1.1    scottr  ***/
    116       1.1    scottr 
    117      1.28    scottr /* These are used in the following inline functions. */
    118      1.28    scottr int sbc_wait_busy_timo = 1000 * 5000;	/* X2 = 10 S. */
    119      1.28    scottr int sbc_ready_timo = 1000 * 5000;	/* X2 = 10 S. */
    120      1.28    scottr int sbc_wait_dreq_timo = 1000 * 5000;	/* X2 = 10 S. */
    121      1.28    scottr 
    122      1.28    scottr /* Return zero on success. */
    123      1.28    scottr static __inline__ int
    124      1.28    scottr sbc_wait_busy(sc)
    125      1.28    scottr 	struct ncr5380_softc *sc;
    126      1.28    scottr {
    127      1.28    scottr 	int timo = sbc_wait_busy_timo;
    128      1.28    scottr 	for (;;) {
    129      1.28    scottr 		if (SCI_BUSY(sc)) {
    130      1.28    scottr 			timo = 0;	/* return 0 */
    131      1.28    scottr 			break;
    132      1.28    scottr 		}
    133      1.28    scottr 		if (--timo < 0)
    134      1.28    scottr 			break;	/* return -1 */
    135      1.28    scottr 		delay(2);
    136      1.28    scottr 	}
    137      1.28    scottr 	return (timo);
    138      1.28    scottr }
    139      1.28    scottr 
    140      1.28    scottr static __inline__ int
    141      1.28    scottr sbc_ready(sc)
    142      1.28    scottr 	struct ncr5380_softc *sc;
    143      1.28    scottr {
    144      1.28    scottr 	int timo = sbc_ready_timo;
    145      1.28    scottr 
    146      1.28    scottr 	for (;;) {
    147      1.28    scottr 		if ((*sc->sci_csr & (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH))
    148      1.28    scottr 		    == (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) {
    149      1.28    scottr 			timo = 0;
    150      1.28    scottr 			break;
    151      1.28    scottr 		}
    152      1.28    scottr 		if (((*sc->sci_csr & SCI_CSR_PHASE_MATCH) == 0)
    153      1.28    scottr 		    || (SCI_BUSY(sc) == 0)) {
    154      1.28    scottr 			timo = -1;
    155      1.28    scottr 			break;
    156      1.28    scottr 		}
    157      1.28    scottr 		if (--timo < 0)
    158      1.28    scottr 			break;	/* return -1 */
    159      1.28    scottr 		delay(2);
    160      1.28    scottr 	}
    161      1.28    scottr 	return (timo);
    162      1.28    scottr }
    163      1.28    scottr 
    164      1.28    scottr static __inline__ int
    165      1.28    scottr sbc_wait_dreq(sc)
    166      1.28    scottr 	struct ncr5380_softc *sc;
    167      1.28    scottr {
    168      1.28    scottr 	int timo = sbc_wait_dreq_timo;
    169      1.28    scottr 
    170      1.28    scottr 	for (;;) {
    171      1.28    scottr 		if ((*sc->sci_csr & (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH))
    172      1.28    scottr 		    == (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) {
    173      1.28    scottr 			timo = 0;
    174      1.28    scottr 			break;
    175      1.28    scottr 		}
    176      1.28    scottr 		if (--timo < 0)
    177      1.28    scottr 			break;	/* return -1 */
    178      1.28    scottr 		delay(2);
    179      1.28    scottr 	}
    180      1.28    scottr 	return (timo);
    181      1.28    scottr }
    182      1.28    scottr 
    183       1.1    scottr void
    184       1.1    scottr sbc_irq_intr(p)
    185       1.1    scottr 	void *p;
    186       1.1    scottr {
    187      1.23    scottr 	struct ncr5380_softc *ncr_sc = p;
    188      1.23    scottr 	int claimed = 0;
    189       1.1    scottr 
    190       1.1    scottr 	/* How we ever arrive here without IRQ set is a mystery... */
    191       1.1    scottr 	if (*ncr_sc->sci_csr & SCI_CSR_INT) {
    192       1.3    scottr #ifdef SBC_DEBUG
    193       1.3    scottr 		if (sbc_debug & SBC_DB_INTR)
    194       1.3    scottr 			decode_5380_intr(ncr_sc);
    195       1.3    scottr #endif
    196       1.1    scottr 		claimed = ncr5380_intr(ncr_sc);
    197       1.1    scottr 		if (!claimed) {
    198       1.1    scottr 			if (((*ncr_sc->sci_csr & ~SCI_CSR_PHASE_MATCH) == SCI_CSR_INT)
    199       1.3    scottr 			    && ((*ncr_sc->sci_bus_csr & ~SCI_BUS_RST) == 0))
    200       1.1    scottr 				SCI_CLR_INTR(ncr_sc);	/* RST interrupt */
    201       1.1    scottr #ifdef SBC_DEBUG
    202       1.1    scottr 			else {
    203      1.13  christos 				printf("%s: spurious intr\n",
    204       1.1    scottr 				    ncr_sc->sc_dev.dv_xname);
    205       1.3    scottr 				SBC_BREAK;
    206       1.1    scottr 			}
    207       1.1    scottr #endif
    208       1.1    scottr 		}
    209       1.1    scottr 	}
    210       1.1    scottr }
    211       1.1    scottr 
    212       1.3    scottr #ifdef SBC_DEBUG
    213       1.3    scottr void
    214       1.3    scottr decode_5380_intr(ncr_sc)
    215       1.3    scottr 	struct ncr5380_softc *ncr_sc;
    216       1.3    scottr {
    217  1.32.2.1    mellon 	u_char csr = *ncr_sc->sci_csr;
    218  1.32.2.1    mellon 	u_char bus_csr = *ncr_sc->sci_bus_csr;
    219       1.3    scottr 
    220       1.3    scottr 	if (((csr & ~(SCI_CSR_PHASE_MATCH | SCI_CSR_ATN)) == SCI_CSR_INT) &&
    221       1.3    scottr 	    ((bus_csr & ~(SCI_BUS_MSG | SCI_BUS_CD | SCI_BUS_IO | SCI_BUS_DBP)) == SCI_BUS_SEL)) {
    222       1.3    scottr 		if (csr & SCI_BUS_IO)
    223      1.13  christos 			printf("%s: reselect\n", ncr_sc->sc_dev.dv_xname);
    224       1.3    scottr 		else
    225      1.13  christos 			printf("%s: select\n", ncr_sc->sc_dev.dv_xname);
    226       1.3    scottr 	} else if (((csr & ~SCI_CSR_ACK) == (SCI_CSR_DONE | SCI_CSR_INT)) &&
    227       1.3    scottr 	    ((bus_csr & (SCI_BUS_RST | SCI_BUS_BSY | SCI_BUS_SEL)) == SCI_BUS_BSY))
    228      1.13  christos 		printf("%s: dma eop\n", ncr_sc->sc_dev.dv_xname);
    229       1.3    scottr 	else if (((csr & ~SCI_CSR_PHASE_MATCH) == SCI_CSR_INT) &&
    230       1.3    scottr 	    ((bus_csr & ~SCI_BUS_RST) == 0))
    231      1.13  christos 		printf("%s: bus reset\n", ncr_sc->sc_dev.dv_xname);
    232       1.3    scottr 	else if (((csr & ~(SCI_CSR_DREQ | SCI_CSR_ATN | SCI_CSR_ACK)) == (SCI_CSR_PERR | SCI_CSR_INT | SCI_CSR_PHASE_MATCH)) &&
    233       1.3    scottr 	    ((bus_csr & (SCI_BUS_RST | SCI_BUS_BSY | SCI_BUS_SEL)) == SCI_BUS_BSY))
    234      1.13  christos 		printf("%s: parity error\n", ncr_sc->sc_dev.dv_xname);
    235       1.3    scottr 	else if (((csr & ~SCI_CSR_ATN) == SCI_CSR_INT) &&
    236       1.3    scottr 	    ((bus_csr & (SCI_BUS_RST | SCI_BUS_BSY | SCI_BUS_REQ | SCI_BUS_SEL)) == (SCI_BUS_BSY | SCI_BUS_REQ)))
    237      1.13  christos 		printf("%s: phase mismatch\n", ncr_sc->sc_dev.dv_xname);
    238       1.3    scottr 	else if (((csr & ~SCI_CSR_PHASE_MATCH) == (SCI_CSR_INT | SCI_CSR_DISC)) &&
    239       1.3    scottr 	    (bus_csr == 0))
    240      1.13  christos 		printf("%s: disconnect\n", ncr_sc->sc_dev.dv_xname);
    241       1.3    scottr 	else
    242      1.13  christos 		printf("%s: unknown intr: csr=%x, bus_csr=%x\n",
    243       1.3    scottr 		    ncr_sc->sc_dev.dv_xname, csr, bus_csr);
    244       1.3    scottr }
    245       1.3    scottr #endif
    246       1.1    scottr 
    247       1.8    scottr 
    248       1.1    scottr /***
    249       1.1    scottr  * The following code implements polled PDMA.
    250       1.1    scottr  ***/
    251       1.1    scottr 
    252      1.23    scottr int
    253  1.32.2.1    mellon sbc_pdma_out(ncr_sc, phase, count, data)
    254      1.23    scottr 	struct ncr5380_softc *ncr_sc;
    255      1.28    scottr 	int phase;
    256  1.32.2.1    mellon 	int count;
    257      1.23    scottr 	u_char *data;
    258      1.23    scottr {
    259      1.23    scottr 	struct sbc_softc *sc = (struct sbc_softc *)ncr_sc;
    260  1.32.2.1    mellon 	volatile long *long_data = (long *)sc->sc_drq_addr;
    261  1.32.2.1    mellon 	volatile u_char *byte_data = (u_char *)sc->sc_nodrq_addr;
    262  1.32.2.1    mellon 	int s, len;
    263      1.23    scottr 
    264  1.32.2.1    mellon 	if (count < ncr_sc->sc_min_dma_len || (sc->sc_options & SBC_PDMA) == 0)
    265  1.32.2.1    mellon 		return ncr5380_pio_out(ncr_sc, phase, count, data);
    266      1.28    scottr 
    267      1.23    scottr 	s = splbio();
    268  1.32.2.1    mellon 	len = count = min(count, MAX_DMA_LEN);
    269  1.32.2.1    mellon 	if (sbc_wait_busy(ncr_sc) == 0) {
    270  1.32.2.1    mellon 		*ncr_sc->sci_mode |= SCI_MODE_DMA;
    271  1.32.2.1    mellon 		*ncr_sc->sci_icmd |= SCI_ICMD_DATA;
    272  1.32.2.1    mellon 		*ncr_sc->sci_dma_send = 0;
    273  1.32.2.1    mellon 
    274  1.32.2.1    mellon #define W1	*byte_data = *data++
    275  1.32.2.1    mellon #define W4	*long_data = *((long*)data)++
    276  1.32.2.1    mellon 		while (len >= 64) {
    277  1.32.2.1    mellon 			if (sbc_ready(ncr_sc))
    278  1.32.2.1    mellon 				goto interrupt;
    279  1.32.2.1    mellon 			W1;
    280  1.32.2.1    mellon 			if (sbc_ready(ncr_sc))
    281  1.32.2.1    mellon 				goto interrupt;
    282  1.32.2.1    mellon 			W1;
    283  1.32.2.1    mellon 			if (sbc_ready(ncr_sc))
    284  1.32.2.1    mellon 				goto interrupt;
    285  1.32.2.1    mellon 			W1;
    286  1.32.2.1    mellon 			if (sbc_ready(ncr_sc))
    287  1.32.2.1    mellon 				goto interrupt;
    288  1.32.2.1    mellon 			W1;
    289  1.32.2.1    mellon 			if (sbc_ready(ncr_sc))
    290  1.32.2.1    mellon 				goto interrupt;
    291  1.32.2.1    mellon 			W4; W4; W4; W4;
    292  1.32.2.1    mellon 			W4; W4; W4; W4;
    293  1.32.2.1    mellon 			W4; W4; W4; W4;
    294  1.32.2.1    mellon 			W4; W4; W4;
    295  1.32.2.1    mellon 			len -= 64;
    296  1.32.2.1    mellon 		}
    297  1.32.2.1    mellon 		while (len) {
    298  1.32.2.1    mellon 			if (sbc_ready(ncr_sc))
    299  1.32.2.1    mellon 				goto interrupt;
    300  1.32.2.1    mellon 			W1;
    301  1.32.2.1    mellon 			len--;
    302  1.32.2.1    mellon 		}
    303  1.32.2.1    mellon #undef  W1
    304  1.32.2.1    mellon #undef  W4
    305  1.32.2.1    mellon 		if (sbc_wait_dreq(ncr_sc))
    306  1.32.2.1    mellon 			printf("%s: timeout waiting for DREQ.\n",
    307  1.32.2.1    mellon 			    ncr_sc->sc_dev.dv_xname);
    308  1.32.2.1    mellon 
    309  1.32.2.1    mellon 		*byte_data = 0;
    310  1.32.2.1    mellon 
    311  1.32.2.1    mellon 		SCI_CLR_INTR(ncr_sc);
    312  1.32.2.1    mellon 		*ncr_sc->sci_mode &= ~SCI_MODE_DMA;
    313  1.32.2.1    mellon 		*ncr_sc->sci_icmd = 0;
    314      1.28    scottr 	}
    315  1.32.2.1    mellon 	goto done;
    316      1.28    scottr 
    317  1.32.2.1    mellon interrupt:
    318  1.32.2.1    mellon #ifdef DEBUG
    319  1.32.2.1    mellon 	if (sbc_debug & SBC_DB_INTR)
    320  1.32.2.1    mellon 		printf("%s: pdma_out: timeout len=%d count=%d (disconnect?)\n",
    321  1.32.2.1    mellon 		    ncr_sc->sc_dev.dv_xname, len, count);
    322  1.32.2.1    mellon #endif
    323  1.32.2.1    mellon 	if ((*ncr_sc->sci_csr & SCI_CSR_PHASE_MATCH) == 0) {
    324  1.32.2.1    mellon 		*ncr_sc->sci_icmd &= ~SCI_ICMD_DATA;
    325  1.32.2.1    mellon 		--len;
    326       1.1    scottr 	}
    327       1.1    scottr 
    328       1.1    scottr 	SCI_CLR_INTR(ncr_sc);
    329       1.1    scottr 	*ncr_sc->sci_mode &= ~SCI_MODE_DMA;
    330      1.28    scottr 	*ncr_sc->sci_icmd = 0;
    331  1.32.2.1    mellon 
    332  1.32.2.1    mellon done:
    333      1.23    scottr 	splx(s);
    334  1.32.2.1    mellon 	return count - len;
    335       1.1    scottr }
    336       1.1    scottr 
    337      1.22    scottr int
    338  1.32.2.1    mellon sbc_pdma_in(ncr_sc, phase, count, data)
    339       1.1    scottr 	struct ncr5380_softc *ncr_sc;
    340      1.28    scottr 	int phase;
    341  1.32.2.1    mellon 	int count;
    342       1.1    scottr 	u_char *data;
    343       1.1    scottr {
    344       1.1    scottr 	struct sbc_softc *sc = (struct sbc_softc *)ncr_sc;
    345      1.24    scottr 	volatile u_int32_t *long_data = (u_int32_t *)sc->sc_drq_addr;
    346      1.24    scottr 	volatile u_int8_t *byte_data = (u_int8_t *)sc->sc_nodrq_addr;
    347  1.32.2.1    mellon 	int len, s;
    348      1.23    scottr 
    349  1.32.2.1    mellon 	if (count < ncr_sc->sc_min_dma_len || (sc->sc_options & SBC_PDMA) == 0)
    350  1.32.2.1    mellon 		return ncr5380_pio_in(ncr_sc, phase, count, data);
    351      1.24    scottr 
    352      1.23    scottr 	s = splbio();
    353  1.32.2.1    mellon 	len = count = min(count, MAX_DMA_LEN);
    354  1.32.2.1    mellon 	if (sbc_wait_busy(ncr_sc) == 0) {
    355  1.32.2.1    mellon 		*ncr_sc->sci_mode |= SCI_MODE_DMA;
    356  1.32.2.1    mellon 		*ncr_sc->sci_icmd |= SCI_ICMD_DATA;
    357  1.32.2.1    mellon 		*ncr_sc->sci_irecv = 0;
    358  1.32.2.1    mellon 
    359  1.32.2.1    mellon #define R4	*((long *)data)++ = *long_data
    360  1.32.2.1    mellon #define R1	*data++ = *byte_data
    361  1.32.2.1    mellon 		while (len >= 128) {
    362  1.32.2.1    mellon 			if (sbc_ready(ncr_sc))
    363  1.32.2.1    mellon 				goto interrupt;
    364  1.32.2.1    mellon 			R4; R4; R4; R4; R4; R4; R4; R4;
    365  1.32.2.1    mellon 			R4; R4; R4; R4; R4; R4; R4; R4;
    366  1.32.2.1    mellon 			R4; R4; R4; R4; R4; R4; R4; R4;
    367  1.32.2.1    mellon 			R4; R4; R4; R4; R4; R4; R4; R4;		/* 128 */
    368  1.32.2.1    mellon 			len -= 128;
    369  1.32.2.1    mellon 		}
    370  1.32.2.1    mellon 		while (len) {
    371  1.32.2.1    mellon 			if (sbc_ready(ncr_sc))
    372  1.32.2.1    mellon 				goto interrupt;
    373  1.32.2.1    mellon 			R1;
    374  1.32.2.1    mellon 			len--;
    375  1.32.2.1    mellon 		}
    376  1.32.2.1    mellon #undef R4
    377  1.32.2.1    mellon #undef R1
    378  1.32.2.1    mellon 		SCI_CLR_INTR(ncr_sc);
    379  1.32.2.1    mellon 		*ncr_sc->sci_mode &= ~SCI_MODE_DMA;
    380  1.32.2.1    mellon 		*ncr_sc->sci_icmd = 0;
    381      1.23    scottr 	}
    382      1.28    scottr 	goto done;
    383       1.1    scottr 
    384      1.28    scottr interrupt:
    385  1.32.2.1    mellon #ifdef DEBUG
    386  1.32.2.1    mellon 	if (sbc_debug & SBC_DB_INTR)
    387  1.32.2.1    mellon 		printf("%s: pdma_in: timeout len=%d count=%d (disconnect?)\n",
    388  1.32.2.1    mellon 		    ncr_sc->sc_dev.dv_xname, len, count);
    389  1.32.2.1    mellon #endif
    390       1.1    scottr 	SCI_CLR_INTR(ncr_sc);
    391       1.1    scottr 	*ncr_sc->sci_mode &= ~SCI_MODE_DMA;
    392  1.32.2.1    mellon 	*ncr_sc->sci_icmd = 0;
    393  1.32.2.1    mellon 
    394  1.32.2.1    mellon done:
    395      1.23    scottr 	splx(s);
    396  1.32.2.1    mellon 	return count - len;
    397       1.1    scottr }
    398       1.1    scottr 
    399       1.1    scottr 
    400       1.1    scottr /***
    401       1.1    scottr  * The following code implements interrupt-driven PDMA.
    402       1.1    scottr  ***/
    403       1.1    scottr 
    404       1.1    scottr /*
    405       1.1    scottr  * This is the meat of the PDMA transfer.
    406       1.1    scottr  * When we get here, we shove data as fast as the mac can take it.
    407       1.1    scottr  * We depend on several things:
    408       1.1    scottr  *   * All macs after the Mac Plus that have a 5380 chip should have a general
    409       1.1    scottr  *     logic IC that handshakes data for blind transfers.
    410       1.1    scottr  *   * If the SCSI controller finishes sending/receiving data before we do,
    411       1.1    scottr  *     the same general logic IC will generate a /BERR for us in short order.
    412       1.1    scottr  *   * The fault address for said /BERR minus the base address for the
    413       1.1    scottr  *     transfer will be the amount of data that was actually written.
    414       1.1    scottr  *
    415       1.1    scottr  * We use the nofault flag and the setjmp/longjmp in locore.s so we can
    416       1.1    scottr  * detect and handle the bus error for early termination of a command.
    417       1.1    scottr  * This is usually caused by a disconnecting target.
    418       1.1    scottr  */
    419       1.1    scottr void
    420       1.1    scottr sbc_drq_intr(p)
    421       1.1    scottr 	void *p;
    422       1.1    scottr {
    423      1.24    scottr 	struct sbc_softc *sc = (struct sbc_softc *)p;
    424      1.24    scottr 	struct ncr5380_softc *ncr_sc = (struct ncr5380_softc *)p;
    425      1.23    scottr 	struct sci_req *sr = ncr_sc->sc_current;
    426      1.23    scottr 	struct sbc_pdma_handle *dh = sr->sr_dma_hand;
    427      1.23    scottr 	label_t faultbuf;
    428      1.23    scottr 	volatile u_int32_t *long_drq;
    429      1.23    scottr 	u_int32_t *long_data;
    430      1.23    scottr 	volatile u_int8_t *drq;
    431      1.23    scottr 	u_int8_t *data;
    432      1.23    scottr 	int count, dcount, resid;
    433      1.23    scottr 	u_int8_t tmp;
    434      1.26    scottr 
    435      1.26    scottr 	/* Work around lame gcc initialization bug */
    436      1.26    scottr 	(void)&drq;
    437       1.1    scottr 
    438       1.1    scottr 	/*
    439       1.1    scottr 	 * If we're not ready to xfer data, or have no more, just return.
    440       1.1    scottr 	 */
    441       1.3    scottr 	if ((*ncr_sc->sci_csr & SCI_CSR_DREQ) == 0 || dh->dh_len == 0)
    442       1.1    scottr 		return;
    443       1.1    scottr 
    444       1.1    scottr #ifdef SBC_DEBUG
    445       1.1    scottr 	if (sbc_debug & SBC_DB_INTR)
    446      1.13  christos 		printf("%s: drq intr, dh_len=0x%x, dh_flags=0x%x\n",
    447       1.1    scottr 		    ncr_sc->sc_dev.dv_xname, dh->dh_len, dh->dh_flags);
    448       1.1    scottr #endif
    449       1.1    scottr 
    450       1.1    scottr 	/*
    451       1.1    scottr 	 * Setup for a possible bus error caused by SCSI controller
    452       1.1    scottr 	 * switching out of DATA-IN/OUT before we're done with the
    453       1.1    scottr 	 * current transfer.
    454       1.1    scottr 	 */
    455      1.31    scottr 	nofault = &faultbuf;
    456       1.1    scottr 
    457  1.32.2.1    mellon 	if (setjmp(nofault)) {
    458      1.31    scottr 		nofault = (label_t *)0;
    459       1.8    scottr 		if ((dh->dh_flags & SBC_DH_DONE) == 0) {
    460      1.27    scottr 			count = ((  (u_long)m68k_fault_addr
    461      1.24    scottr 				  - (u_long)sc->sc_drq_addr));
    462       1.8    scottr 
    463       1.8    scottr 			if ((count < 0) || (count > dh->dh_len)) {
    464      1.13  christos 				printf("%s: complete=0x%x (pending 0x%x)\n",
    465       1.8    scottr 				    ncr_sc->sc_dev.dv_xname, count, dh->dh_len);
    466       1.8    scottr 				panic("something is wrong");
    467       1.8    scottr 			}
    468       1.1    scottr 
    469       1.8    scottr 			dh->dh_addr += count;
    470       1.8    scottr 			dh->dh_len -= count;
    471      1.18    scottr 		} else
    472      1.18    scottr 			count = 0;
    473       1.8    scottr 
    474       1.1    scottr #ifdef SBC_DEBUG
    475       1.1    scottr 		if (sbc_debug & SBC_DB_INTR)
    476      1.13  christos 			printf("%s: drq /berr, complete=0x%x (pending 0x%x)\n",
    477       1.8    scottr 			   ncr_sc->sc_dev.dv_xname, count, dh->dh_len);
    478       1.1    scottr #endif
    479      1.27    scottr 		m68k_fault_addr = 0;
    480       1.3    scottr 
    481       1.1    scottr 		return;
    482       1.1    scottr 	}
    483       1.1    scottr 
    484       1.1    scottr 	if (dh->dh_flags & SBC_DH_OUT) { /* Data Out */
    485      1.26    scottr 		dcount = 0;
    486      1.26    scottr 
    487       1.1    scottr 		/*
    488       1.1    scottr 		 * Get the source address aligned.
    489       1.1    scottr 		 */
    490       1.6    scottr 		resid =
    491      1.24    scottr 		    count = min(dh->dh_len, 4 - (((int)dh->dh_addr) & 0x3));
    492       1.1    scottr 		if (count && count < 4) {
    493      1.24    scottr 			drq = (volatile u_int8_t *)sc->sc_drq_addr;
    494      1.24    scottr 			data = (u_int8_t *)dh->dh_addr;
    495       1.8    scottr 
    496       1.1    scottr #define W1		*drq++ = *data++
    497       1.1    scottr 			while (count) {
    498       1.1    scottr 				W1; count--;
    499       1.1    scottr 			}
    500       1.1    scottr #undef W1
    501       1.1    scottr 			dh->dh_addr += resid;
    502       1.1    scottr 			dh->dh_len -= resid;
    503       1.1    scottr 		}
    504       1.1    scottr 
    505       1.1    scottr 		/*
    506       1.8    scottr 		 * Start the transfer.
    507       1.1    scottr 		 */
    508       1.1    scottr 		while (dh->dh_len) {
    509       1.1    scottr 			dcount = count = min(dh->dh_len, MAX_DMA_LEN);
    510      1.24    scottr 			long_drq = (volatile u_int32_t *)sc->sc_drq_addr;
    511      1.24    scottr 			long_data = (u_int32_t *)dh->dh_addr;
    512       1.1    scottr 
    513       1.1    scottr #define W4		*long_drq++ = *long_data++
    514       1.1    scottr 			while (count >= 64) {
    515       1.1    scottr 				W4; W4; W4; W4; W4; W4; W4; W4;
    516       1.1    scottr 				W4; W4; W4; W4; W4; W4; W4; W4; /*  64 */
    517       1.1    scottr 				count -= 64;
    518       1.1    scottr 			}
    519       1.1    scottr 			while (count >= 4) {
    520       1.1    scottr 				W4; count -= 4;
    521       1.1    scottr 			}
    522       1.1    scottr #undef W4
    523      1.24    scottr 			data = (u_int8_t *)long_data;
    524      1.24    scottr 			drq = (u_int8_t *)long_drq;
    525       1.8    scottr 
    526       1.7    scottr #define W1		*drq++ = *data++
    527       1.7    scottr 			while (count) {
    528       1.7    scottr 				W1; count--;
    529       1.7    scottr 			}
    530       1.7    scottr #undef W1
    531       1.7    scottr 			dh->dh_len -= dcount;
    532       1.7    scottr 			dh->dh_addr += dcount;
    533       1.7    scottr 		}
    534       1.8    scottr 		dh->dh_flags |= SBC_DH_DONE;
    535       1.7    scottr 
    536       1.7    scottr 		/*
    537       1.8    scottr 		 * XXX -- Read a byte from the SBC to trigger a /BERR.
    538       1.8    scottr 		 * This seems to be necessary for us to notice that
    539       1.8    scottr 		 * the target has disconnected.  Ick.  06 jun 1996 (sr)
    540       1.7    scottr 		 */
    541      1.26    scottr 		if (dcount >= MAX_DMA_LEN)
    542      1.24    scottr 			drq = (volatile u_int8_t *)sc->sc_drq_addr;
    543       1.8    scottr 		tmp = *drq;
    544       1.1    scottr 	} else {	/* Data In */
    545       1.1    scottr 		/*
    546       1.1    scottr 		 * Get the dest address aligned.
    547       1.1    scottr 		 */
    548       1.6    scottr 		resid =
    549      1.24    scottr 		    count = min(dh->dh_len, 4 - (((int)dh->dh_addr) & 0x3));
    550       1.1    scottr 		if (count && count < 4) {
    551      1.24    scottr 			data = (u_int8_t *)dh->dh_addr;
    552      1.24    scottr 			drq = (volatile u_int8_t *)sc->sc_drq_addr;
    553       1.8    scottr 
    554       1.1    scottr #define R1		*data++ = *drq++
    555       1.1    scottr 			while (count) {
    556       1.1    scottr 				R1; count--;
    557       1.1    scottr 			}
    558       1.1    scottr #undef R1
    559       1.1    scottr 			dh->dh_addr += resid;
    560       1.1    scottr 			dh->dh_len -= resid;
    561       1.1    scottr 		}
    562       1.1    scottr 
    563       1.1    scottr 		/*
    564       1.8    scottr 		 * Start the transfer.
    565       1.1    scottr 		 */
    566       1.1    scottr 		while (dh->dh_len) {
    567       1.1    scottr 			dcount = count = min(dh->dh_len, MAX_DMA_LEN);
    568      1.24    scottr 			long_data = (u_int32_t *)dh->dh_addr;
    569      1.24    scottr 			long_drq = (volatile u_int32_t *)sc->sc_drq_addr;
    570       1.1    scottr 
    571       1.1    scottr #define R4		*long_data++ = *long_drq++
    572       1.8    scottr 			while (count >= 64) {
    573       1.1    scottr 				R4; R4; R4; R4; R4; R4; R4; R4;
    574       1.1    scottr 				R4; R4; R4; R4; R4; R4; R4; R4;	/* 64 */
    575       1.8    scottr 				count -= 64;
    576       1.1    scottr 			}
    577       1.1    scottr 			while (count >= 4) {
    578       1.1    scottr 				R4; count -= 4;
    579       1.1    scottr 			}
    580       1.1    scottr #undef R4
    581      1.24    scottr 			data = (u_int8_t *)long_data;
    582      1.24    scottr 			drq = (volatile u_int8_t *)long_drq;
    583       1.8    scottr 
    584       1.1    scottr #define R1		*data++ = *drq++
    585       1.1    scottr 			while (count) {
    586       1.1    scottr 				R1; count--;
    587       1.1    scottr 			}
    588       1.1    scottr #undef R1
    589       1.1    scottr 			dh->dh_len -= dcount;
    590       1.1    scottr 			dh->dh_addr += dcount;
    591       1.1    scottr 		}
    592       1.8    scottr 		dh->dh_flags |= SBC_DH_DONE;
    593       1.1    scottr 	}
    594       1.1    scottr 
    595       1.1    scottr 	/*
    596       1.1    scottr 	 * OK.  No bus error occurred above.  Clear the nofault flag
    597       1.1    scottr 	 * so we no longer short-circuit bus errors.
    598       1.1    scottr 	 */
    599      1.31    scottr 	nofault = (label_t *)0;
    600       1.7    scottr 
    601       1.7    scottr #ifdef SBC_DEBUG
    602       1.7    scottr 	if (sbc_debug & (SBC_DB_REG | SBC_DB_INTR))
    603      1.13  christos 		printf("%s: drq intr complete: csr=0x%x, bus_csr=0x%x\n",
    604       1.7    scottr 		    ncr_sc->sc_dev.dv_xname, *ncr_sc->sci_csr,
    605       1.7    scottr 		    *ncr_sc->sci_bus_csr);
    606       1.7    scottr #endif
    607       1.1    scottr }
    608       1.1    scottr 
    609       1.1    scottr void
    610       1.1    scottr sbc_dma_alloc(ncr_sc)
    611       1.1    scottr 	struct ncr5380_softc *ncr_sc;
    612       1.1    scottr {
    613      1.24    scottr 	struct sbc_softc *sc = (struct sbc_softc *)ncr_sc;
    614       1.1    scottr 	struct sci_req *sr = ncr_sc->sc_current;
    615      1.30    bouyer 	struct scsipi_xfer *xs = sr->sr_xs;
    616       1.1    scottr 	struct sbc_pdma_handle *dh;
    617       1.1    scottr 	int		i, xlen;
    618       1.1    scottr 
    619       1.6    scottr #ifdef DIAGNOSTIC
    620       1.1    scottr 	if (sr->sr_dma_hand != NULL)
    621       1.1    scottr 		panic("sbc_dma_alloc: already have PDMA handle");
    622       1.1    scottr #endif
    623       1.1    scottr 
    624       1.1    scottr 	/* Polled transfers shouldn't allocate a PDMA handle. */
    625       1.1    scottr 	if (sr->sr_flags & SR_IMMED)
    626       1.1    scottr 		return;
    627       1.1    scottr 
    628       1.1    scottr 	xlen = ncr_sc->sc_datalen;
    629       1.1    scottr 
    630       1.1    scottr 	/* Make sure our caller checked sc_min_dma_len. */
    631       1.1    scottr 	if (xlen < MIN_DMA_LEN)
    632       1.1    scottr 		panic("sbc_dma_alloc: len=0x%x\n", xlen);
    633       1.1    scottr 
    634       1.1    scottr 	/*
    635       1.1    scottr 	 * Find free PDMA handle.  Guaranteed to find one since we
    636       1.1    scottr 	 * have as many PDMA handles as the driver has processes.
    637       1.1    scottr 	 * (instances?)
    638       1.1    scottr 	 */
    639       1.1    scottr 	 for (i = 0; i < SCI_OPENINGS; i++) {
    640       1.1    scottr 		if ((sc->sc_pdma[i].dh_flags & SBC_DH_BUSY) == 0)
    641       1.1    scottr 			goto found;
    642       1.1    scottr 	}
    643       1.1    scottr 	panic("sbc: no free PDMA handles");
    644       1.1    scottr found:
    645       1.1    scottr 	dh = &sc->sc_pdma[i];
    646       1.1    scottr 	dh->dh_flags = SBC_DH_BUSY;
    647       1.1    scottr 	dh->dh_addr = ncr_sc->sc_dataptr;
    648       1.1    scottr 	dh->dh_len = xlen;
    649       1.1    scottr 
    650       1.1    scottr 	/* Copy the 'write' flag for convenience. */
    651       1.1    scottr 	if (xs->flags & SCSI_DATA_OUT)
    652       1.1    scottr 		dh->dh_flags |= SBC_DH_OUT;
    653       1.1    scottr 
    654       1.1    scottr 	sr->sr_dma_hand = dh;
    655       1.1    scottr }
    656       1.1    scottr 
    657       1.1    scottr void
    658       1.1    scottr sbc_dma_free(ncr_sc)
    659       1.1    scottr 	struct ncr5380_softc *ncr_sc;
    660       1.1    scottr {
    661       1.1    scottr 	struct sci_req *sr = ncr_sc->sc_current;
    662       1.1    scottr 	struct sbc_pdma_handle *dh = sr->sr_dma_hand;
    663       1.1    scottr 
    664       1.6    scottr #ifdef DIAGNOSTIC
    665       1.1    scottr 	if (sr->sr_dma_hand == NULL)
    666       1.1    scottr 		panic("sbc_dma_free: no DMA handle");
    667       1.1    scottr #endif
    668       1.1    scottr 
    669       1.1    scottr 	if (ncr_sc->sc_state & NCR_DOINGDMA)
    670       1.1    scottr 		panic("sbc_dma_free: free while in progress");
    671       1.1    scottr 
    672       1.1    scottr 	if (dh->dh_flags & SBC_DH_BUSY) {
    673       1.1    scottr 		dh->dh_flags = 0;
    674       1.1    scottr 		dh->dh_addr = NULL;
    675       1.1    scottr 		dh->dh_len = 0;
    676       1.1    scottr 	}
    677       1.1    scottr 	sr->sr_dma_hand = NULL;
    678       1.1    scottr }
    679       1.1    scottr 
    680       1.1    scottr void
    681       1.1    scottr sbc_dma_poll(ncr_sc)
    682       1.1    scottr 	struct ncr5380_softc *ncr_sc;
    683       1.1    scottr {
    684       1.1    scottr 	struct sci_req *sr = ncr_sc->sc_current;
    685       1.1    scottr 
    686       1.3    scottr 	/*
    687       1.3    scottr 	 * We shouldn't arrive here; if SR_IMMED is set, then
    688       1.3    scottr 	 * dma_alloc() should have refused to allocate a handle
    689       1.3    scottr 	 * for the transfer.  This forces the polled PDMA code
    690       1.3    scottr 	 * to handle the request...
    691       1.3    scottr 	 */
    692       1.6    scottr #ifdef SBC_DEBUG
    693       1.1    scottr 	if (sbc_debug & SBC_DB_DMA)
    694      1.13  christos 		printf("%s: lost DRQ interrupt?\n", ncr_sc->sc_dev.dv_xname);
    695       1.1    scottr #endif
    696       1.3    scottr 	sr->sr_flags |= SR_OVERDUE;
    697       1.1    scottr }
    698       1.1    scottr 
    699       1.1    scottr void
    700       1.1    scottr sbc_dma_setup(ncr_sc)
    701       1.1    scottr 	struct ncr5380_softc *ncr_sc;
    702       1.1    scottr {
    703       1.1    scottr 	/* Not needed; we don't have real DMA */
    704       1.1    scottr }
    705       1.1    scottr 
    706       1.1    scottr void
    707       1.1    scottr sbc_dma_start(ncr_sc)
    708       1.1    scottr 	struct ncr5380_softc *ncr_sc;
    709       1.1    scottr {
    710      1.24    scottr 	struct sbc_softc *sc = (struct sbc_softc *)ncr_sc;
    711       1.1    scottr 	struct sci_req *sr = ncr_sc->sc_current;
    712       1.1    scottr 	struct sbc_pdma_handle *dh = sr->sr_dma_hand;
    713       1.1    scottr 
    714       1.1    scottr 	/*
    715       1.7    scottr 	 * Match bus phase, clear pending interrupts, set DMA mode, and
    716       1.7    scottr 	 * assert data bus (for writing only), then start the transfer.
    717       1.1    scottr 	 */
    718       1.1    scottr 	if (dh->dh_flags & SBC_DH_OUT) {
    719       1.1    scottr 		*ncr_sc->sci_tcmd = PHASE_DATA_OUT;
    720       1.1    scottr 		SCI_CLR_INTR(ncr_sc);
    721      1.22    scottr 		if (sc->sc_clrintr)
    722      1.22    scottr 			(*sc->sc_clrintr)(ncr_sc);
    723       1.1    scottr 		*ncr_sc->sci_mode |= SCI_MODE_DMA;
    724       1.1    scottr 		*ncr_sc->sci_icmd = SCI_ICMD_DATA;
    725       1.1    scottr 		*ncr_sc->sci_dma_send = 0;
    726       1.1    scottr 	} else {
    727       1.1    scottr 		*ncr_sc->sci_tcmd = PHASE_DATA_IN;
    728       1.1    scottr 		SCI_CLR_INTR(ncr_sc);
    729      1.22    scottr 		if (sc->sc_clrintr)
    730      1.22    scottr 			(*sc->sc_clrintr)(ncr_sc);
    731       1.1    scottr 		*ncr_sc->sci_mode |= SCI_MODE_DMA;
    732       1.1    scottr 		*ncr_sc->sci_icmd = 0;
    733       1.1    scottr 		*ncr_sc->sci_irecv = 0;
    734       1.1    scottr 	}
    735       1.3    scottr 	ncr_sc->sc_state |= NCR_DOINGDMA;
    736       1.1    scottr 
    737       1.6    scottr #ifdef SBC_DEBUG
    738       1.1    scottr 	if (sbc_debug & SBC_DB_DMA)
    739      1.13  christos 		printf("%s: PDMA started, va=%p, len=0x%x\n",
    740       1.1    scottr 		    ncr_sc->sc_dev.dv_xname, dh->dh_addr, dh->dh_len);
    741       1.1    scottr #endif
    742       1.1    scottr }
    743       1.1    scottr 
    744       1.1    scottr void
    745       1.1    scottr sbc_dma_eop(ncr_sc)
    746       1.1    scottr 	struct ncr5380_softc *ncr_sc;
    747       1.1    scottr {
    748       1.1    scottr 	/* Not used; the EOP pin is wired high (GMFH, pp. 389-390) */
    749       1.1    scottr }
    750       1.1    scottr 
    751       1.1    scottr void
    752       1.1    scottr sbc_dma_stop(ncr_sc)
    753       1.1    scottr 	struct ncr5380_softc *ncr_sc;
    754       1.1    scottr {
    755      1.24    scottr 	struct sbc_softc *sc = (struct sbc_softc *)ncr_sc;
    756       1.1    scottr 	struct sci_req *sr = ncr_sc->sc_current;
    757       1.1    scottr 	struct sbc_pdma_handle *dh = sr->sr_dma_hand;
    758      1.23    scottr 	int ntrans;
    759       1.1    scottr 
    760       1.1    scottr 	if ((ncr_sc->sc_state & NCR_DOINGDMA) == 0) {
    761       1.1    scottr #ifdef SBC_DEBUG
    762       1.1    scottr 		if (sbc_debug & SBC_DB_DMA)
    763      1.13  christos 			printf("%s: dma_stop: DMA not running\n",
    764       1.1    scottr 			    ncr_sc->sc_dev.dv_xname);
    765       1.1    scottr #endif
    766       1.1    scottr 		return;
    767       1.1    scottr 	}
    768       1.1    scottr 	ncr_sc->sc_state &= ~NCR_DOINGDMA;
    769       1.1    scottr 
    770       1.3    scottr 	if ((ncr_sc->sc_state & NCR_ABORTING) == 0) {
    771       1.1    scottr 		ntrans = ncr_sc->sc_datalen - dh->dh_len;
    772       1.1    scottr 
    773       1.1    scottr #ifdef SBC_DEBUG
    774       1.1    scottr 		if (sbc_debug & SBC_DB_DMA)
    775      1.13  christos 			printf("%s: dma_stop: ntrans=0x%x\n",
    776       1.1    scottr 			    ncr_sc->sc_dev.dv_xname, ntrans);
    777       1.1    scottr #endif
    778       1.1    scottr 
    779       1.1    scottr 		if (ntrans > ncr_sc->sc_datalen)
    780       1.1    scottr 			panic("sbc_dma_stop: excess transfer\n");
    781       1.1    scottr 
    782       1.1    scottr 		/* Adjust data pointer */
    783       1.1    scottr 		ncr_sc->sc_dataptr += ntrans;
    784       1.1    scottr 		ncr_sc->sc_datalen -= ntrans;
    785       1.1    scottr 
    786       1.1    scottr 		/* Clear any pending interrupts. */
    787       1.1    scottr 		SCI_CLR_INTR(ncr_sc);
    788      1.22    scottr 		if (sc->sc_clrintr)
    789      1.22    scottr 			(*sc->sc_clrintr)(ncr_sc);
    790       1.1    scottr 	}
    791       1.1    scottr 
    792       1.1    scottr 	/* Put SBIC back into PIO mode. */
    793       1.1    scottr 	*ncr_sc->sci_mode &= ~SCI_MODE_DMA;
    794       1.1    scottr 	*ncr_sc->sci_icmd = 0;
    795       1.1    scottr 
    796       1.1    scottr #ifdef SBC_DEBUG
    797       1.3    scottr 	if (sbc_debug & SBC_DB_REG)
    798      1.13  christos 		printf("%s: dma_stop: csr=0x%x, bus_csr=0x%x\n",
    799       1.1    scottr 		    ncr_sc->sc_dev.dv_xname, *ncr_sc->sci_csr,
    800       1.1    scottr 		    *ncr_sc->sci_bus_csr);
    801       1.1    scottr #endif
    802       1.1    scottr }
    803