sbc.c revision 1.38.4.2 1 1.38.4.2 scottr /* $NetBSD: sbc.c,v 1.38.4.2 1999/11/02 06:46:13 scottr Exp $ */
2 1.1 scottr
3 1.1 scottr /*
4 1.19 scottr * Copyright (C) 1996 Scott Reynolds. All rights reserved.
5 1.1 scottr *
6 1.1 scottr * Redistribution and use in source and binary forms, with or without
7 1.1 scottr * modification, are permitted provided that the following conditions
8 1.1 scottr * are met:
9 1.1 scottr * 1. Redistributions of source code must retain the above copyright
10 1.1 scottr * notice, this list of conditions and the following disclaimer.
11 1.1 scottr * 2. Redistributions in binary form must reproduce the above copyright
12 1.1 scottr * notice, this list of conditions and the following disclaimer in the
13 1.1 scottr * documentation and/or other materials provided with the distribution.
14 1.32 scottr * 3. The name of the author may not be used to endorse or promote products
15 1.19 scottr * derived from this software without specific prior written permission
16 1.1 scottr *
17 1.19 scottr * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
18 1.1 scottr * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
19 1.1 scottr * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
20 1.19 scottr * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
21 1.1 scottr * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
22 1.1 scottr * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
23 1.1 scottr * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
24 1.1 scottr * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
25 1.1 scottr * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
26 1.1 scottr * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27 1.1 scottr */
28 1.1 scottr
29 1.1 scottr /*
30 1.1 scottr * This file contains only the machine-dependent parts of the mac68k
31 1.1 scottr * NCR 5380 SCSI driver. (Autoconfig stuff and PDMA functions.)
32 1.1 scottr * The machine-independent parts are in ncr5380sbc.c
33 1.1 scottr *
34 1.1 scottr * Supported hardware includes:
35 1.1 scottr * Macintosh II family 5380-based controller
36 1.1 scottr *
37 1.1 scottr * Credits, history:
38 1.1 scottr *
39 1.1 scottr * Scott Reynolds wrote this module, based on work by Allen Briggs
40 1.9 scottr * (mac68k), Gordon W. Ross and David Jones (sun3), and Leo Weppelman
41 1.9 scottr * (atari). Thanks to Allen for supplying crucial interpretation of the
42 1.9 scottr * NetBSD/mac68k 1.1 'ncrscsi' driver. Also, Allen, Gordon, and Jason
43 1.9 scottr * Thorpe all helped to refine this code, and were considerable sources
44 1.9 scottr * of moral support.
45 1.1 scottr */
46 1.36 jonathan #include "opt_ddb.h"
47 1.1 scottr
48 1.1 scottr #include <sys/types.h>
49 1.1 scottr #include <sys/param.h>
50 1.1 scottr #include <sys/systm.h>
51 1.1 scottr #include <sys/kernel.h>
52 1.1 scottr #include <sys/errno.h>
53 1.1 scottr #include <sys/device.h>
54 1.1 scottr #include <sys/buf.h>
55 1.1 scottr #include <sys/proc.h>
56 1.1 scottr #include <sys/user.h>
57 1.1 scottr
58 1.30 bouyer #include <dev/scsipi/scsi_all.h>
59 1.30 bouyer #include <dev/scsipi/scsipi_all.h>
60 1.30 bouyer #include <dev/scsipi/scsipi_debug.h>
61 1.30 bouyer #include <dev/scsipi/scsiconf.h>
62 1.1 scottr
63 1.1 scottr #include <dev/ic/ncr5380reg.h>
64 1.1 scottr #include <dev/ic/ncr5380var.h>
65 1.1 scottr
66 1.8 scottr #include <machine/cpu.h>
67 1.1 scottr #include <machine/viareg.h>
68 1.1 scottr
69 1.29 scottr #include <mac68k/dev/sbcreg.h>
70 1.29 scottr #include <mac68k/dev/sbcvar.h>
71 1.36 jonathan
72 1.36 jonathan /* SBC_DEBUG -- relies on DDB */
73 1.36 jonathan #ifdef SBC_DEBUG
74 1.36 jonathan # define SBC_DB_INTR 0x01
75 1.36 jonathan # define SBC_DB_DMA 0x02
76 1.36 jonathan # define SBC_DB_REG 0x04
77 1.36 jonathan # define SBC_DB_BREAK 0x08
78 1.36 jonathan # ifndef DDB
79 1.36 jonathan # define Debugger() printf("Debug: sbc.c:%d\n", __LINE__)
80 1.36 jonathan # endif
81 1.36 jonathan # define SBC_BREAK \
82 1.36 jonathan do { if (sbc_debug & SBC_DB_BREAK) Debugger(); } while (0)
83 1.36 jonathan #else
84 1.36 jonathan # define SBC_BREAK
85 1.36 jonathan #endif
86 1.36 jonathan
87 1.1 scottr
88 1.22 scottr int sbc_debug = 0 /* | SBC_DB_INTR | SBC_DB_DMA */;
89 1.22 scottr int sbc_link_flags = 0 /* | SDEV_DB2 */;
90 1.24 scottr int sbc_options = 0 /* | SBC_PDMA */;
91 1.1 scottr
92 1.1 scottr /* This is copied from julian's bt driver */
93 1.1 scottr /* "so we have a default dev struct for our link struct." */
94 1.30 bouyer struct scsipi_device sbc_dev = {
95 1.1 scottr NULL, /* Use default error handler. */
96 1.1 scottr NULL, /* Use default start handler. */
97 1.1 scottr NULL, /* Use default async handler. */
98 1.1 scottr NULL, /* Use default "done" routine. */
99 1.1 scottr };
100 1.1 scottr
101 1.31 scottr extern label_t *nofault;
102 1.31 scottr extern caddr_t m68k_fault_addr;
103 1.31 scottr
104 1.28 scottr static int sbc_wait_busy __P((struct ncr5380_softc *));
105 1.22 scottr static int sbc_ready __P((struct ncr5380_softc *));
106 1.28 scottr static int sbc_wait_dreq __P((struct ncr5380_softc *));
107 1.1 scottr
108 1.1 scottr
109 1.1 scottr /***
110 1.1 scottr * General support for Mac-specific SCSI logic.
111 1.1 scottr ***/
112 1.1 scottr
113 1.28 scottr /* These are used in the following inline functions. */
114 1.28 scottr int sbc_wait_busy_timo = 1000 * 5000; /* X2 = 10 S. */
115 1.28 scottr int sbc_ready_timo = 1000 * 5000; /* X2 = 10 S. */
116 1.28 scottr int sbc_wait_dreq_timo = 1000 * 5000; /* X2 = 10 S. */
117 1.28 scottr
118 1.28 scottr /* Return zero on success. */
119 1.28 scottr static __inline__ int
120 1.28 scottr sbc_wait_busy(sc)
121 1.28 scottr struct ncr5380_softc *sc;
122 1.28 scottr {
123 1.28 scottr int timo = sbc_wait_busy_timo;
124 1.28 scottr for (;;) {
125 1.28 scottr if (SCI_BUSY(sc)) {
126 1.28 scottr timo = 0; /* return 0 */
127 1.28 scottr break;
128 1.28 scottr }
129 1.28 scottr if (--timo < 0)
130 1.28 scottr break; /* return -1 */
131 1.28 scottr delay(2);
132 1.28 scottr }
133 1.28 scottr return (timo);
134 1.28 scottr }
135 1.28 scottr
136 1.28 scottr static __inline__ int
137 1.28 scottr sbc_ready(sc)
138 1.28 scottr struct ncr5380_softc *sc;
139 1.28 scottr {
140 1.28 scottr int timo = sbc_ready_timo;
141 1.28 scottr
142 1.28 scottr for (;;) {
143 1.28 scottr if ((*sc->sci_csr & (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH))
144 1.28 scottr == (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) {
145 1.28 scottr timo = 0;
146 1.28 scottr break;
147 1.28 scottr }
148 1.28 scottr if (((*sc->sci_csr & SCI_CSR_PHASE_MATCH) == 0)
149 1.28 scottr || (SCI_BUSY(sc) == 0)) {
150 1.28 scottr timo = -1;
151 1.28 scottr break;
152 1.28 scottr }
153 1.28 scottr if (--timo < 0)
154 1.28 scottr break; /* return -1 */
155 1.28 scottr delay(2);
156 1.28 scottr }
157 1.28 scottr return (timo);
158 1.28 scottr }
159 1.28 scottr
160 1.28 scottr static __inline__ int
161 1.28 scottr sbc_wait_dreq(sc)
162 1.28 scottr struct ncr5380_softc *sc;
163 1.28 scottr {
164 1.28 scottr int timo = sbc_wait_dreq_timo;
165 1.28 scottr
166 1.28 scottr for (;;) {
167 1.28 scottr if ((*sc->sci_csr & (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH))
168 1.28 scottr == (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) {
169 1.28 scottr timo = 0;
170 1.28 scottr break;
171 1.28 scottr }
172 1.28 scottr if (--timo < 0)
173 1.28 scottr break; /* return -1 */
174 1.28 scottr delay(2);
175 1.28 scottr }
176 1.28 scottr return (timo);
177 1.28 scottr }
178 1.28 scottr
179 1.1 scottr void
180 1.1 scottr sbc_irq_intr(p)
181 1.1 scottr void *p;
182 1.1 scottr {
183 1.23 scottr struct ncr5380_softc *ncr_sc = p;
184 1.33 scottr struct sbc_softc *sc = (struct sbc_softc *)ncr_sc;
185 1.23 scottr int claimed = 0;
186 1.1 scottr
187 1.1 scottr /* How we ever arrive here without IRQ set is a mystery... */
188 1.1 scottr if (*ncr_sc->sci_csr & SCI_CSR_INT) {
189 1.3 scottr #ifdef SBC_DEBUG
190 1.3 scottr if (sbc_debug & SBC_DB_INTR)
191 1.3 scottr decode_5380_intr(ncr_sc);
192 1.3 scottr #endif
193 1.33 scottr if (!cold)
194 1.33 scottr claimed = ncr5380_intr(ncr_sc);
195 1.1 scottr if (!claimed) {
196 1.1 scottr if (((*ncr_sc->sci_csr & ~SCI_CSR_PHASE_MATCH) == SCI_CSR_INT)
197 1.33 scottr && ((*ncr_sc->sci_bus_csr & ~SCI_BUS_RST) == 0)) {
198 1.1 scottr SCI_CLR_INTR(ncr_sc); /* RST interrupt */
199 1.33 scottr if (sc->sc_clrintr)
200 1.33 scottr (*sc->sc_clrintr)(ncr_sc);
201 1.33 scottr }
202 1.1 scottr #ifdef SBC_DEBUG
203 1.1 scottr else {
204 1.13 christos printf("%s: spurious intr\n",
205 1.1 scottr ncr_sc->sc_dev.dv_xname);
206 1.3 scottr SBC_BREAK;
207 1.1 scottr }
208 1.1 scottr #endif
209 1.1 scottr }
210 1.1 scottr }
211 1.1 scottr }
212 1.1 scottr
213 1.3 scottr #ifdef SBC_DEBUG
214 1.3 scottr void
215 1.3 scottr decode_5380_intr(ncr_sc)
216 1.3 scottr struct ncr5380_softc *ncr_sc;
217 1.3 scottr {
218 1.28 scottr u_int8_t csr = *ncr_sc->sci_csr;
219 1.28 scottr u_int8_t bus_csr = *ncr_sc->sci_bus_csr;
220 1.3 scottr
221 1.3 scottr if (((csr & ~(SCI_CSR_PHASE_MATCH | SCI_CSR_ATN)) == SCI_CSR_INT) &&
222 1.3 scottr ((bus_csr & ~(SCI_BUS_MSG | SCI_BUS_CD | SCI_BUS_IO | SCI_BUS_DBP)) == SCI_BUS_SEL)) {
223 1.3 scottr if (csr & SCI_BUS_IO)
224 1.13 christos printf("%s: reselect\n", ncr_sc->sc_dev.dv_xname);
225 1.3 scottr else
226 1.13 christos printf("%s: select\n", ncr_sc->sc_dev.dv_xname);
227 1.3 scottr } else if (((csr & ~SCI_CSR_ACK) == (SCI_CSR_DONE | SCI_CSR_INT)) &&
228 1.3 scottr ((bus_csr & (SCI_BUS_RST | SCI_BUS_BSY | SCI_BUS_SEL)) == SCI_BUS_BSY))
229 1.13 christos printf("%s: dma eop\n", ncr_sc->sc_dev.dv_xname);
230 1.3 scottr else if (((csr & ~SCI_CSR_PHASE_MATCH) == SCI_CSR_INT) &&
231 1.3 scottr ((bus_csr & ~SCI_BUS_RST) == 0))
232 1.13 christos printf("%s: bus reset\n", ncr_sc->sc_dev.dv_xname);
233 1.3 scottr else if (((csr & ~(SCI_CSR_DREQ | SCI_CSR_ATN | SCI_CSR_ACK)) == (SCI_CSR_PERR | SCI_CSR_INT | SCI_CSR_PHASE_MATCH)) &&
234 1.3 scottr ((bus_csr & (SCI_BUS_RST | SCI_BUS_BSY | SCI_BUS_SEL)) == SCI_BUS_BSY))
235 1.13 christos printf("%s: parity error\n", ncr_sc->sc_dev.dv_xname);
236 1.3 scottr else if (((csr & ~SCI_CSR_ATN) == SCI_CSR_INT) &&
237 1.3 scottr ((bus_csr & (SCI_BUS_RST | SCI_BUS_BSY | SCI_BUS_REQ | SCI_BUS_SEL)) == (SCI_BUS_BSY | SCI_BUS_REQ)))
238 1.13 christos printf("%s: phase mismatch\n", ncr_sc->sc_dev.dv_xname);
239 1.3 scottr else if (((csr & ~SCI_CSR_PHASE_MATCH) == (SCI_CSR_INT | SCI_CSR_DISC)) &&
240 1.3 scottr (bus_csr == 0))
241 1.13 christos printf("%s: disconnect\n", ncr_sc->sc_dev.dv_xname);
242 1.3 scottr else
243 1.13 christos printf("%s: unknown intr: csr=%x, bus_csr=%x\n",
244 1.3 scottr ncr_sc->sc_dev.dv_xname, csr, bus_csr);
245 1.3 scottr }
246 1.3 scottr #endif
247 1.1 scottr
248 1.8 scottr
249 1.1 scottr /***
250 1.1 scottr * The following code implements polled PDMA.
251 1.1 scottr ***/
252 1.1 scottr
253 1.23 scottr int
254 1.23 scottr sbc_pdma_in(ncr_sc, phase, datalen, data)
255 1.23 scottr struct ncr5380_softc *ncr_sc;
256 1.28 scottr int phase;
257 1.28 scottr int datalen;
258 1.23 scottr u_char *data;
259 1.23 scottr {
260 1.23 scottr struct sbc_softc *sc = (struct sbc_softc *)ncr_sc;
261 1.24 scottr volatile u_int32_t *long_data = (u_int32_t *)sc->sc_drq_addr;
262 1.24 scottr volatile u_int8_t *byte_data = (u_int8_t *)sc->sc_nodrq_addr;
263 1.23 scottr int resid, s;
264 1.23 scottr
265 1.28 scottr if (datalen < ncr_sc->sc_min_dma_len ||
266 1.28 scottr (sc->sc_options & SBC_PDMA) == 0)
267 1.28 scottr return ncr5380_pio_in(ncr_sc, phase, datalen, data);
268 1.28 scottr
269 1.23 scottr s = splbio();
270 1.28 scottr if (sbc_wait_busy(ncr_sc)) {
271 1.28 scottr splx(s);
272 1.28 scottr return 0;
273 1.28 scottr }
274 1.28 scottr
275 1.23 scottr *ncr_sc->sci_mode |= SCI_MODE_DMA;
276 1.23 scottr *ncr_sc->sci_irecv = 0;
277 1.1 scottr
278 1.28 scottr #define R4 *((u_int32_t *)data)++ = *long_data
279 1.28 scottr #define R1 *((u_int8_t *)data)++ = *byte_data
280 1.23 scottr for (resid = datalen; resid >= 128; resid -= 128) {
281 1.28 scottr if (sbc_ready(ncr_sc))
282 1.23 scottr goto interrupt;
283 1.23 scottr R4; R4; R4; R4; R4; R4; R4; R4;
284 1.23 scottr R4; R4; R4; R4; R4; R4; R4; R4;
285 1.23 scottr R4; R4; R4; R4; R4; R4; R4; R4;
286 1.28 scottr R4; R4; R4; R4; R4; R4; R4; R4; /* 128 */
287 1.23 scottr }
288 1.23 scottr while (resid) {
289 1.28 scottr if (sbc_ready(ncr_sc))
290 1.23 scottr goto interrupt;
291 1.23 scottr R1;
292 1.23 scottr resid--;
293 1.1 scottr }
294 1.23 scottr #undef R4
295 1.23 scottr #undef R1
296 1.1 scottr
297 1.23 scottr interrupt:
298 1.1 scottr SCI_CLR_INTR(ncr_sc);
299 1.1 scottr *ncr_sc->sci_mode &= ~SCI_MODE_DMA;
300 1.28 scottr *ncr_sc->sci_icmd = 0;
301 1.23 scottr splx(s);
302 1.28 scottr return (datalen - resid);
303 1.1 scottr }
304 1.1 scottr
305 1.22 scottr int
306 1.23 scottr sbc_pdma_out(ncr_sc, phase, datalen, data)
307 1.1 scottr struct ncr5380_softc *ncr_sc;
308 1.28 scottr int phase;
309 1.28 scottr int datalen;
310 1.1 scottr u_char *data;
311 1.1 scottr {
312 1.1 scottr struct sbc_softc *sc = (struct sbc_softc *)ncr_sc;
313 1.24 scottr volatile u_int32_t *long_data = (u_int32_t *)sc->sc_drq_addr;
314 1.24 scottr volatile u_int8_t *byte_data = (u_int8_t *)sc->sc_nodrq_addr;
315 1.31 scottr label_t faultbuf;
316 1.38.4.1 scottr #if 0
317 1.28 scottr int resid, s;
318 1.38.4.1 scottr #else
319 1.38.4.1 scottr int s;
320 1.38.4.1 scottr #endif
321 1.28 scottr u_int8_t icmd;
322 1.23 scottr
323 1.31 scottr #if 1
324 1.31 scottr /* Work around lame gcc initialization bug */
325 1.31 scottr (void)&data;
326 1.31 scottr #endif
327 1.31 scottr
328 1.28 scottr if (datalen < ncr_sc->sc_min_dma_len ||
329 1.28 scottr (sc->sc_options & SBC_PDMA) == 0)
330 1.24 scottr return ncr5380_pio_out(ncr_sc, phase, datalen, data);
331 1.24 scottr
332 1.23 scottr s = splbio();
333 1.28 scottr if (sbc_wait_busy(ncr_sc)) {
334 1.28 scottr splx(s);
335 1.28 scottr return 0;
336 1.28 scottr }
337 1.28 scottr
338 1.23 scottr icmd = *(ncr_sc->sci_icmd) & SCI_ICMD_RMASK;
339 1.23 scottr *ncr_sc->sci_icmd = icmd | SCI_ICMD_DATA;
340 1.23 scottr *ncr_sc->sci_mode |= SCI_MODE_DMA;
341 1.23 scottr *ncr_sc->sci_dma_send = 0;
342 1.23 scottr
343 1.38.4.1 scottr #if 1
344 1.38.4.1 scottr sc->sc_resid = datalen;
345 1.38.4.1 scottr #endif
346 1.38.4.1 scottr
347 1.31 scottr /*
348 1.31 scottr * Setup for a possible bus error caused by SCSI controller
349 1.31 scottr * switching out of DATA OUT before we're done with the
350 1.31 scottr * current transfer. (See comment before sbc_drq_intr().)
351 1.31 scottr */
352 1.31 scottr nofault = &faultbuf;
353 1.31 scottr
354 1.31 scottr if (setjmp(nofault)) {
355 1.31 scottr printf("buf = 0x%lx, fault = 0x%lx\n",
356 1.31 scottr (u_long)sc->sc_drq_addr, (u_long)m68k_fault_addr);
357 1.38.4.1 scottr #if 0
358 1.31 scottr panic("Unexpected bus error in sbc_pdma_out()");
359 1.38.4.1 scottr #else
360 1.38.4.1 scottr sc->sc_resid -=
361 1.38.4.1 scottr (u_long)m68k_fault_addr - (u_long)sc->sc_drq_addr;
362 1.38.4.1 scottr goto interrupt;
363 1.38.4.1 scottr #endif
364 1.31 scottr }
365 1.31 scottr
366 1.38.4.1 scottr #if 1
367 1.38.4.1 scottr #define resid sc->sc_resid
368 1.38.4.1 scottr #define W1 do { \
369 1.38.4.1 scottr *byte_data = *((u_int8_t *)data)++; \
370 1.38.4.1 scottr resid--; \
371 1.38.4.1 scottr } while (0)
372 1.38.4.1 scottr #define W4 do { \
373 1.38.4.1 scottr *long_data = *((u_int32_t *)data)++; \
374 1.38.4.1 scottr resid -= 4; \
375 1.38.4.1 scottr } while (0)
376 1.38.4.1 scottr while (resid >= 64) {
377 1.38.4.1 scottr if (sbc_ready(ncr_sc))
378 1.38.4.1 scottr goto interrupt;
379 1.38.4.1 scottr W4; W4; W4; W4;
380 1.38.4.1 scottr W4; W4; W4; W4;
381 1.38.4.1 scottr W4; W4; W4; W4;
382 1.38.4.1 scottr W4; W4; W4; W4;
383 1.38.4.1 scottr }
384 1.38.4.1 scottr #else
385 1.28 scottr #define W1 *byte_data = *((u_int8_t *)data)++
386 1.28 scottr #define W4 *long_data = *((u_int32_t *)data)++
387 1.28 scottr for (resid = datalen; resid >= 64; resid -= 64) {
388 1.28 scottr if (sbc_ready(ncr_sc))
389 1.23 scottr goto interrupt;
390 1.23 scottr W1;
391 1.28 scottr if (sbc_ready(ncr_sc))
392 1.23 scottr goto interrupt;
393 1.23 scottr W1;
394 1.28 scottr if (sbc_ready(ncr_sc))
395 1.23 scottr goto interrupt;
396 1.23 scottr W1;
397 1.28 scottr if (sbc_ready(ncr_sc))
398 1.23 scottr goto interrupt;
399 1.23 scottr W1;
400 1.28 scottr if (sbc_ready(ncr_sc))
401 1.23 scottr goto interrupt;
402 1.23 scottr W4; W4; W4; W4;
403 1.23 scottr W4; W4; W4; W4;
404 1.23 scottr W4; W4; W4; W4;
405 1.23 scottr W4; W4; W4;
406 1.23 scottr }
407 1.38.4.1 scottr #endif
408 1.28 scottr while (resid) {
409 1.28 scottr if (sbc_ready(ncr_sc))
410 1.23 scottr goto interrupt;
411 1.23 scottr W1;
412 1.28 scottr resid--;
413 1.23 scottr }
414 1.23 scottr #undef W1
415 1.23 scottr #undef W4
416 1.28 scottr if (sbc_wait_dreq(ncr_sc))
417 1.28 scottr printf("%s: timeout waiting for DREQ.\n",
418 1.28 scottr ncr_sc->sc_dev.dv_xname);
419 1.28 scottr
420 1.28 scottr *byte_data = 0;
421 1.28 scottr goto done;
422 1.1 scottr
423 1.28 scottr interrupt:
424 1.28 scottr if ((*ncr_sc->sci_csr & SCI_CSR_PHASE_MATCH) == 0) {
425 1.28 scottr *ncr_sc->sci_icmd = icmd & ~SCI_ICMD_DATA;
426 1.28 scottr --resid;
427 1.1 scottr }
428 1.1 scottr
429 1.28 scottr done:
430 1.1 scottr SCI_CLR_INTR(ncr_sc);
431 1.1 scottr *ncr_sc->sci_mode &= ~SCI_MODE_DMA;
432 1.23 scottr *ncr_sc->sci_icmd = icmd;
433 1.23 scottr splx(s);
434 1.23 scottr return (datalen - resid);
435 1.1 scottr }
436 1.1 scottr
437 1.1 scottr
438 1.1 scottr /***
439 1.1 scottr * The following code implements interrupt-driven PDMA.
440 1.1 scottr ***/
441 1.1 scottr
442 1.1 scottr /*
443 1.1 scottr * This is the meat of the PDMA transfer.
444 1.1 scottr * When we get here, we shove data as fast as the mac can take it.
445 1.1 scottr * We depend on several things:
446 1.1 scottr * * All macs after the Mac Plus that have a 5380 chip should have a general
447 1.1 scottr * logic IC that handshakes data for blind transfers.
448 1.1 scottr * * If the SCSI controller finishes sending/receiving data before we do,
449 1.1 scottr * the same general logic IC will generate a /BERR for us in short order.
450 1.1 scottr * * The fault address for said /BERR minus the base address for the
451 1.1 scottr * transfer will be the amount of data that was actually written.
452 1.1 scottr *
453 1.1 scottr * We use the nofault flag and the setjmp/longjmp in locore.s so we can
454 1.1 scottr * detect and handle the bus error for early termination of a command.
455 1.1 scottr * This is usually caused by a disconnecting target.
456 1.1 scottr */
457 1.1 scottr void
458 1.1 scottr sbc_drq_intr(p)
459 1.1 scottr void *p;
460 1.1 scottr {
461 1.24 scottr struct sbc_softc *sc = (struct sbc_softc *)p;
462 1.24 scottr struct ncr5380_softc *ncr_sc = (struct ncr5380_softc *)p;
463 1.23 scottr struct sci_req *sr = ncr_sc->sc_current;
464 1.23 scottr struct sbc_pdma_handle *dh = sr->sr_dma_hand;
465 1.23 scottr label_t faultbuf;
466 1.23 scottr volatile u_int32_t *long_drq;
467 1.23 scottr u_int32_t *long_data;
468 1.23 scottr volatile u_int8_t *drq;
469 1.23 scottr u_int8_t *data;
470 1.23 scottr int count, dcount, resid;
471 1.23 scottr u_int8_t tmp;
472 1.26 scottr
473 1.26 scottr /* Work around lame gcc initialization bug */
474 1.26 scottr (void)&drq;
475 1.1 scottr
476 1.1 scottr /*
477 1.1 scottr * If we're not ready to xfer data, or have no more, just return.
478 1.1 scottr */
479 1.3 scottr if ((*ncr_sc->sci_csr & SCI_CSR_DREQ) == 0 || dh->dh_len == 0)
480 1.1 scottr return;
481 1.1 scottr
482 1.1 scottr #ifdef SBC_DEBUG
483 1.1 scottr if (sbc_debug & SBC_DB_INTR)
484 1.13 christos printf("%s: drq intr, dh_len=0x%x, dh_flags=0x%x\n",
485 1.1 scottr ncr_sc->sc_dev.dv_xname, dh->dh_len, dh->dh_flags);
486 1.1 scottr #endif
487 1.1 scottr
488 1.1 scottr /*
489 1.1 scottr * Setup for a possible bus error caused by SCSI controller
490 1.1 scottr * switching out of DATA-IN/OUT before we're done with the
491 1.1 scottr * current transfer.
492 1.1 scottr */
493 1.31 scottr nofault = &faultbuf;
494 1.1 scottr
495 1.33 scottr if (setjmp(nofault)) {
496 1.31 scottr nofault = (label_t *)0;
497 1.8 scottr if ((dh->dh_flags & SBC_DH_DONE) == 0) {
498 1.27 scottr count = (( (u_long)m68k_fault_addr
499 1.24 scottr - (u_long)sc->sc_drq_addr));
500 1.8 scottr
501 1.8 scottr if ((count < 0) || (count > dh->dh_len)) {
502 1.13 christos printf("%s: complete=0x%x (pending 0x%x)\n",
503 1.8 scottr ncr_sc->sc_dev.dv_xname, count, dh->dh_len);
504 1.8 scottr panic("something is wrong");
505 1.8 scottr }
506 1.1 scottr
507 1.8 scottr dh->dh_addr += count;
508 1.8 scottr dh->dh_len -= count;
509 1.18 scottr } else
510 1.18 scottr count = 0;
511 1.8 scottr
512 1.1 scottr #ifdef SBC_DEBUG
513 1.1 scottr if (sbc_debug & SBC_DB_INTR)
514 1.13 christos printf("%s: drq /berr, complete=0x%x (pending 0x%x)\n",
515 1.8 scottr ncr_sc->sc_dev.dv_xname, count, dh->dh_len);
516 1.1 scottr #endif
517 1.27 scottr m68k_fault_addr = 0;
518 1.3 scottr
519 1.1 scottr return;
520 1.1 scottr }
521 1.1 scottr
522 1.1 scottr if (dh->dh_flags & SBC_DH_OUT) { /* Data Out */
523 1.26 scottr dcount = 0;
524 1.26 scottr
525 1.1 scottr /*
526 1.1 scottr * Get the source address aligned.
527 1.1 scottr */
528 1.6 scottr resid =
529 1.24 scottr count = min(dh->dh_len, 4 - (((int)dh->dh_addr) & 0x3));
530 1.1 scottr if (count && count < 4) {
531 1.24 scottr drq = (volatile u_int8_t *)sc->sc_drq_addr;
532 1.24 scottr data = (u_int8_t *)dh->dh_addr;
533 1.8 scottr
534 1.1 scottr #define W1 *drq++ = *data++
535 1.1 scottr while (count) {
536 1.1 scottr W1; count--;
537 1.1 scottr }
538 1.1 scottr #undef W1
539 1.1 scottr dh->dh_addr += resid;
540 1.1 scottr dh->dh_len -= resid;
541 1.1 scottr }
542 1.1 scottr
543 1.1 scottr /*
544 1.8 scottr * Start the transfer.
545 1.1 scottr */
546 1.1 scottr while (dh->dh_len) {
547 1.1 scottr dcount = count = min(dh->dh_len, MAX_DMA_LEN);
548 1.24 scottr long_drq = (volatile u_int32_t *)sc->sc_drq_addr;
549 1.24 scottr long_data = (u_int32_t *)dh->dh_addr;
550 1.1 scottr
551 1.1 scottr #define W4 *long_drq++ = *long_data++
552 1.1 scottr while (count >= 64) {
553 1.1 scottr W4; W4; W4; W4; W4; W4; W4; W4;
554 1.1 scottr W4; W4; W4; W4; W4; W4; W4; W4; /* 64 */
555 1.1 scottr count -= 64;
556 1.1 scottr }
557 1.1 scottr while (count >= 4) {
558 1.1 scottr W4; count -= 4;
559 1.1 scottr }
560 1.1 scottr #undef W4
561 1.24 scottr data = (u_int8_t *)long_data;
562 1.24 scottr drq = (u_int8_t *)long_drq;
563 1.8 scottr
564 1.7 scottr #define W1 *drq++ = *data++
565 1.7 scottr while (count) {
566 1.7 scottr W1; count--;
567 1.7 scottr }
568 1.7 scottr #undef W1
569 1.7 scottr dh->dh_len -= dcount;
570 1.7 scottr dh->dh_addr += dcount;
571 1.7 scottr }
572 1.8 scottr dh->dh_flags |= SBC_DH_DONE;
573 1.7 scottr
574 1.7 scottr /*
575 1.8 scottr * XXX -- Read a byte from the SBC to trigger a /BERR.
576 1.8 scottr * This seems to be necessary for us to notice that
577 1.8 scottr * the target has disconnected. Ick. 06 jun 1996 (sr)
578 1.7 scottr */
579 1.26 scottr if (dcount >= MAX_DMA_LEN)
580 1.24 scottr drq = (volatile u_int8_t *)sc->sc_drq_addr;
581 1.8 scottr tmp = *drq;
582 1.1 scottr } else { /* Data In */
583 1.1 scottr /*
584 1.1 scottr * Get the dest address aligned.
585 1.1 scottr */
586 1.6 scottr resid =
587 1.24 scottr count = min(dh->dh_len, 4 - (((int)dh->dh_addr) & 0x3));
588 1.1 scottr if (count && count < 4) {
589 1.24 scottr data = (u_int8_t *)dh->dh_addr;
590 1.24 scottr drq = (volatile u_int8_t *)sc->sc_drq_addr;
591 1.8 scottr
592 1.1 scottr #define R1 *data++ = *drq++
593 1.1 scottr while (count) {
594 1.1 scottr R1; count--;
595 1.1 scottr }
596 1.1 scottr #undef R1
597 1.1 scottr dh->dh_addr += resid;
598 1.1 scottr dh->dh_len -= resid;
599 1.1 scottr }
600 1.1 scottr
601 1.1 scottr /*
602 1.8 scottr * Start the transfer.
603 1.1 scottr */
604 1.1 scottr while (dh->dh_len) {
605 1.1 scottr dcount = count = min(dh->dh_len, MAX_DMA_LEN);
606 1.24 scottr long_data = (u_int32_t *)dh->dh_addr;
607 1.24 scottr long_drq = (volatile u_int32_t *)sc->sc_drq_addr;
608 1.1 scottr
609 1.1 scottr #define R4 *long_data++ = *long_drq++
610 1.8 scottr while (count >= 64) {
611 1.1 scottr R4; R4; R4; R4; R4; R4; R4; R4;
612 1.1 scottr R4; R4; R4; R4; R4; R4; R4; R4; /* 64 */
613 1.8 scottr count -= 64;
614 1.1 scottr }
615 1.1 scottr while (count >= 4) {
616 1.1 scottr R4; count -= 4;
617 1.1 scottr }
618 1.1 scottr #undef R4
619 1.24 scottr data = (u_int8_t *)long_data;
620 1.24 scottr drq = (volatile u_int8_t *)long_drq;
621 1.8 scottr
622 1.1 scottr #define R1 *data++ = *drq++
623 1.1 scottr while (count) {
624 1.1 scottr R1; count--;
625 1.1 scottr }
626 1.1 scottr #undef R1
627 1.1 scottr dh->dh_len -= dcount;
628 1.1 scottr dh->dh_addr += dcount;
629 1.1 scottr }
630 1.8 scottr dh->dh_flags |= SBC_DH_DONE;
631 1.1 scottr }
632 1.1 scottr
633 1.1 scottr /*
634 1.1 scottr * OK. No bus error occurred above. Clear the nofault flag
635 1.1 scottr * so we no longer short-circuit bus errors.
636 1.1 scottr */
637 1.31 scottr nofault = (label_t *)0;
638 1.7 scottr
639 1.7 scottr #ifdef SBC_DEBUG
640 1.7 scottr if (sbc_debug & (SBC_DB_REG | SBC_DB_INTR))
641 1.13 christos printf("%s: drq intr complete: csr=0x%x, bus_csr=0x%x\n",
642 1.7 scottr ncr_sc->sc_dev.dv_xname, *ncr_sc->sci_csr,
643 1.7 scottr *ncr_sc->sci_bus_csr);
644 1.7 scottr #endif
645 1.1 scottr }
646 1.1 scottr
647 1.1 scottr void
648 1.1 scottr sbc_dma_alloc(ncr_sc)
649 1.1 scottr struct ncr5380_softc *ncr_sc;
650 1.1 scottr {
651 1.24 scottr struct sbc_softc *sc = (struct sbc_softc *)ncr_sc;
652 1.1 scottr struct sci_req *sr = ncr_sc->sc_current;
653 1.30 bouyer struct scsipi_xfer *xs = sr->sr_xs;
654 1.1 scottr struct sbc_pdma_handle *dh;
655 1.1 scottr int i, xlen;
656 1.1 scottr
657 1.6 scottr #ifdef DIAGNOSTIC
658 1.1 scottr if (sr->sr_dma_hand != NULL)
659 1.1 scottr panic("sbc_dma_alloc: already have PDMA handle");
660 1.1 scottr #endif
661 1.1 scottr
662 1.1 scottr /* Polled transfers shouldn't allocate a PDMA handle. */
663 1.1 scottr if (sr->sr_flags & SR_IMMED)
664 1.1 scottr return;
665 1.1 scottr
666 1.1 scottr xlen = ncr_sc->sc_datalen;
667 1.1 scottr
668 1.1 scottr /* Make sure our caller checked sc_min_dma_len. */
669 1.1 scottr if (xlen < MIN_DMA_LEN)
670 1.1 scottr panic("sbc_dma_alloc: len=0x%x\n", xlen);
671 1.1 scottr
672 1.1 scottr /*
673 1.1 scottr * Find free PDMA handle. Guaranteed to find one since we
674 1.1 scottr * have as many PDMA handles as the driver has processes.
675 1.1 scottr * (instances?)
676 1.1 scottr */
677 1.1 scottr for (i = 0; i < SCI_OPENINGS; i++) {
678 1.1 scottr if ((sc->sc_pdma[i].dh_flags & SBC_DH_BUSY) == 0)
679 1.1 scottr goto found;
680 1.1 scottr }
681 1.1 scottr panic("sbc: no free PDMA handles");
682 1.1 scottr found:
683 1.1 scottr dh = &sc->sc_pdma[i];
684 1.1 scottr dh->dh_flags = SBC_DH_BUSY;
685 1.1 scottr dh->dh_addr = ncr_sc->sc_dataptr;
686 1.1 scottr dh->dh_len = xlen;
687 1.1 scottr
688 1.1 scottr /* Copy the 'write' flag for convenience. */
689 1.38.4.2 scottr if (xs->xs_control & XS_CTL_DATA_OUT)
690 1.1 scottr dh->dh_flags |= SBC_DH_OUT;
691 1.1 scottr
692 1.1 scottr sr->sr_dma_hand = dh;
693 1.1 scottr }
694 1.1 scottr
695 1.1 scottr void
696 1.1 scottr sbc_dma_free(ncr_sc)
697 1.1 scottr struct ncr5380_softc *ncr_sc;
698 1.1 scottr {
699 1.1 scottr struct sci_req *sr = ncr_sc->sc_current;
700 1.1 scottr struct sbc_pdma_handle *dh = sr->sr_dma_hand;
701 1.1 scottr
702 1.6 scottr #ifdef DIAGNOSTIC
703 1.1 scottr if (sr->sr_dma_hand == NULL)
704 1.1 scottr panic("sbc_dma_free: no DMA handle");
705 1.1 scottr #endif
706 1.1 scottr
707 1.1 scottr if (ncr_sc->sc_state & NCR_DOINGDMA)
708 1.1 scottr panic("sbc_dma_free: free while in progress");
709 1.1 scottr
710 1.1 scottr if (dh->dh_flags & SBC_DH_BUSY) {
711 1.1 scottr dh->dh_flags = 0;
712 1.1 scottr dh->dh_addr = NULL;
713 1.1 scottr dh->dh_len = 0;
714 1.1 scottr }
715 1.1 scottr sr->sr_dma_hand = NULL;
716 1.1 scottr }
717 1.1 scottr
718 1.1 scottr void
719 1.1 scottr sbc_dma_poll(ncr_sc)
720 1.1 scottr struct ncr5380_softc *ncr_sc;
721 1.1 scottr {
722 1.1 scottr struct sci_req *sr = ncr_sc->sc_current;
723 1.1 scottr
724 1.3 scottr /*
725 1.3 scottr * We shouldn't arrive here; if SR_IMMED is set, then
726 1.3 scottr * dma_alloc() should have refused to allocate a handle
727 1.3 scottr * for the transfer. This forces the polled PDMA code
728 1.3 scottr * to handle the request...
729 1.3 scottr */
730 1.6 scottr #ifdef SBC_DEBUG
731 1.1 scottr if (sbc_debug & SBC_DB_DMA)
732 1.13 christos printf("%s: lost DRQ interrupt?\n", ncr_sc->sc_dev.dv_xname);
733 1.1 scottr #endif
734 1.3 scottr sr->sr_flags |= SR_OVERDUE;
735 1.1 scottr }
736 1.1 scottr
737 1.1 scottr void
738 1.1 scottr sbc_dma_setup(ncr_sc)
739 1.1 scottr struct ncr5380_softc *ncr_sc;
740 1.1 scottr {
741 1.1 scottr /* Not needed; we don't have real DMA */
742 1.1 scottr }
743 1.1 scottr
744 1.1 scottr void
745 1.1 scottr sbc_dma_start(ncr_sc)
746 1.1 scottr struct ncr5380_softc *ncr_sc;
747 1.1 scottr {
748 1.24 scottr struct sbc_softc *sc = (struct sbc_softc *)ncr_sc;
749 1.1 scottr struct sci_req *sr = ncr_sc->sc_current;
750 1.1 scottr struct sbc_pdma_handle *dh = sr->sr_dma_hand;
751 1.1 scottr
752 1.1 scottr /*
753 1.7 scottr * Match bus phase, clear pending interrupts, set DMA mode, and
754 1.7 scottr * assert data bus (for writing only), then start the transfer.
755 1.1 scottr */
756 1.1 scottr if (dh->dh_flags & SBC_DH_OUT) {
757 1.1 scottr *ncr_sc->sci_tcmd = PHASE_DATA_OUT;
758 1.1 scottr SCI_CLR_INTR(ncr_sc);
759 1.22 scottr if (sc->sc_clrintr)
760 1.22 scottr (*sc->sc_clrintr)(ncr_sc);
761 1.1 scottr *ncr_sc->sci_mode |= SCI_MODE_DMA;
762 1.1 scottr *ncr_sc->sci_icmd = SCI_ICMD_DATA;
763 1.1 scottr *ncr_sc->sci_dma_send = 0;
764 1.1 scottr } else {
765 1.1 scottr *ncr_sc->sci_tcmd = PHASE_DATA_IN;
766 1.1 scottr SCI_CLR_INTR(ncr_sc);
767 1.22 scottr if (sc->sc_clrintr)
768 1.22 scottr (*sc->sc_clrintr)(ncr_sc);
769 1.1 scottr *ncr_sc->sci_mode |= SCI_MODE_DMA;
770 1.1 scottr *ncr_sc->sci_icmd = 0;
771 1.1 scottr *ncr_sc->sci_irecv = 0;
772 1.1 scottr }
773 1.3 scottr ncr_sc->sc_state |= NCR_DOINGDMA;
774 1.1 scottr
775 1.6 scottr #ifdef SBC_DEBUG
776 1.1 scottr if (sbc_debug & SBC_DB_DMA)
777 1.13 christos printf("%s: PDMA started, va=%p, len=0x%x\n",
778 1.1 scottr ncr_sc->sc_dev.dv_xname, dh->dh_addr, dh->dh_len);
779 1.1 scottr #endif
780 1.1 scottr }
781 1.1 scottr
782 1.1 scottr void
783 1.1 scottr sbc_dma_eop(ncr_sc)
784 1.1 scottr struct ncr5380_softc *ncr_sc;
785 1.1 scottr {
786 1.1 scottr /* Not used; the EOP pin is wired high (GMFH, pp. 389-390) */
787 1.1 scottr }
788 1.1 scottr
789 1.1 scottr void
790 1.1 scottr sbc_dma_stop(ncr_sc)
791 1.1 scottr struct ncr5380_softc *ncr_sc;
792 1.1 scottr {
793 1.24 scottr struct sbc_softc *sc = (struct sbc_softc *)ncr_sc;
794 1.1 scottr struct sci_req *sr = ncr_sc->sc_current;
795 1.1 scottr struct sbc_pdma_handle *dh = sr->sr_dma_hand;
796 1.23 scottr int ntrans;
797 1.1 scottr
798 1.1 scottr if ((ncr_sc->sc_state & NCR_DOINGDMA) == 0) {
799 1.1 scottr #ifdef SBC_DEBUG
800 1.1 scottr if (sbc_debug & SBC_DB_DMA)
801 1.13 christos printf("%s: dma_stop: DMA not running\n",
802 1.1 scottr ncr_sc->sc_dev.dv_xname);
803 1.1 scottr #endif
804 1.1 scottr return;
805 1.1 scottr }
806 1.1 scottr ncr_sc->sc_state &= ~NCR_DOINGDMA;
807 1.1 scottr
808 1.3 scottr if ((ncr_sc->sc_state & NCR_ABORTING) == 0) {
809 1.1 scottr ntrans = ncr_sc->sc_datalen - dh->dh_len;
810 1.1 scottr
811 1.1 scottr #ifdef SBC_DEBUG
812 1.1 scottr if (sbc_debug & SBC_DB_DMA)
813 1.13 christos printf("%s: dma_stop: ntrans=0x%x\n",
814 1.1 scottr ncr_sc->sc_dev.dv_xname, ntrans);
815 1.1 scottr #endif
816 1.1 scottr
817 1.1 scottr if (ntrans > ncr_sc->sc_datalen)
818 1.1 scottr panic("sbc_dma_stop: excess transfer\n");
819 1.1 scottr
820 1.1 scottr /* Adjust data pointer */
821 1.1 scottr ncr_sc->sc_dataptr += ntrans;
822 1.1 scottr ncr_sc->sc_datalen -= ntrans;
823 1.1 scottr
824 1.1 scottr /* Clear any pending interrupts. */
825 1.1 scottr SCI_CLR_INTR(ncr_sc);
826 1.22 scottr if (sc->sc_clrintr)
827 1.22 scottr (*sc->sc_clrintr)(ncr_sc);
828 1.1 scottr }
829 1.1 scottr
830 1.1 scottr /* Put SBIC back into PIO mode. */
831 1.1 scottr *ncr_sc->sci_mode &= ~SCI_MODE_DMA;
832 1.1 scottr *ncr_sc->sci_icmd = 0;
833 1.1 scottr
834 1.1 scottr #ifdef SBC_DEBUG
835 1.3 scottr if (sbc_debug & SBC_DB_REG)
836 1.13 christos printf("%s: dma_stop: csr=0x%x, bus_csr=0x%x\n",
837 1.1 scottr ncr_sc->sc_dev.dv_xname, *ncr_sc->sci_csr,
838 1.1 scottr *ncr_sc->sci_bus_csr);
839 1.1 scottr #endif
840 1.1 scottr }
841