sbc.c revision 1.4 1 1.4 scottr /* $NetBSD: sbc.c,v 1.4 1996/04/30 18:11:38 scottr Exp $ */
2 1.1 scottr
3 1.1 scottr /*
4 1.1 scottr * Copyright (c) 1996 Scott Reynolds
5 1.1 scottr * Copyright (c) 1995 David Jones
6 1.1 scottr * Copyright (c) 1995 Allen Briggs
7 1.1 scottr * All rights reserved.
8 1.1 scottr *
9 1.1 scottr * Redistribution and use in source and binary forms, with or without
10 1.1 scottr * modification, are permitted provided that the following conditions
11 1.1 scottr * are met:
12 1.1 scottr * 1. Redistributions of source code must retain the above copyright
13 1.1 scottr * notice, this list of conditions and the following disclaimer.
14 1.1 scottr * 2. Redistributions in binary form must reproduce the above copyright
15 1.1 scottr * notice, this list of conditions and the following disclaimer in the
16 1.1 scottr * documentation and/or other materials provided with the distribution.
17 1.1 scottr * 3. The name of the authors may not be used to endorse or promote products
18 1.1 scottr * derived from this software without specific prior written permission.
19 1.1 scottr * 4. All advertising materials mentioning features or use of this software
20 1.1 scottr * must display the following acknowledgement:
21 1.1 scottr * This product includes software developed by David Jones, Allen
22 1.1 scottr * Briggs and Scott Reynolds.
23 1.1 scottr *
24 1.1 scottr * THIS SOFTWARE IS PROVIDED BY THE AUTHORS ``AS IS'' AND ANY EXPRESS OR
25 1.1 scottr * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
26 1.1 scottr * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
27 1.1 scottr * IN NO EVENT SHALL THE AUTHORS BE LIABLE FOR ANY DIRECT, INDIRECT,
28 1.1 scottr * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
29 1.1 scottr * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
30 1.1 scottr * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
31 1.1 scottr * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
32 1.1 scottr * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
33 1.1 scottr * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
34 1.1 scottr */
35 1.1 scottr
36 1.1 scottr /*
37 1.1 scottr * This file contains only the machine-dependent parts of the mac68k
38 1.1 scottr * NCR 5380 SCSI driver. (Autoconfig stuff and PDMA functions.)
39 1.1 scottr * The machine-independent parts are in ncr5380sbc.c
40 1.1 scottr *
41 1.1 scottr * Supported hardware includes:
42 1.1 scottr * Macintosh II family 5380-based controller
43 1.1 scottr *
44 1.1 scottr * Credits, history:
45 1.1 scottr *
46 1.1 scottr * Scott Reynolds wrote this module, based on work by Allen Briggs
47 1.1 scottr * (mac68k), David Jones (sun3), and Leo Weppelman (atari). Allen
48 1.1 scottr * supplied some crucial interpretation of the NetBSD 1.1 'ncrscsi'
49 1.1 scottr * driver. Allen, Gordon W. Ross, and Jason Thorpe all helped to
50 1.1 scottr * refine this code, and were considerable sources of moral support.
51 1.1 scottr *
52 1.1 scottr * The sbc_options code is based on similar code in Jason's modified
53 1.1 scottr * NetBSD/sparc 'si' driver.
54 1.1 scottr */
55 1.1 scottr
56 1.1 scottr #include <sys/types.h>
57 1.1 scottr #include <sys/param.h>
58 1.1 scottr #include <sys/systm.h>
59 1.1 scottr #include <sys/kernel.h>
60 1.1 scottr #include <sys/errno.h>
61 1.1 scottr #include <sys/device.h>
62 1.1 scottr #include <sys/buf.h>
63 1.1 scottr #include <sys/proc.h>
64 1.1 scottr #include <sys/user.h>
65 1.1 scottr
66 1.1 scottr #include <scsi/scsi_all.h>
67 1.1 scottr #include <scsi/scsi_debug.h>
68 1.1 scottr #include <scsi/scsiconf.h>
69 1.1 scottr
70 1.1 scottr #include <dev/ic/ncr5380reg.h>
71 1.1 scottr #include <dev/ic/ncr5380var.h>
72 1.1 scottr
73 1.1 scottr #include <machine/viareg.h>
74 1.1 scottr
75 1.2 scottr #include "sbcreg.h"
76 1.1 scottr
77 1.1 scottr /*
78 1.1 scottr * Transfers smaller than this are done using PIO
79 1.1 scottr * (on assumption they're not worth PDMA overhead)
80 1.1 scottr */
81 1.1 scottr #define MIN_DMA_LEN 128
82 1.1 scottr
83 1.1 scottr /*
84 1.1 scottr * Transfers larger than 8192 bytes need to be split up
85 1.1 scottr * due to the size of the PDMA space.
86 1.1 scottr */
87 1.1 scottr #define MAX_DMA_LEN 0x2000
88 1.1 scottr
89 1.1 scottr /*
90 1.1 scottr * From Guide to the Macintosh Family Hardware, p. 137
91 1.1 scottr * These are offsets from SCSIBase (see pmap_bootstrap.c)
92 1.1 scottr */
93 1.1 scottr #define SBC_REGISTER_OFFSET 0x10000
94 1.1 scottr #define SBC_DMA_DRQ_OFFSET 0x06000
95 1.1 scottr #define SBC_DMA_NODRQ_OFFSET 0x12000
96 1.1 scottr
97 1.3 scottr #ifdef SBC_DEBUG
98 1.3 scottr # define SBC_DB_INTR 0x01
99 1.3 scottr # define SBC_DB_DMA 0x02
100 1.3 scottr # define SBC_DB_REG 0x04
101 1.3 scottr # define SBC_DB_BREAK 0x08
102 1.3 scottr
103 1.3 scottr int sbc_debug = 0 /* | SBC_DB_INTR | SBC_DB_DMA */;
104 1.3 scottr int sbc_link_flags = 0 /* | SDEV_DB2 */;
105 1.1 scottr
106 1.3 scottr # ifndef DDB
107 1.3 scottr # define Debugger() printf("Debug: sbc.c:%d\n", __LINE__)
108 1.3 scottr # endif
109 1.3 scottr # define SBC_BREAK \
110 1.3 scottr do { if (sbc_debug & SBC_DB_BREAK) Debugger(); } while (0)
111 1.3 scottr #else
112 1.3 scottr # define SBC_BREAK
113 1.1 scottr #endif
114 1.1 scottr
115 1.1 scottr /*
116 1.1 scottr * This structure is used to keep track of PDMA requests.
117 1.1 scottr */
118 1.1 scottr struct sbc_pdma_handle {
119 1.1 scottr int dh_flags; /* flags */
120 1.3 scottr #define SBC_DH_BUSY 0x01 /* This handle is in use */
121 1.3 scottr #define SBC_DH_OUT 0x02 /* PDMA data out (write) */
122 1.1 scottr u_char *dh_addr; /* data buffer */
123 1.1 scottr int dh_len; /* length of data buffer */
124 1.1 scottr };
125 1.1 scottr
126 1.1 scottr /*
127 1.1 scottr * The first structure member has to be the ncr5380_softc
128 1.1 scottr * so we can just cast to go back and forth between them.
129 1.1 scottr */
130 1.1 scottr struct sbc_softc {
131 1.1 scottr struct ncr5380_softc ncr_sc;
132 1.1 scottr volatile struct sbc_regs *sc_regs;
133 1.1 scottr volatile long *sc_drq_addr;
134 1.1 scottr volatile u_char *sc_nodrq_addr;
135 1.1 scottr volatile u_char *sc_ienable;
136 1.1 scottr volatile u_char *sc_iflag;
137 1.1 scottr int sc_options; /* options for this instance. */
138 1.1 scottr struct sbc_pdma_handle sc_pdma[SCI_OPENINGS];
139 1.1 scottr };
140 1.1 scottr
141 1.1 scottr /*
142 1.1 scottr * Options. By default, SCSI interrupts and reselect are disabled.
143 1.1 scottr * You may enable either of these features with the `flags' directive
144 1.1 scottr * in your kernel's configuration file.
145 1.1 scottr *
146 1.1 scottr * Alternatively, you can patch your kernel with DDB or some other
147 1.1 scottr * mechanism. The sc_options member of the softc is OR'd with
148 1.1 scottr * the value in sbc_options.
149 1.1 scottr */
150 1.1 scottr #define SBC_INTR 0x01 /* Allow SCSI IRQ/DRQ interrupts */
151 1.1 scottr #define SBC_RESELECT 0x02 /* Allow disconnect/reselect */
152 1.1 scottr #define SBC_OPTIONS_MASK (SBC_INTR|SBC_RESELECT)
153 1.1 scottr #define SBC_OPTIONS_BITS "\10\2RESELECT\1INTR"
154 1.1 scottr int sbc_options = 0;
155 1.1 scottr
156 1.4 scottr static int sbc_print __P((void *, char *));
157 1.4 scottr static int sbc_match __P((struct device *, void *, void *));
158 1.4 scottr static void sbc_attach __P((struct device *, struct device *, void *));
159 1.1 scottr static void sbc_minphys __P((struct buf *bp));
160 1.1 scottr
161 1.1 scottr static int sbc_wait_busy __P((struct ncr5380_softc *));
162 1.1 scottr static int sbc_ready __P((struct ncr5380_softc *));
163 1.1 scottr static int sbc_wait_dreq __P((struct ncr5380_softc *));
164 1.1 scottr static int sbc_pdma_in __P((struct ncr5380_softc *, int, int, u_char *));
165 1.1 scottr static int sbc_pdma_out __P((struct ncr5380_softc *, int, int, u_char *));
166 1.3 scottr #ifdef SBC_DEBUG
167 1.3 scottr static void decode_5380_intr __P((struct ncr5380_softc *));
168 1.3 scottr #endif
169 1.1 scottr
170 1.1 scottr void sbc_intr_enable __P((struct ncr5380_softc *));
171 1.1 scottr void sbc_intr_disable __P((struct ncr5380_softc *));
172 1.1 scottr void sbc_irq_intr __P((void *));
173 1.1 scottr void sbc_drq_intr __P((void *));
174 1.1 scottr void sbc_dma_alloc __P((struct ncr5380_softc *));
175 1.1 scottr void sbc_dma_free __P((struct ncr5380_softc *));
176 1.1 scottr void sbc_dma_poll __P((struct ncr5380_softc *));
177 1.1 scottr void sbc_dma_setup __P((struct ncr5380_softc *));
178 1.1 scottr void sbc_dma_start __P((struct ncr5380_softc *));
179 1.1 scottr void sbc_dma_eop __P((struct ncr5380_softc *));
180 1.1 scottr void sbc_dma_stop __P((struct ncr5380_softc *));
181 1.1 scottr
182 1.1 scottr static struct scsi_adapter sbc_ops = {
183 1.1 scottr ncr5380_scsi_cmd, /* scsi_cmd() */
184 1.1 scottr sbc_minphys, /* scsi_minphys() */
185 1.1 scottr NULL, /* open_target_lu() */
186 1.1 scottr NULL, /* close_target_lu() */
187 1.1 scottr };
188 1.1 scottr
189 1.1 scottr /* This is copied from julian's bt driver */
190 1.1 scottr /* "so we have a default dev struct for our link struct." */
191 1.1 scottr static struct scsi_device sbc_dev = {
192 1.1 scottr NULL, /* Use default error handler. */
193 1.1 scottr NULL, /* Use default start handler. */
194 1.1 scottr NULL, /* Use default async handler. */
195 1.1 scottr NULL, /* Use default "done" routine. */
196 1.1 scottr };
197 1.1 scottr
198 1.1 scottr struct cfattach sbc_ca = {
199 1.1 scottr sizeof(struct sbc_softc), sbc_match, sbc_attach
200 1.1 scottr };
201 1.1 scottr
202 1.1 scottr struct cfdriver sbc_cd = {
203 1.1 scottr NULL, "sbc", DV_DULL
204 1.1 scottr };
205 1.1 scottr
206 1.1 scottr
207 1.1 scottr static int
208 1.1 scottr sbc_print(aux, name)
209 1.1 scottr void *aux;
210 1.1 scottr char *name;
211 1.1 scottr {
212 1.1 scottr if (name != NULL)
213 1.1 scottr printf("%s: scsibus ", name);
214 1.1 scottr return UNCONF;
215 1.1 scottr }
216 1.1 scottr
217 1.1 scottr static int
218 1.1 scottr sbc_match(parent, match, args)
219 1.1 scottr struct device *parent;
220 1.1 scottr void *match, *args;
221 1.1 scottr {
222 1.1 scottr struct device *self = match; /* XXX mainbus is "indirect" */
223 1.1 scottr struct confargs *ca = args;
224 1.1 scottr
225 1.1 scottr if (matchbyname(parent, match, ca) == 0)
226 1.1 scottr return 0;
227 1.1 scottr if (!mac68k_machine.scsi80)
228 1.1 scottr return 0;
229 1.1 scottr if (self->dv_cfdata->cf_unit != 0)
230 1.1 scottr return 0;
231 1.1 scottr return 1;
232 1.1 scottr }
233 1.1 scottr
234 1.1 scottr static void
235 1.1 scottr sbc_attach(parent, self, args)
236 1.1 scottr struct device *parent, *self;
237 1.1 scottr void *args;
238 1.1 scottr {
239 1.1 scottr struct sbc_softc *sc = (struct sbc_softc *) self;
240 1.1 scottr struct ncr5380_softc *ncr_sc = (struct ncr5380_softc *) sc;
241 1.1 scottr extern vm_offset_t SCSIBase;
242 1.1 scottr
243 1.1 scottr /* Pull in the options flags. */
244 1.1 scottr sc->sc_options =
245 1.1 scottr ((ncr_sc->sc_dev.dv_cfdata->cf_flags | sbc_options) & SBC_OPTIONS_MASK);
246 1.1 scottr
247 1.1 scottr /*
248 1.1 scottr * Set up base address of 5380
249 1.1 scottr */
250 1.1 scottr sc->sc_regs = (struct sbc_regs *)(SCSIBase + SBC_REGISTER_OFFSET);
251 1.1 scottr
252 1.1 scottr /*
253 1.1 scottr * Fill in the prototype scsi_link.
254 1.1 scottr */
255 1.1 scottr ncr_sc->sc_link.adapter_softc = sc;
256 1.1 scottr ncr_sc->sc_link.adapter_target = 7;
257 1.1 scottr ncr_sc->sc_link.adapter = &sbc_ops;
258 1.1 scottr ncr_sc->sc_link.device = &sbc_dev;
259 1.1 scottr
260 1.1 scottr /*
261 1.1 scottr * Initialize fields used by the MI code
262 1.1 scottr */
263 1.1 scottr ncr_sc->sci_r0 = &sc->sc_regs->sci_pr0.sci_reg;
264 1.1 scottr ncr_sc->sci_r1 = &sc->sc_regs->sci_pr1.sci_reg;
265 1.1 scottr ncr_sc->sci_r2 = &sc->sc_regs->sci_pr2.sci_reg;
266 1.1 scottr ncr_sc->sci_r3 = &sc->sc_regs->sci_pr3.sci_reg;
267 1.1 scottr ncr_sc->sci_r4 = &sc->sc_regs->sci_pr4.sci_reg;
268 1.1 scottr ncr_sc->sci_r5 = &sc->sc_regs->sci_pr5.sci_reg;
269 1.1 scottr ncr_sc->sci_r6 = &sc->sc_regs->sci_pr6.sci_reg;
270 1.1 scottr ncr_sc->sci_r7 = &sc->sc_regs->sci_pr7.sci_reg;
271 1.1 scottr
272 1.1 scottr /*
273 1.1 scottr * MD function pointers used by the MI code.
274 1.1 scottr */
275 1.1 scottr ncr_sc->sc_pio_out = sbc_pdma_out;
276 1.1 scottr ncr_sc->sc_pio_in = sbc_pdma_in;
277 1.1 scottr ncr_sc->sc_dma_alloc = NULL;
278 1.1 scottr ncr_sc->sc_dma_free = NULL;
279 1.1 scottr ncr_sc->sc_dma_poll = NULL;
280 1.1 scottr ncr_sc->sc_intr_on = NULL;
281 1.1 scottr ncr_sc->sc_intr_off = NULL;
282 1.1 scottr ncr_sc->sc_dma_setup = NULL;
283 1.1 scottr ncr_sc->sc_dma_start = NULL;
284 1.1 scottr ncr_sc->sc_dma_eop = NULL;
285 1.1 scottr ncr_sc->sc_dma_stop = NULL;
286 1.1 scottr ncr_sc->sc_flags = 0;
287 1.1 scottr ncr_sc->sc_min_dma_len = MIN_DMA_LEN;
288 1.1 scottr
289 1.1 scottr /*
290 1.1 scottr * MD function pointers used by the MI code.
291 1.1 scottr */
292 1.1 scottr if ((sc->sc_options & SBC_INTR) == 0) {
293 1.1 scottr ncr_sc->sc_flags |= NCR5380_FORCE_POLLING;
294 1.1 scottr } else {
295 1.1 scottr if (sc->sc_options & SBC_RESELECT)
296 1.1 scottr ncr_sc->sc_flags |= NCR5380_PERMIT_RESELECT;
297 1.1 scottr ncr_sc->sc_dma_alloc = sbc_dma_alloc;
298 1.1 scottr ncr_sc->sc_dma_free = sbc_dma_free;
299 1.1 scottr ncr_sc->sc_dma_poll = sbc_dma_poll;
300 1.1 scottr ncr_sc->sc_dma_setup = sbc_dma_setup;
301 1.1 scottr ncr_sc->sc_dma_start = sbc_dma_start;
302 1.1 scottr ncr_sc->sc_dma_eop = sbc_dma_eop;
303 1.1 scottr ncr_sc->sc_dma_stop = sbc_dma_stop;
304 1.1 scottr mac68k_register_scsi_drq(sbc_drq_intr, ncr_sc);
305 1.1 scottr mac68k_register_scsi_irq(sbc_irq_intr, ncr_sc);
306 1.1 scottr }
307 1.1 scottr
308 1.1 scottr /*
309 1.1 scottr * Initialize fields used only here in the MD code.
310 1.1 scottr */
311 1.1 scottr sc->sc_drq_addr = (long *) (SCSIBase + SBC_DMA_DRQ_OFFSET);
312 1.1 scottr sc->sc_nodrq_addr = (u_char *) (SCSIBase + SBC_DMA_NODRQ_OFFSET);
313 1.1 scottr if (VIA2 == VIA2OFF) {
314 1.1 scottr sc->sc_ienable = Via1Base + VIA2 * 0x2000 + vIER;
315 1.1 scottr sc->sc_iflag = Via1Base + VIA2 * 0x2000 + vIFR;
316 1.1 scottr } else {
317 1.1 scottr sc->sc_ienable = Via1Base + VIA2 * 0x2000 + rIER;
318 1.1 scottr sc->sc_iflag = Via1Base + VIA2 * 0x2000 + rIFR;
319 1.1 scottr }
320 1.1 scottr
321 1.1 scottr if (sc->sc_options)
322 1.1 scottr printf(": options=%b", sc->sc_options, SBC_OPTIONS_BITS);
323 1.1 scottr printf("\n");
324 1.1 scottr
325 1.1 scottr /* Now enable SCSI interrupts through VIA2, if appropriate */
326 1.1 scottr if (sc->sc_options & SBC_INTR)
327 1.1 scottr sbc_intr_enable(ncr_sc);
328 1.1 scottr
329 1.1 scottr #ifdef SBC_DEBUG
330 1.1 scottr if (sbc_debug)
331 1.4 scottr printf("%s: softc=%p regs=%p\n", ncr_sc->sc_dev.dv_xname,
332 1.1 scottr sc, sc->sc_regs);
333 1.1 scottr ncr_sc->sc_link.flags |= sbc_link_flags;
334 1.1 scottr #endif
335 1.1 scottr
336 1.1 scottr /*
337 1.1 scottr * Initialize the SCSI controller itself.
338 1.1 scottr */
339 1.1 scottr ncr5380_init(ncr_sc);
340 1.1 scottr ncr5380_reset_scsibus(ncr_sc);
341 1.1 scottr config_found(self, &(ncr_sc->sc_link), sbc_print);
342 1.1 scottr }
343 1.1 scottr
344 1.1 scottr
345 1.1 scottr static void
346 1.1 scottr sbc_minphys(struct buf *bp)
347 1.1 scottr {
348 1.1 scottr if (bp->b_bcount > MAX_DMA_LEN)
349 1.1 scottr bp->b_bcount = MAX_DMA_LEN;
350 1.1 scottr return (minphys(bp));
351 1.1 scottr }
352 1.1 scottr
353 1.1 scottr
354 1.1 scottr /***
355 1.1 scottr * General support for Mac-specific SCSI logic.
356 1.1 scottr ***/
357 1.1 scottr
358 1.1 scottr /* These are used in the following inline functions. */
359 1.1 scottr int sbc_wait_busy_timo = 1000 * 5000; /* X2 = 10 S. */
360 1.1 scottr int sbc_ready_timo = 1000 * 5000; /* X2 = 10 S. */
361 1.1 scottr int sbc_wait_dreq_timo = 1000 * 5000; /* X2 = 10 S. */
362 1.1 scottr
363 1.1 scottr /* Return zero on success. */
364 1.1 scottr static __inline__ int
365 1.1 scottr sbc_wait_busy(sc)
366 1.1 scottr struct ncr5380_softc *sc;
367 1.1 scottr {
368 1.1 scottr register int timo = sbc_wait_busy_timo;
369 1.1 scottr for (;;) {
370 1.1 scottr if (SCI_BUSY(sc)) {
371 1.1 scottr timo = 0; /* return 0 */
372 1.1 scottr break;
373 1.1 scottr }
374 1.1 scottr if (--timo < 0)
375 1.1 scottr break; /* return -1 */
376 1.1 scottr delay(2);
377 1.1 scottr }
378 1.1 scottr return (timo);
379 1.1 scottr }
380 1.1 scottr
381 1.1 scottr static __inline__ int
382 1.1 scottr sbc_ready(sc)
383 1.1 scottr struct ncr5380_softc *sc;
384 1.1 scottr {
385 1.1 scottr register int timo = sbc_ready_timo;
386 1.1 scottr
387 1.1 scottr for (;;) {
388 1.1 scottr if ((*sc->sci_csr & (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH))
389 1.1 scottr == (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) {
390 1.1 scottr timo = 0;
391 1.1 scottr break;
392 1.1 scottr }
393 1.1 scottr if (((*sc->sci_csr & SCI_CSR_PHASE_MATCH) == 0)
394 1.1 scottr || (SCI_BUSY(sc) == 0)) {
395 1.1 scottr timo = -1;
396 1.1 scottr break;
397 1.1 scottr }
398 1.1 scottr if (--timo < 0)
399 1.1 scottr break; /* return -1 */
400 1.1 scottr delay(2);
401 1.1 scottr }
402 1.1 scottr return (timo);
403 1.1 scottr }
404 1.1 scottr
405 1.1 scottr static __inline__ int
406 1.1 scottr sbc_wait_dreq(sc)
407 1.1 scottr struct ncr5380_softc *sc;
408 1.1 scottr {
409 1.1 scottr register int timo = sbc_wait_dreq_timo;
410 1.1 scottr
411 1.1 scottr for (;;) {
412 1.1 scottr if ((*sc->sci_csr & (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH))
413 1.1 scottr == (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) {
414 1.1 scottr timo = 0;
415 1.1 scottr break;
416 1.1 scottr }
417 1.1 scottr if (--timo < 0)
418 1.1 scottr break; /* return -1 */
419 1.1 scottr delay(2);
420 1.1 scottr }
421 1.1 scottr return (timo);
422 1.1 scottr }
423 1.1 scottr
424 1.1 scottr
425 1.1 scottr /***
426 1.1 scottr * Macintosh SCSI interrupt support routines.
427 1.1 scottr ***/
428 1.1 scottr
429 1.1 scottr void
430 1.1 scottr sbc_intr_enable(ncr_sc)
431 1.1 scottr struct ncr5380_softc *ncr_sc;
432 1.1 scottr {
433 1.1 scottr register struct sbc_softc *sc = (struct sbc_softc *) ncr_sc;
434 1.1 scottr int s;
435 1.1 scottr
436 1.1 scottr s = splhigh();
437 1.1 scottr *sc->sc_iflag = (V2IF_SCSIIRQ | V2IF_SCSIDRQ);
438 1.1 scottr *sc->sc_ienable = 0x80 | (V2IF_SCSIIRQ | V2IF_SCSIDRQ);
439 1.1 scottr splx(s);
440 1.1 scottr }
441 1.1 scottr
442 1.1 scottr void
443 1.1 scottr sbc_intr_disable(ncr_sc)
444 1.1 scottr struct ncr5380_softc *ncr_sc;
445 1.1 scottr {
446 1.1 scottr register struct sbc_softc *sc = (struct sbc_softc *) ncr_sc;
447 1.1 scottr int s;
448 1.1 scottr
449 1.1 scottr s = splhigh();
450 1.1 scottr *sc->sc_ienable = (V2IF_SCSIIRQ | V2IF_SCSIDRQ);
451 1.1 scottr splx(s);
452 1.1 scottr }
453 1.1 scottr
454 1.1 scottr void
455 1.1 scottr sbc_irq_intr(p)
456 1.1 scottr void *p;
457 1.1 scottr {
458 1.3 scottr static int handling_sbc_intr = 0;
459 1.1 scottr register struct ncr5380_softc *ncr_sc = p;
460 1.1 scottr register int claimed = 0;
461 1.1 scottr
462 1.1 scottr /* How we ever arrive here without IRQ set is a mystery... */
463 1.1 scottr if (*ncr_sc->sci_csr & SCI_CSR_INT) {
464 1.3 scottr /*
465 1.3 scottr * For some reason, the hardware sometimes generates a
466 1.3 scottr * spurious selection interrupt. I don't know why this
467 1.3 scottr * happens, but the following hack works around it. --sar
468 1.3 scottr */
469 1.3 scottr if (handling_sbc_intr)
470 1.3 scottr return;
471 1.3 scottr handling_sbc_intr++;
472 1.3 scottr
473 1.3 scottr #ifdef SBC_DEBUG
474 1.3 scottr if (sbc_debug & SBC_DB_INTR)
475 1.3 scottr decode_5380_intr(ncr_sc);
476 1.3 scottr #endif
477 1.1 scottr claimed = ncr5380_intr(ncr_sc);
478 1.1 scottr if (!claimed) {
479 1.1 scottr if (((*ncr_sc->sci_csr & ~SCI_CSR_PHASE_MATCH) == SCI_CSR_INT)
480 1.3 scottr && ((*ncr_sc->sci_bus_csr & ~SCI_BUS_RST) == 0))
481 1.1 scottr SCI_CLR_INTR(ncr_sc); /* RST interrupt */
482 1.1 scottr #ifdef SBC_DEBUG
483 1.1 scottr else {
484 1.1 scottr printf("%s: spurious intr\n",
485 1.1 scottr ncr_sc->sc_dev.dv_xname);
486 1.3 scottr SBC_BREAK;
487 1.1 scottr }
488 1.1 scottr #endif
489 1.1 scottr }
490 1.3 scottr
491 1.3 scottr /* We can handle another interrupt from the SBC now. */
492 1.3 scottr handling_sbc_intr = 0;
493 1.1 scottr }
494 1.1 scottr }
495 1.1 scottr
496 1.3 scottr #ifdef SBC_DEBUG
497 1.3 scottr void
498 1.3 scottr decode_5380_intr(ncr_sc)
499 1.3 scottr struct ncr5380_softc *ncr_sc;
500 1.3 scottr {
501 1.3 scottr register u_char csr = *ncr_sc->sci_csr;
502 1.3 scottr register u_char bus_csr = *ncr_sc->sci_bus_csr;
503 1.3 scottr
504 1.3 scottr if (((csr & ~(SCI_CSR_PHASE_MATCH | SCI_CSR_ATN)) == SCI_CSR_INT) &&
505 1.3 scottr ((bus_csr & ~(SCI_BUS_MSG | SCI_BUS_CD | SCI_BUS_IO | SCI_BUS_DBP)) == SCI_BUS_SEL)) {
506 1.3 scottr if (csr & SCI_BUS_IO)
507 1.3 scottr printf("%s: reselect\n", ncr_sc->sc_dev.dv_xname);
508 1.3 scottr else
509 1.3 scottr printf("%s: select\n", ncr_sc->sc_dev.dv_xname);
510 1.3 scottr } else if (((csr & ~SCI_CSR_ACK) == (SCI_CSR_DONE | SCI_CSR_INT)) &&
511 1.3 scottr ((bus_csr & (SCI_BUS_RST | SCI_BUS_BSY | SCI_BUS_SEL)) == SCI_BUS_BSY))
512 1.3 scottr printf("%s: dma eop\n", ncr_sc->sc_dev.dv_xname);
513 1.3 scottr else if (((csr & ~SCI_CSR_PHASE_MATCH) == SCI_CSR_INT) &&
514 1.3 scottr ((bus_csr & ~SCI_BUS_RST) == 0))
515 1.3 scottr printf("%s: bus reset\n", ncr_sc->sc_dev.dv_xname);
516 1.3 scottr else if (((csr & ~(SCI_CSR_DREQ | SCI_CSR_ATN | SCI_CSR_ACK)) == (SCI_CSR_PERR | SCI_CSR_INT | SCI_CSR_PHASE_MATCH)) &&
517 1.3 scottr ((bus_csr & (SCI_BUS_RST | SCI_BUS_BSY | SCI_BUS_SEL)) == SCI_BUS_BSY))
518 1.3 scottr printf("%s: parity error\n", ncr_sc->sc_dev.dv_xname);
519 1.3 scottr else if (((csr & ~SCI_CSR_ATN) == SCI_CSR_INT) &&
520 1.3 scottr ((bus_csr & (SCI_BUS_RST | SCI_BUS_BSY | SCI_BUS_REQ | SCI_BUS_SEL)) == (SCI_BUS_BSY | SCI_BUS_REQ)))
521 1.3 scottr printf("%s: phase mismatch\n", ncr_sc->sc_dev.dv_xname);
522 1.3 scottr else if (((csr & ~SCI_CSR_PHASE_MATCH) == (SCI_CSR_INT | SCI_CSR_DISC)) &&
523 1.3 scottr (bus_csr == 0))
524 1.3 scottr printf("%s: disconnect\n", ncr_sc->sc_dev.dv_xname);
525 1.3 scottr else
526 1.3 scottr printf("%s: unknown intr: csr=%x, bus_csr=%x\n",
527 1.3 scottr ncr_sc->sc_dev.dv_xname, csr, bus_csr);
528 1.3 scottr }
529 1.3 scottr #endif
530 1.1 scottr
531 1.1 scottr /***
532 1.1 scottr * The following code implements polled PDMA.
533 1.1 scottr ***/
534 1.1 scottr
535 1.1 scottr static int
536 1.1 scottr sbc_pdma_out(ncr_sc, phase, count, data)
537 1.1 scottr struct ncr5380_softc *ncr_sc;
538 1.1 scottr int phase;
539 1.1 scottr int count;
540 1.1 scottr u_char *data;
541 1.1 scottr {
542 1.1 scottr struct sbc_softc *sc = (struct sbc_softc *)ncr_sc;
543 1.1 scottr register volatile long *long_data = sc->sc_drq_addr;
544 1.1 scottr register volatile u_char *byte_data = sc->sc_nodrq_addr;
545 1.1 scottr register int len = count;
546 1.1 scottr
547 1.1 scottr if (count < ncr_sc->sc_min_dma_len)
548 1.1 scottr return ncr5380_pio_out(ncr_sc, phase, count, data);
549 1.1 scottr
550 1.1 scottr if (sbc_wait_busy(ncr_sc) == 0) {
551 1.1 scottr *ncr_sc->sci_mode &= ~SCI_MODE_MONBSY; /* XXX */
552 1.1 scottr *ncr_sc->sci_mode |= SCI_MODE_DMA;
553 1.1 scottr *ncr_sc->sci_icmd |= SCI_ICMD_DATA;
554 1.1 scottr *ncr_sc->sci_dma_send = 0;
555 1.1 scottr
556 1.1 scottr #define W1 *byte_data = *data++
557 1.1 scottr #define W4 *long_data = *((long*)data)++
558 1.1 scottr while (len >= 64) {
559 1.1 scottr if (sbc_ready(ncr_sc))
560 1.1 scottr goto timeout;
561 1.1 scottr W1;
562 1.1 scottr if (sbc_ready(ncr_sc))
563 1.1 scottr goto timeout;
564 1.1 scottr W1;
565 1.1 scottr if (sbc_ready(ncr_sc))
566 1.1 scottr goto timeout;
567 1.1 scottr W1;
568 1.1 scottr if (sbc_ready(ncr_sc))
569 1.1 scottr goto timeout;
570 1.1 scottr W1;
571 1.1 scottr if (sbc_ready(ncr_sc))
572 1.1 scottr goto timeout;
573 1.1 scottr W4; W4; W4; W4;
574 1.1 scottr W4; W4; W4; W4;
575 1.1 scottr W4; W4; W4; W4;
576 1.1 scottr W4; W4; W4;
577 1.1 scottr len -= 64;
578 1.1 scottr }
579 1.1 scottr while (len) {
580 1.1 scottr if (sbc_ready(ncr_sc))
581 1.1 scottr goto timeout;
582 1.1 scottr W1;
583 1.1 scottr len--;
584 1.1 scottr }
585 1.1 scottr #undef W1
586 1.1 scottr #undef W4
587 1.1 scottr if (sbc_wait_dreq(ncr_sc))
588 1.1 scottr printf("%s: timeout waiting for DREQ.\n",
589 1.1 scottr ncr_sc->sc_dev.dv_xname);
590 1.1 scottr
591 1.1 scottr *byte_data = 0;
592 1.1 scottr
593 1.1 scottr SCI_CLR_INTR(ncr_sc);
594 1.1 scottr *ncr_sc->sci_mode &= ~SCI_MODE_DMA;
595 1.1 scottr *ncr_sc->sci_icmd = 0;
596 1.1 scottr }
597 1.1 scottr return count - len;
598 1.1 scottr
599 1.1 scottr timeout:
600 1.1 scottr printf("%s: pdma_out: timeout len=%d count=%d\n",
601 1.1 scottr ncr_sc->sc_dev.dv_xname, len, count);
602 1.1 scottr if ((*ncr_sc->sci_csr & SCI_CSR_PHASE_MATCH) == 0) {
603 1.1 scottr *ncr_sc->sci_icmd &= ~SCI_ICMD_DATA;
604 1.1 scottr --len;
605 1.1 scottr }
606 1.1 scottr
607 1.1 scottr SCI_CLR_INTR(ncr_sc);
608 1.1 scottr *ncr_sc->sci_mode &= ~SCI_MODE_DMA;
609 1.1 scottr *ncr_sc->sci_icmd = 0;
610 1.1 scottr return count - len;
611 1.1 scottr }
612 1.1 scottr
613 1.1 scottr static int
614 1.1 scottr sbc_pdma_in(ncr_sc, phase, count, data)
615 1.1 scottr struct ncr5380_softc *ncr_sc;
616 1.1 scottr int phase;
617 1.1 scottr int count;
618 1.1 scottr u_char *data;
619 1.1 scottr {
620 1.1 scottr struct sbc_softc *sc = (struct sbc_softc *)ncr_sc;
621 1.1 scottr register volatile long *long_data = sc->sc_drq_addr;
622 1.1 scottr register volatile u_char *byte_data = sc->sc_nodrq_addr;
623 1.1 scottr register int len = count;
624 1.1 scottr
625 1.1 scottr if (count < ncr_sc->sc_min_dma_len)
626 1.1 scottr return ncr5380_pio_in(ncr_sc, phase, count, data);
627 1.1 scottr
628 1.1 scottr if (sbc_wait_busy(ncr_sc) == 0) {
629 1.1 scottr *ncr_sc->sci_mode &= ~SCI_MODE_MONBSY; /* XXX */
630 1.1 scottr *ncr_sc->sci_mode |= SCI_MODE_DMA;
631 1.1 scottr *ncr_sc->sci_icmd |= SCI_ICMD_DATA;
632 1.1 scottr *ncr_sc->sci_irecv = 0;
633 1.1 scottr
634 1.1 scottr #define R4 *((long *)data)++ = *long_data
635 1.1 scottr #define R1 *data++ = *byte_data
636 1.1 scottr while (len >= 1024) {
637 1.1 scottr if (sbc_ready(ncr_sc))
638 1.1 scottr goto timeout;
639 1.1 scottr R4; R4; R4; R4; R4; R4; R4; R4;
640 1.1 scottr R4; R4; R4; R4; R4; R4; R4; R4;
641 1.1 scottr R4; R4; R4; R4; R4; R4; R4; R4;
642 1.1 scottr R4; R4; R4; R4; R4; R4; R4; R4; /* 128 */
643 1.1 scottr if (sbc_ready(ncr_sc))
644 1.1 scottr goto timeout;
645 1.1 scottr R4; R4; R4; R4; R4; R4; R4; R4;
646 1.1 scottr R4; R4; R4; R4; R4; R4; R4; R4;
647 1.1 scottr R4; R4; R4; R4; R4; R4; R4; R4;
648 1.1 scottr R4; R4; R4; R4; R4; R4; R4; R4; /* 256 */
649 1.1 scottr if (sbc_ready(ncr_sc))
650 1.1 scottr goto timeout;
651 1.1 scottr R4; R4; R4; R4; R4; R4; R4; R4;
652 1.1 scottr R4; R4; R4; R4; R4; R4; R4; R4;
653 1.1 scottr R4; R4; R4; R4; R4; R4; R4; R4;
654 1.1 scottr R4; R4; R4; R4; R4; R4; R4; R4; /* 384 */
655 1.1 scottr if (sbc_ready(ncr_sc))
656 1.1 scottr goto timeout;
657 1.1 scottr R4; R4; R4; R4; R4; R4; R4; R4;
658 1.1 scottr R4; R4; R4; R4; R4; R4; R4; R4;
659 1.1 scottr R4; R4; R4; R4; R4; R4; R4; R4;
660 1.1 scottr R4; R4; R4; R4; R4; R4; R4; R4; /* 512 */
661 1.1 scottr if (sbc_ready(ncr_sc))
662 1.1 scottr goto timeout;
663 1.1 scottr R4; R4; R4; R4; R4; R4; R4; R4;
664 1.1 scottr R4; R4; R4; R4; R4; R4; R4; R4;
665 1.1 scottr R4; R4; R4; R4; R4; R4; R4; R4;
666 1.1 scottr R4; R4; R4; R4; R4; R4; R4; R4; /* 640 */
667 1.1 scottr if (sbc_ready(ncr_sc))
668 1.1 scottr goto timeout;
669 1.1 scottr R4; R4; R4; R4; R4; R4; R4; R4;
670 1.1 scottr R4; R4; R4; R4; R4; R4; R4; R4;
671 1.1 scottr R4; R4; R4; R4; R4; R4; R4; R4;
672 1.1 scottr R4; R4; R4; R4; R4; R4; R4; R4; /* 768 */
673 1.1 scottr if (sbc_ready(ncr_sc))
674 1.1 scottr goto timeout;
675 1.1 scottr R4; R4; R4; R4; R4; R4; R4; R4;
676 1.1 scottr R4; R4; R4; R4; R4; R4; R4; R4;
677 1.1 scottr R4; R4; R4; R4; R4; R4; R4; R4;
678 1.1 scottr R4; R4; R4; R4; R4; R4; R4; R4; /* 896 */
679 1.1 scottr if (sbc_ready(ncr_sc))
680 1.1 scottr goto timeout;
681 1.1 scottr R4; R4; R4; R4; R4; R4; R4; R4;
682 1.1 scottr R4; R4; R4; R4; R4; R4; R4; R4;
683 1.1 scottr R4; R4; R4; R4; R4; R4; R4; R4;
684 1.1 scottr R4; R4; R4; R4; R4; R4; R4; R4; /* 1024 */
685 1.1 scottr len -= 1024;
686 1.1 scottr }
687 1.1 scottr while (len >= 128) {
688 1.1 scottr if (sbc_ready(ncr_sc))
689 1.1 scottr goto timeout;
690 1.1 scottr R4; R4; R4; R4; R4; R4; R4; R4;
691 1.1 scottr R4; R4; R4; R4; R4; R4; R4; R4;
692 1.1 scottr R4; R4; R4; R4; R4; R4; R4; R4;
693 1.1 scottr R4; R4; R4; R4; R4; R4; R4; R4; /* 128 */
694 1.1 scottr len -= 128;
695 1.1 scottr }
696 1.1 scottr while (len) {
697 1.1 scottr if (sbc_ready(ncr_sc))
698 1.1 scottr goto timeout;
699 1.1 scottr R1;
700 1.1 scottr len--;
701 1.1 scottr }
702 1.1 scottr #undef R4
703 1.1 scottr #undef R1
704 1.1 scottr SCI_CLR_INTR(ncr_sc);
705 1.1 scottr *ncr_sc->sci_mode &= ~SCI_MODE_DMA;
706 1.1 scottr *ncr_sc->sci_icmd = 0;
707 1.1 scottr }
708 1.1 scottr return count - len;
709 1.1 scottr
710 1.1 scottr timeout:
711 1.1 scottr printf("%s: pdma_in: timeout len=%d count=%d\n",
712 1.1 scottr ncr_sc->sc_dev.dv_xname, len, count);
713 1.1 scottr
714 1.1 scottr SCI_CLR_INTR(ncr_sc);
715 1.1 scottr *ncr_sc->sci_mode &= ~SCI_MODE_DMA;
716 1.1 scottr *ncr_sc->sci_icmd = 0;
717 1.1 scottr return count - len;
718 1.1 scottr }
719 1.1 scottr
720 1.1 scottr
721 1.1 scottr /***
722 1.1 scottr * The following code implements interrupt-driven PDMA.
723 1.1 scottr ***/
724 1.1 scottr
725 1.1 scottr /*
726 1.1 scottr * This is the meat of the PDMA transfer.
727 1.1 scottr * When we get here, we shove data as fast as the mac can take it.
728 1.1 scottr * We depend on several things:
729 1.1 scottr * * All macs after the Mac Plus that have a 5380 chip should have a general
730 1.1 scottr * logic IC that handshakes data for blind transfers.
731 1.1 scottr * * If the SCSI controller finishes sending/receiving data before we do,
732 1.1 scottr * the same general logic IC will generate a /BERR for us in short order.
733 1.1 scottr * * The fault address for said /BERR minus the base address for the
734 1.1 scottr * transfer will be the amount of data that was actually written.
735 1.1 scottr *
736 1.1 scottr * We use the nofault flag and the setjmp/longjmp in locore.s so we can
737 1.1 scottr * detect and handle the bus error for early termination of a command.
738 1.1 scottr * This is usually caused by a disconnecting target.
739 1.1 scottr */
740 1.1 scottr void
741 1.1 scottr sbc_drq_intr(p)
742 1.1 scottr void *p;
743 1.1 scottr {
744 1.1 scottr extern int *nofault, mac68k_buserr_addr;
745 1.1 scottr register struct sbc_softc *sc = (struct sbc_softc *) p;
746 1.1 scottr register struct ncr5380_softc *ncr_sc = (struct ncr5380_softc *) p;
747 1.1 scottr register struct sci_req *sr = ncr_sc->sc_current;
748 1.1 scottr register struct sbc_pdma_handle *dh = sr->sr_dma_hand;
749 1.1 scottr label_t faultbuf;
750 1.1 scottr volatile u_int32_t *long_drq;
751 1.1 scottr u_int32_t *long_data;
752 1.1 scottr volatile u_int8_t *drq;
753 1.1 scottr u_int8_t *data;
754 1.1 scottr register int count;
755 1.1 scottr int dcount, resid;
756 1.1 scottr
757 1.1 scottr /*
758 1.1 scottr * If we're not ready to xfer data, or have no more, just return.
759 1.1 scottr */
760 1.3 scottr if ((*ncr_sc->sci_csr & SCI_CSR_DREQ) == 0 || dh->dh_len == 0)
761 1.1 scottr return;
762 1.1 scottr
763 1.1 scottr #ifdef SBC_DEBUG
764 1.1 scottr if (sbc_debug & SBC_DB_INTR)
765 1.1 scottr printf("%s: drq intr, dh_len=0x%x, dh_flags=0x%x\n",
766 1.1 scottr ncr_sc->sc_dev.dv_xname, dh->dh_len, dh->dh_flags);
767 1.1 scottr #endif
768 1.1 scottr
769 1.1 scottr /*
770 1.1 scottr * Setup for a possible bus error caused by SCSI controller
771 1.1 scottr * switching out of DATA-IN/OUT before we're done with the
772 1.1 scottr * current transfer.
773 1.1 scottr */
774 1.1 scottr nofault = (int *) &faultbuf;
775 1.1 scottr
776 1.1 scottr if (setjmp((label_t *) nofault)) {
777 1.1 scottr nofault = (int *) 0;
778 1.1 scottr count = ( (u_long) mac68k_buserr_addr
779 1.1 scottr - (u_long) sc->sc_drq_addr);
780 1.1 scottr
781 1.1 scottr if ((count < 0) || (count > dh->dh_len)) {
782 1.1 scottr printf("%s: complete=0x%x (pending 0x%x)\n",
783 1.1 scottr ncr_sc->sc_dev.dv_xname, count, dh->dh_len);
784 1.1 scottr panic("something is wrong");
785 1.1 scottr }
786 1.1 scottr #ifdef SBC_DEBUG
787 1.1 scottr if (sbc_debug & SBC_DB_INTR)
788 1.1 scottr printf("%s: drq /berr, pending=0x%x, complete=0x%x\n",
789 1.1 scottr ncr_sc->sc_dev.dv_xname, dh->dh_len, count);
790 1.1 scottr #endif
791 1.1 scottr
792 1.1 scottr dh->dh_addr += count;
793 1.1 scottr dh->dh_len -= count;
794 1.1 scottr mac68k_buserr_addr = 0;
795 1.3 scottr
796 1.1 scottr return;
797 1.1 scottr }
798 1.1 scottr
799 1.1 scottr if (dh->dh_flags & SBC_DH_OUT) { /* Data Out */
800 1.1 scottr /*
801 1.1 scottr * Get the source address aligned.
802 1.1 scottr */
803 1.1 scottr resid = count = min(dh->dh_len,
804 1.1 scottr 4 - (((int) dh->dh_addr) & 0x3));
805 1.1 scottr if (count && count < 4) {
806 1.1 scottr data = (u_int8_t *) dh->dh_addr;
807 1.1 scottr drq = (u_int8_t *) sc->sc_drq_addr;
808 1.1 scottr #define W1 *drq++ = *data++
809 1.1 scottr while (count) {
810 1.1 scottr W1; count--;
811 1.1 scottr }
812 1.1 scottr #undef W1
813 1.1 scottr dh->dh_addr += resid;
814 1.1 scottr dh->dh_len -= resid;
815 1.1 scottr }
816 1.1 scottr
817 1.1 scottr /*
818 1.1 scottr * Get ready to start the transfer.
819 1.1 scottr */
820 1.1 scottr while (dh->dh_len) {
821 1.1 scottr dcount = count = min(dh->dh_len, MAX_DMA_LEN);
822 1.1 scottr long_drq = (volatile u_int32_t *) sc->sc_drq_addr;
823 1.1 scottr long_data = (u_int32_t *) dh->dh_addr;
824 1.1 scottr
825 1.1 scottr #define W4 *long_drq++ = *long_data++
826 1.1 scottr while (count >= 64) {
827 1.1 scottr W4; W4; W4; W4; W4; W4; W4; W4;
828 1.1 scottr W4; W4; W4; W4; W4; W4; W4; W4; /* 64 */
829 1.1 scottr count -= 64;
830 1.1 scottr }
831 1.1 scottr while (count >= 4) {
832 1.1 scottr W4; count -= 4;
833 1.1 scottr }
834 1.1 scottr #undef W4
835 1.1 scottr data = (u_int8_t *) long_data;
836 1.1 scottr drq = (u_int8_t *) long_drq;
837 1.1 scottr #define W1 *drq++ = *data++
838 1.1 scottr while (count) {
839 1.1 scottr W1; count--;
840 1.1 scottr }
841 1.1 scottr #undef W1
842 1.1 scottr dh->dh_len -= dcount;
843 1.1 scottr dh->dh_addr += dcount;
844 1.1 scottr }
845 1.1 scottr } else { /* Data In */
846 1.1 scottr /*
847 1.1 scottr * Get the dest address aligned.
848 1.1 scottr */
849 1.1 scottr resid = count = min(dh->dh_len,
850 1.1 scottr 4 - (((int) dh->dh_addr) & 0x3));
851 1.1 scottr if (count && count < 4) {
852 1.1 scottr data = (u_int8_t *) dh->dh_addr;
853 1.1 scottr drq = (u_int8_t *) sc->sc_drq_addr;
854 1.1 scottr #define R1 *data++ = *drq++
855 1.1 scottr while (count) {
856 1.1 scottr R1; count--;
857 1.1 scottr }
858 1.1 scottr #undef R1
859 1.1 scottr dh->dh_addr += resid;
860 1.1 scottr dh->dh_len -= resid;
861 1.1 scottr }
862 1.1 scottr
863 1.1 scottr /*
864 1.1 scottr * Get ready to start the transfer.
865 1.1 scottr */
866 1.1 scottr while (dh->dh_len) {
867 1.1 scottr dcount = count = min(dh->dh_len, MAX_DMA_LEN);
868 1.1 scottr long_drq = (volatile u_int32_t *) sc->sc_drq_addr;
869 1.1 scottr long_data = (u_int32_t *) dh->dh_addr;
870 1.1 scottr
871 1.1 scottr #define R4 *long_data++ = *long_drq++
872 1.1 scottr while (count >= 512) {
873 1.1 scottr if ((*ncr_sc->sci_csr & SCI_CSR_DREQ) == 0) {
874 1.1 scottr nofault = (int *) 0;
875 1.1 scottr
876 1.1 scottr dh->dh_addr += (dcount - count);
877 1.1 scottr dh->dh_len -= (dcount - count);
878 1.1 scottr return;
879 1.1 scottr }
880 1.1 scottr R4; R4; R4; R4; R4; R4; R4; R4;
881 1.1 scottr R4; R4; R4; R4; R4; R4; R4; R4; /* 64 */
882 1.1 scottr R4; R4; R4; R4; R4; R4; R4; R4;
883 1.1 scottr R4; R4; R4; R4; R4; R4; R4; R4; /* 128 */
884 1.1 scottr R4; R4; R4; R4; R4; R4; R4; R4;
885 1.1 scottr R4; R4; R4; R4; R4; R4; R4; R4;
886 1.1 scottr R4; R4; R4; R4; R4; R4; R4; R4;
887 1.1 scottr R4; R4; R4; R4; R4; R4; R4; R4; /* 256 */
888 1.1 scottr R4; R4; R4; R4; R4; R4; R4; R4;
889 1.1 scottr R4; R4; R4; R4; R4; R4; R4; R4;
890 1.1 scottr R4; R4; R4; R4; R4; R4; R4; R4;
891 1.1 scottr R4; R4; R4; R4; R4; R4; R4; R4;
892 1.1 scottr R4; R4; R4; R4; R4; R4; R4; R4;
893 1.1 scottr R4; R4; R4; R4; R4; R4; R4; R4;
894 1.1 scottr R4; R4; R4; R4; R4; R4; R4; R4;
895 1.1 scottr R4; R4; R4; R4; R4; R4; R4; R4; /* 512 */
896 1.1 scottr count -= 512;
897 1.1 scottr }
898 1.1 scottr while (count >= 4) {
899 1.1 scottr R4; count -= 4;
900 1.1 scottr }
901 1.1 scottr #undef R4
902 1.1 scottr data = (u_int8_t *) long_data;
903 1.1 scottr drq = (u_int8_t *) long_drq;
904 1.1 scottr #define R1 *data++ = *drq++
905 1.1 scottr while (count) {
906 1.1 scottr R1; count--;
907 1.1 scottr }
908 1.1 scottr #undef R1
909 1.1 scottr dh->dh_len -= dcount;
910 1.1 scottr dh->dh_addr += dcount;
911 1.1 scottr }
912 1.1 scottr }
913 1.1 scottr
914 1.1 scottr /*
915 1.1 scottr * OK. No bus error occurred above. Clear the nofault flag
916 1.1 scottr * so we no longer short-circuit bus errors.
917 1.1 scottr */
918 1.1 scottr nofault = (int *) 0;
919 1.1 scottr }
920 1.1 scottr
921 1.1 scottr void
922 1.1 scottr sbc_dma_alloc(ncr_sc)
923 1.1 scottr struct ncr5380_softc *ncr_sc;
924 1.1 scottr {
925 1.1 scottr struct sbc_softc *sc = (struct sbc_softc *) ncr_sc;
926 1.1 scottr struct sci_req *sr = ncr_sc->sc_current;
927 1.1 scottr struct scsi_xfer *xs = sr->sr_xs;
928 1.1 scottr struct sbc_pdma_handle *dh;
929 1.1 scottr int i, xlen;
930 1.1 scottr
931 1.1 scottr #ifdef DIAGNOSTIC
932 1.1 scottr if (sr->sr_dma_hand != NULL)
933 1.1 scottr panic("sbc_dma_alloc: already have PDMA handle");
934 1.1 scottr #endif
935 1.1 scottr
936 1.1 scottr /* Polled transfers shouldn't allocate a PDMA handle. */
937 1.1 scottr if (sr->sr_flags & SR_IMMED)
938 1.1 scottr return;
939 1.1 scottr
940 1.1 scottr /* XXX - we don't trust PDMA writes yet! */
941 1.1 scottr if (xs->flags & SCSI_DATA_OUT)
942 1.1 scottr return;
943 1.1 scottr
944 1.1 scottr xlen = ncr_sc->sc_datalen;
945 1.1 scottr
946 1.1 scottr /* Make sure our caller checked sc_min_dma_len. */
947 1.1 scottr if (xlen < MIN_DMA_LEN)
948 1.1 scottr panic("sbc_dma_alloc: len=0x%x\n", xlen);
949 1.1 scottr
950 1.1 scottr /*
951 1.1 scottr * Find free PDMA handle. Guaranteed to find one since we
952 1.1 scottr * have as many PDMA handles as the driver has processes.
953 1.1 scottr * (instances?)
954 1.1 scottr */
955 1.1 scottr for (i = 0; i < SCI_OPENINGS; i++) {
956 1.1 scottr if ((sc->sc_pdma[i].dh_flags & SBC_DH_BUSY) == 0)
957 1.1 scottr goto found;
958 1.1 scottr }
959 1.1 scottr panic("sbc: no free PDMA handles");
960 1.1 scottr found:
961 1.1 scottr dh = &sc->sc_pdma[i];
962 1.1 scottr dh->dh_flags = SBC_DH_BUSY;
963 1.1 scottr dh->dh_addr = ncr_sc->sc_dataptr;
964 1.1 scottr dh->dh_len = xlen;
965 1.1 scottr
966 1.1 scottr /* Copy the 'write' flag for convenience. */
967 1.1 scottr if (xs->flags & SCSI_DATA_OUT)
968 1.1 scottr dh->dh_flags |= SBC_DH_OUT;
969 1.1 scottr
970 1.1 scottr sr->sr_dma_hand = dh;
971 1.1 scottr }
972 1.1 scottr
973 1.1 scottr void
974 1.1 scottr sbc_dma_free(ncr_sc)
975 1.1 scottr struct ncr5380_softc *ncr_sc;
976 1.1 scottr {
977 1.1 scottr struct sci_req *sr = ncr_sc->sc_current;
978 1.1 scottr struct sbc_pdma_handle *dh = sr->sr_dma_hand;
979 1.1 scottr
980 1.1 scottr #ifdef DIAGNOSTIC
981 1.1 scottr if (sr->sr_dma_hand == NULL)
982 1.1 scottr panic("sbc_dma_free: no DMA handle");
983 1.1 scottr #endif
984 1.1 scottr
985 1.1 scottr if (ncr_sc->sc_state & NCR_DOINGDMA)
986 1.1 scottr panic("sbc_dma_free: free while in progress");
987 1.1 scottr
988 1.1 scottr if (dh->dh_flags & SBC_DH_BUSY) {
989 1.1 scottr dh->dh_flags = 0;
990 1.1 scottr dh->dh_addr = NULL;
991 1.1 scottr dh->dh_len = 0;
992 1.1 scottr }
993 1.1 scottr sr->sr_dma_hand = NULL;
994 1.1 scottr }
995 1.1 scottr
996 1.1 scottr void
997 1.1 scottr sbc_dma_poll(ncr_sc)
998 1.1 scottr struct ncr5380_softc *ncr_sc;
999 1.1 scottr {
1000 1.1 scottr struct sci_req *sr = ncr_sc->sc_current;
1001 1.1 scottr
1002 1.3 scottr /*
1003 1.3 scottr * We shouldn't arrive here; if SR_IMMED is set, then
1004 1.3 scottr * dma_alloc() should have refused to allocate a handle
1005 1.3 scottr * for the transfer. This forces the polled PDMA code
1006 1.3 scottr * to handle the request...
1007 1.3 scottr */
1008 1.1 scottr #ifdef SBC_DEBUG
1009 1.1 scottr if (sbc_debug & SBC_DB_DMA)
1010 1.3 scottr printf("%s: lost DRQ interrupt?\n", ncr_sc->sc_dev.dv_xname);
1011 1.1 scottr #endif
1012 1.3 scottr sr->sr_flags |= SR_OVERDUE;
1013 1.1 scottr }
1014 1.1 scottr
1015 1.1 scottr void
1016 1.1 scottr sbc_dma_setup(ncr_sc)
1017 1.1 scottr struct ncr5380_softc *ncr_sc;
1018 1.1 scottr {
1019 1.1 scottr /* Not needed; we don't have real DMA */
1020 1.1 scottr }
1021 1.1 scottr
1022 1.1 scottr void
1023 1.1 scottr sbc_dma_start(ncr_sc)
1024 1.1 scottr struct ncr5380_softc *ncr_sc;
1025 1.1 scottr {
1026 1.1 scottr struct sci_req *sr = ncr_sc->sc_current;
1027 1.1 scottr struct sbc_pdma_handle *dh = sr->sr_dma_hand;
1028 1.1 scottr
1029 1.1 scottr /*
1030 1.1 scottr * Match bus phase, set DMA mode, and assert data bus (for
1031 1.1 scottr * writing only), then start the transfer.
1032 1.1 scottr */
1033 1.1 scottr if (dh->dh_flags & SBC_DH_OUT) {
1034 1.1 scottr *ncr_sc->sci_tcmd = PHASE_DATA_OUT;
1035 1.1 scottr SCI_CLR_INTR(ncr_sc);
1036 1.1 scottr *ncr_sc->sci_mode |= SCI_MODE_DMA;
1037 1.1 scottr *ncr_sc->sci_icmd = SCI_ICMD_DATA;
1038 1.1 scottr *ncr_sc->sci_dma_send = 0;
1039 1.1 scottr } else {
1040 1.1 scottr *ncr_sc->sci_tcmd = PHASE_DATA_IN;
1041 1.1 scottr SCI_CLR_INTR(ncr_sc);
1042 1.1 scottr *ncr_sc->sci_mode |= SCI_MODE_DMA;
1043 1.1 scottr *ncr_sc->sci_icmd = 0;
1044 1.1 scottr *ncr_sc->sci_irecv = 0;
1045 1.1 scottr }
1046 1.3 scottr ncr_sc->sc_state |= NCR_DOINGDMA;
1047 1.1 scottr
1048 1.1 scottr #ifdef SBC_DEBUG
1049 1.1 scottr if (sbc_debug & SBC_DB_DMA)
1050 1.1 scottr printf("%s: PDMA started, va=%p, len=0x%x\n",
1051 1.1 scottr ncr_sc->sc_dev.dv_xname, dh->dh_addr, dh->dh_len);
1052 1.1 scottr #endif
1053 1.1 scottr }
1054 1.1 scottr
1055 1.1 scottr void
1056 1.1 scottr sbc_dma_eop(ncr_sc)
1057 1.1 scottr struct ncr5380_softc *ncr_sc;
1058 1.1 scottr {
1059 1.1 scottr /* Not used; the EOP pin is wired high (GMFH, pp. 389-390) */
1060 1.1 scottr }
1061 1.1 scottr
1062 1.1 scottr void
1063 1.1 scottr sbc_dma_stop(ncr_sc)
1064 1.1 scottr struct ncr5380_softc *ncr_sc;
1065 1.1 scottr {
1066 1.1 scottr struct sci_req *sr = ncr_sc->sc_current;
1067 1.1 scottr struct sbc_pdma_handle *dh = sr->sr_dma_hand;
1068 1.1 scottr register int ntrans;
1069 1.1 scottr
1070 1.1 scottr if ((ncr_sc->sc_state & NCR_DOINGDMA) == 0) {
1071 1.1 scottr #ifdef SBC_DEBUG
1072 1.1 scottr if (sbc_debug & SBC_DB_DMA)
1073 1.1 scottr printf("%s: dma_stop: DMA not running\n",
1074 1.1 scottr ncr_sc->sc_dev.dv_xname);
1075 1.1 scottr #endif
1076 1.1 scottr return;
1077 1.1 scottr }
1078 1.1 scottr ncr_sc->sc_state &= ~NCR_DOINGDMA;
1079 1.1 scottr
1080 1.3 scottr if ((ncr_sc->sc_state & NCR_ABORTING) == 0) {
1081 1.1 scottr ntrans = ncr_sc->sc_datalen - dh->dh_len;
1082 1.1 scottr
1083 1.1 scottr #ifdef SBC_DEBUG
1084 1.1 scottr if (sbc_debug & SBC_DB_DMA)
1085 1.1 scottr printf("%s: dma_stop: ntrans=0x%x\n",
1086 1.1 scottr ncr_sc->sc_dev.dv_xname, ntrans);
1087 1.1 scottr #endif
1088 1.1 scottr
1089 1.1 scottr if (ntrans > ncr_sc->sc_datalen)
1090 1.1 scottr panic("sbc_dma_stop: excess transfer\n");
1091 1.1 scottr
1092 1.1 scottr /* Adjust data pointer */
1093 1.1 scottr ncr_sc->sc_dataptr += ntrans;
1094 1.1 scottr ncr_sc->sc_datalen -= ntrans;
1095 1.1 scottr
1096 1.1 scottr /* Clear any pending interrupts. */
1097 1.1 scottr SCI_CLR_INTR(ncr_sc);
1098 1.1 scottr }
1099 1.1 scottr
1100 1.1 scottr /* Put SBIC back into PIO mode. */
1101 1.1 scottr *ncr_sc->sci_mode &= ~SCI_MODE_DMA;
1102 1.1 scottr *ncr_sc->sci_icmd = 0;
1103 1.1 scottr
1104 1.1 scottr #ifdef SBC_DEBUG
1105 1.3 scottr if (sbc_debug & SBC_DB_REG)
1106 1.3 scottr printf("%s: dma_stop: csr=0x%x, bus_csr=0x%x\n",
1107 1.1 scottr ncr_sc->sc_dev.dv_xname, *ncr_sc->sci_csr,
1108 1.1 scottr *ncr_sc->sci_bus_csr);
1109 1.1 scottr #endif
1110 1.1 scottr }
1111