sbc.c revision 1.43 1 1.43 wiz /* $NetBSD: sbc.c,v 1.43 2003/05/03 18:10:50 wiz Exp $ */
2 1.1 scottr
3 1.1 scottr /*
4 1.19 scottr * Copyright (C) 1996 Scott Reynolds. All rights reserved.
5 1.1 scottr *
6 1.1 scottr * Redistribution and use in source and binary forms, with or without
7 1.1 scottr * modification, are permitted provided that the following conditions
8 1.1 scottr * are met:
9 1.1 scottr * 1. Redistributions of source code must retain the above copyright
10 1.1 scottr * notice, this list of conditions and the following disclaimer.
11 1.1 scottr * 2. Redistributions in binary form must reproduce the above copyright
12 1.1 scottr * notice, this list of conditions and the following disclaimer in the
13 1.1 scottr * documentation and/or other materials provided with the distribution.
14 1.32 scottr * 3. The name of the author may not be used to endorse or promote products
15 1.19 scottr * derived from this software without specific prior written permission
16 1.1 scottr *
17 1.19 scottr * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
18 1.1 scottr * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
19 1.1 scottr * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
20 1.19 scottr * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
21 1.1 scottr * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
22 1.1 scottr * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
23 1.1 scottr * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
24 1.1 scottr * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
25 1.1 scottr * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
26 1.1 scottr * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27 1.1 scottr */
28 1.1 scottr
29 1.1 scottr /*
30 1.1 scottr * This file contains only the machine-dependent parts of the mac68k
31 1.1 scottr * NCR 5380 SCSI driver. (Autoconfig stuff and PDMA functions.)
32 1.1 scottr * The machine-independent parts are in ncr5380sbc.c
33 1.1 scottr *
34 1.1 scottr * Supported hardware includes:
35 1.1 scottr * Macintosh II family 5380-based controller
36 1.1 scottr *
37 1.1 scottr * Credits, history:
38 1.1 scottr *
39 1.1 scottr * Scott Reynolds wrote this module, based on work by Allen Briggs
40 1.9 scottr * (mac68k), Gordon W. Ross and David Jones (sun3), and Leo Weppelman
41 1.9 scottr * (atari). Thanks to Allen for supplying crucial interpretation of the
42 1.9 scottr * NetBSD/mac68k 1.1 'ncrscsi' driver. Also, Allen, Gordon, and Jason
43 1.9 scottr * Thorpe all helped to refine this code, and were considerable sources
44 1.9 scottr * of moral support.
45 1.1 scottr */
46 1.36 jonathan #include "opt_ddb.h"
47 1.1 scottr
48 1.1 scottr #include <sys/types.h>
49 1.1 scottr #include <sys/param.h>
50 1.1 scottr #include <sys/systm.h>
51 1.1 scottr #include <sys/kernel.h>
52 1.1 scottr #include <sys/errno.h>
53 1.1 scottr #include <sys/device.h>
54 1.1 scottr #include <sys/buf.h>
55 1.1 scottr #include <sys/proc.h>
56 1.1 scottr #include <sys/user.h>
57 1.1 scottr
58 1.30 bouyer #include <dev/scsipi/scsi_all.h>
59 1.30 bouyer #include <dev/scsipi/scsipi_all.h>
60 1.30 bouyer #include <dev/scsipi/scsipi_debug.h>
61 1.30 bouyer #include <dev/scsipi/scsiconf.h>
62 1.1 scottr
63 1.1 scottr #include <dev/ic/ncr5380reg.h>
64 1.1 scottr #include <dev/ic/ncr5380var.h>
65 1.1 scottr
66 1.8 scottr #include <machine/cpu.h>
67 1.1 scottr #include <machine/viareg.h>
68 1.1 scottr
69 1.29 scottr #include <mac68k/dev/sbcreg.h>
70 1.29 scottr #include <mac68k/dev/sbcvar.h>
71 1.36 jonathan
72 1.36 jonathan /* SBC_DEBUG -- relies on DDB */
73 1.36 jonathan #ifdef SBC_DEBUG
74 1.36 jonathan # define SBC_DB_INTR 0x01
75 1.36 jonathan # define SBC_DB_DMA 0x02
76 1.36 jonathan # define SBC_DB_REG 0x04
77 1.36 jonathan # define SBC_DB_BREAK 0x08
78 1.36 jonathan # ifndef DDB
79 1.36 jonathan # define Debugger() printf("Debug: sbc.c:%d\n", __LINE__)
80 1.36 jonathan # endif
81 1.36 jonathan # define SBC_BREAK \
82 1.36 jonathan do { if (sbc_debug & SBC_DB_BREAK) Debugger(); } while (0)
83 1.36 jonathan #else
84 1.36 jonathan # define SBC_BREAK
85 1.36 jonathan #endif
86 1.36 jonathan
87 1.1 scottr
88 1.22 scottr int sbc_debug = 0 /* | SBC_DB_INTR | SBC_DB_DMA */;
89 1.22 scottr int sbc_link_flags = 0 /* | SDEV_DB2 */;
90 1.24 scottr int sbc_options = 0 /* | SBC_PDMA */;
91 1.1 scottr
92 1.31 scottr extern label_t *nofault;
93 1.31 scottr extern caddr_t m68k_fault_addr;
94 1.31 scottr
95 1.28 scottr static int sbc_wait_busy __P((struct ncr5380_softc *));
96 1.22 scottr static int sbc_ready __P((struct ncr5380_softc *));
97 1.28 scottr static int sbc_wait_dreq __P((struct ncr5380_softc *));
98 1.1 scottr
99 1.1 scottr
100 1.1 scottr /***
101 1.1 scottr * General support for Mac-specific SCSI logic.
102 1.1 scottr ***/
103 1.1 scottr
104 1.28 scottr /* These are used in the following inline functions. */
105 1.28 scottr int sbc_wait_busy_timo = 1000 * 5000; /* X2 = 10 S. */
106 1.28 scottr int sbc_ready_timo = 1000 * 5000; /* X2 = 10 S. */
107 1.28 scottr int sbc_wait_dreq_timo = 1000 * 5000; /* X2 = 10 S. */
108 1.28 scottr
109 1.28 scottr /* Return zero on success. */
110 1.28 scottr static __inline__ int
111 1.28 scottr sbc_wait_busy(sc)
112 1.28 scottr struct ncr5380_softc *sc;
113 1.28 scottr {
114 1.28 scottr int timo = sbc_wait_busy_timo;
115 1.28 scottr for (;;) {
116 1.28 scottr if (SCI_BUSY(sc)) {
117 1.28 scottr timo = 0; /* return 0 */
118 1.28 scottr break;
119 1.28 scottr }
120 1.28 scottr if (--timo < 0)
121 1.28 scottr break; /* return -1 */
122 1.28 scottr delay(2);
123 1.28 scottr }
124 1.28 scottr return (timo);
125 1.28 scottr }
126 1.28 scottr
127 1.28 scottr static __inline__ int
128 1.28 scottr sbc_ready(sc)
129 1.28 scottr struct ncr5380_softc *sc;
130 1.28 scottr {
131 1.28 scottr int timo = sbc_ready_timo;
132 1.28 scottr
133 1.28 scottr for (;;) {
134 1.28 scottr if ((*sc->sci_csr & (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH))
135 1.28 scottr == (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) {
136 1.28 scottr timo = 0;
137 1.28 scottr break;
138 1.28 scottr }
139 1.28 scottr if (((*sc->sci_csr & SCI_CSR_PHASE_MATCH) == 0)
140 1.28 scottr || (SCI_BUSY(sc) == 0)) {
141 1.28 scottr timo = -1;
142 1.28 scottr break;
143 1.28 scottr }
144 1.28 scottr if (--timo < 0)
145 1.28 scottr break; /* return -1 */
146 1.28 scottr delay(2);
147 1.28 scottr }
148 1.28 scottr return (timo);
149 1.28 scottr }
150 1.28 scottr
151 1.28 scottr static __inline__ int
152 1.28 scottr sbc_wait_dreq(sc)
153 1.28 scottr struct ncr5380_softc *sc;
154 1.28 scottr {
155 1.28 scottr int timo = sbc_wait_dreq_timo;
156 1.28 scottr
157 1.28 scottr for (;;) {
158 1.28 scottr if ((*sc->sci_csr & (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH))
159 1.28 scottr == (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) {
160 1.28 scottr timo = 0;
161 1.28 scottr break;
162 1.28 scottr }
163 1.28 scottr if (--timo < 0)
164 1.28 scottr break; /* return -1 */
165 1.28 scottr delay(2);
166 1.28 scottr }
167 1.28 scottr return (timo);
168 1.28 scottr }
169 1.28 scottr
170 1.1 scottr void
171 1.1 scottr sbc_irq_intr(p)
172 1.1 scottr void *p;
173 1.1 scottr {
174 1.23 scottr struct ncr5380_softc *ncr_sc = p;
175 1.33 scottr struct sbc_softc *sc = (struct sbc_softc *)ncr_sc;
176 1.23 scottr int claimed = 0;
177 1.1 scottr
178 1.1 scottr /* How we ever arrive here without IRQ set is a mystery... */
179 1.1 scottr if (*ncr_sc->sci_csr & SCI_CSR_INT) {
180 1.3 scottr #ifdef SBC_DEBUG
181 1.3 scottr if (sbc_debug & SBC_DB_INTR)
182 1.3 scottr decode_5380_intr(ncr_sc);
183 1.3 scottr #endif
184 1.33 scottr if (!cold)
185 1.33 scottr claimed = ncr5380_intr(ncr_sc);
186 1.1 scottr if (!claimed) {
187 1.1 scottr if (((*ncr_sc->sci_csr & ~SCI_CSR_PHASE_MATCH) == SCI_CSR_INT)
188 1.33 scottr && ((*ncr_sc->sci_bus_csr & ~SCI_BUS_RST) == 0)) {
189 1.1 scottr SCI_CLR_INTR(ncr_sc); /* RST interrupt */
190 1.33 scottr if (sc->sc_clrintr)
191 1.33 scottr (*sc->sc_clrintr)(ncr_sc);
192 1.33 scottr }
193 1.1 scottr #ifdef SBC_DEBUG
194 1.1 scottr else {
195 1.13 christos printf("%s: spurious intr\n",
196 1.1 scottr ncr_sc->sc_dev.dv_xname);
197 1.3 scottr SBC_BREAK;
198 1.1 scottr }
199 1.1 scottr #endif
200 1.1 scottr }
201 1.1 scottr }
202 1.1 scottr }
203 1.1 scottr
204 1.3 scottr #ifdef SBC_DEBUG
205 1.3 scottr void
206 1.3 scottr decode_5380_intr(ncr_sc)
207 1.3 scottr struct ncr5380_softc *ncr_sc;
208 1.3 scottr {
209 1.28 scottr u_int8_t csr = *ncr_sc->sci_csr;
210 1.28 scottr u_int8_t bus_csr = *ncr_sc->sci_bus_csr;
211 1.3 scottr
212 1.3 scottr if (((csr & ~(SCI_CSR_PHASE_MATCH | SCI_CSR_ATN)) == SCI_CSR_INT) &&
213 1.3 scottr ((bus_csr & ~(SCI_BUS_MSG | SCI_BUS_CD | SCI_BUS_IO | SCI_BUS_DBP)) == SCI_BUS_SEL)) {
214 1.3 scottr if (csr & SCI_BUS_IO)
215 1.13 christos printf("%s: reselect\n", ncr_sc->sc_dev.dv_xname);
216 1.3 scottr else
217 1.13 christos printf("%s: select\n", ncr_sc->sc_dev.dv_xname);
218 1.3 scottr } else if (((csr & ~SCI_CSR_ACK) == (SCI_CSR_DONE | SCI_CSR_INT)) &&
219 1.3 scottr ((bus_csr & (SCI_BUS_RST | SCI_BUS_BSY | SCI_BUS_SEL)) == SCI_BUS_BSY))
220 1.43 wiz printf("%s: DMA eop\n", ncr_sc->sc_dev.dv_xname);
221 1.3 scottr else if (((csr & ~SCI_CSR_PHASE_MATCH) == SCI_CSR_INT) &&
222 1.3 scottr ((bus_csr & ~SCI_BUS_RST) == 0))
223 1.13 christos printf("%s: bus reset\n", ncr_sc->sc_dev.dv_xname);
224 1.3 scottr else if (((csr & ~(SCI_CSR_DREQ | SCI_CSR_ATN | SCI_CSR_ACK)) == (SCI_CSR_PERR | SCI_CSR_INT | SCI_CSR_PHASE_MATCH)) &&
225 1.3 scottr ((bus_csr & (SCI_BUS_RST | SCI_BUS_BSY | SCI_BUS_SEL)) == SCI_BUS_BSY))
226 1.13 christos printf("%s: parity error\n", ncr_sc->sc_dev.dv_xname);
227 1.3 scottr else if (((csr & ~SCI_CSR_ATN) == SCI_CSR_INT) &&
228 1.3 scottr ((bus_csr & (SCI_BUS_RST | SCI_BUS_BSY | SCI_BUS_REQ | SCI_BUS_SEL)) == (SCI_BUS_BSY | SCI_BUS_REQ)))
229 1.13 christos printf("%s: phase mismatch\n", ncr_sc->sc_dev.dv_xname);
230 1.3 scottr else if (((csr & ~SCI_CSR_PHASE_MATCH) == (SCI_CSR_INT | SCI_CSR_DISC)) &&
231 1.3 scottr (bus_csr == 0))
232 1.13 christos printf("%s: disconnect\n", ncr_sc->sc_dev.dv_xname);
233 1.3 scottr else
234 1.13 christos printf("%s: unknown intr: csr=%x, bus_csr=%x\n",
235 1.3 scottr ncr_sc->sc_dev.dv_xname, csr, bus_csr);
236 1.3 scottr }
237 1.3 scottr #endif
238 1.1 scottr
239 1.8 scottr
240 1.1 scottr /***
241 1.1 scottr * The following code implements polled PDMA.
242 1.1 scottr ***/
243 1.1 scottr
244 1.23 scottr int
245 1.23 scottr sbc_pdma_in(ncr_sc, phase, datalen, data)
246 1.23 scottr struct ncr5380_softc *ncr_sc;
247 1.28 scottr int phase;
248 1.28 scottr int datalen;
249 1.23 scottr u_char *data;
250 1.23 scottr {
251 1.23 scottr struct sbc_softc *sc = (struct sbc_softc *)ncr_sc;
252 1.24 scottr volatile u_int32_t *long_data = (u_int32_t *)sc->sc_drq_addr;
253 1.24 scottr volatile u_int8_t *byte_data = (u_int8_t *)sc->sc_nodrq_addr;
254 1.23 scottr int resid, s;
255 1.23 scottr
256 1.28 scottr if (datalen < ncr_sc->sc_min_dma_len ||
257 1.28 scottr (sc->sc_options & SBC_PDMA) == 0)
258 1.28 scottr return ncr5380_pio_in(ncr_sc, phase, datalen, data);
259 1.28 scottr
260 1.23 scottr s = splbio();
261 1.28 scottr if (sbc_wait_busy(ncr_sc)) {
262 1.28 scottr splx(s);
263 1.28 scottr return 0;
264 1.28 scottr }
265 1.28 scottr
266 1.23 scottr *ncr_sc->sci_mode |= SCI_MODE_DMA;
267 1.23 scottr *ncr_sc->sci_irecv = 0;
268 1.1 scottr
269 1.28 scottr #define R4 *((u_int32_t *)data)++ = *long_data
270 1.28 scottr #define R1 *((u_int8_t *)data)++ = *byte_data
271 1.23 scottr for (resid = datalen; resid >= 128; resid -= 128) {
272 1.28 scottr if (sbc_ready(ncr_sc))
273 1.23 scottr goto interrupt;
274 1.23 scottr R4; R4; R4; R4; R4; R4; R4; R4;
275 1.23 scottr R4; R4; R4; R4; R4; R4; R4; R4;
276 1.23 scottr R4; R4; R4; R4; R4; R4; R4; R4;
277 1.28 scottr R4; R4; R4; R4; R4; R4; R4; R4; /* 128 */
278 1.23 scottr }
279 1.23 scottr while (resid) {
280 1.28 scottr if (sbc_ready(ncr_sc))
281 1.23 scottr goto interrupt;
282 1.23 scottr R1;
283 1.23 scottr resid--;
284 1.1 scottr }
285 1.23 scottr #undef R4
286 1.23 scottr #undef R1
287 1.1 scottr
288 1.23 scottr interrupt:
289 1.1 scottr SCI_CLR_INTR(ncr_sc);
290 1.1 scottr *ncr_sc->sci_mode &= ~SCI_MODE_DMA;
291 1.28 scottr *ncr_sc->sci_icmd = 0;
292 1.23 scottr splx(s);
293 1.28 scottr return (datalen - resid);
294 1.1 scottr }
295 1.1 scottr
296 1.22 scottr int
297 1.23 scottr sbc_pdma_out(ncr_sc, phase, datalen, data)
298 1.1 scottr struct ncr5380_softc *ncr_sc;
299 1.28 scottr int phase;
300 1.28 scottr int datalen;
301 1.1 scottr u_char *data;
302 1.1 scottr {
303 1.1 scottr struct sbc_softc *sc = (struct sbc_softc *)ncr_sc;
304 1.24 scottr volatile u_int32_t *long_data = (u_int32_t *)sc->sc_drq_addr;
305 1.24 scottr volatile u_int8_t *byte_data = (u_int8_t *)sc->sc_nodrq_addr;
306 1.31 scottr label_t faultbuf;
307 1.28 scottr int resid, s;
308 1.28 scottr u_int8_t icmd;
309 1.23 scottr
310 1.31 scottr #if 1
311 1.31 scottr /* Work around lame gcc initialization bug */
312 1.31 scottr (void)&data;
313 1.31 scottr #endif
314 1.31 scottr
315 1.28 scottr if (datalen < ncr_sc->sc_min_dma_len ||
316 1.28 scottr (sc->sc_options & SBC_PDMA) == 0)
317 1.24 scottr return ncr5380_pio_out(ncr_sc, phase, datalen, data);
318 1.24 scottr
319 1.23 scottr s = splbio();
320 1.28 scottr if (sbc_wait_busy(ncr_sc)) {
321 1.28 scottr splx(s);
322 1.28 scottr return 0;
323 1.28 scottr }
324 1.28 scottr
325 1.23 scottr icmd = *(ncr_sc->sci_icmd) & SCI_ICMD_RMASK;
326 1.23 scottr *ncr_sc->sci_icmd = icmd | SCI_ICMD_DATA;
327 1.23 scottr *ncr_sc->sci_mode |= SCI_MODE_DMA;
328 1.23 scottr *ncr_sc->sci_dma_send = 0;
329 1.23 scottr
330 1.31 scottr /*
331 1.31 scottr * Setup for a possible bus error caused by SCSI controller
332 1.31 scottr * switching out of DATA OUT before we're done with the
333 1.31 scottr * current transfer. (See comment before sbc_drq_intr().)
334 1.31 scottr */
335 1.31 scottr nofault = &faultbuf;
336 1.31 scottr
337 1.31 scottr if (setjmp(nofault)) {
338 1.31 scottr printf("buf = 0x%lx, fault = 0x%lx\n",
339 1.31 scottr (u_long)sc->sc_drq_addr, (u_long)m68k_fault_addr);
340 1.31 scottr panic("Unexpected bus error in sbc_pdma_out()");
341 1.31 scottr }
342 1.31 scottr
343 1.28 scottr #define W1 *byte_data = *((u_int8_t *)data)++
344 1.28 scottr #define W4 *long_data = *((u_int32_t *)data)++
345 1.28 scottr for (resid = datalen; resid >= 64; resid -= 64) {
346 1.28 scottr if (sbc_ready(ncr_sc))
347 1.23 scottr goto interrupt;
348 1.23 scottr W1;
349 1.28 scottr if (sbc_ready(ncr_sc))
350 1.23 scottr goto interrupt;
351 1.23 scottr W1;
352 1.28 scottr if (sbc_ready(ncr_sc))
353 1.23 scottr goto interrupt;
354 1.23 scottr W1;
355 1.28 scottr if (sbc_ready(ncr_sc))
356 1.23 scottr goto interrupt;
357 1.23 scottr W1;
358 1.28 scottr if (sbc_ready(ncr_sc))
359 1.23 scottr goto interrupt;
360 1.23 scottr W4; W4; W4; W4;
361 1.23 scottr W4; W4; W4; W4;
362 1.23 scottr W4; W4; W4; W4;
363 1.23 scottr W4; W4; W4;
364 1.23 scottr }
365 1.28 scottr while (resid) {
366 1.28 scottr if (sbc_ready(ncr_sc))
367 1.23 scottr goto interrupt;
368 1.23 scottr W1;
369 1.28 scottr resid--;
370 1.23 scottr }
371 1.23 scottr #undef W1
372 1.23 scottr #undef W4
373 1.28 scottr if (sbc_wait_dreq(ncr_sc))
374 1.28 scottr printf("%s: timeout waiting for DREQ.\n",
375 1.28 scottr ncr_sc->sc_dev.dv_xname);
376 1.28 scottr
377 1.28 scottr *byte_data = 0;
378 1.28 scottr goto done;
379 1.1 scottr
380 1.28 scottr interrupt:
381 1.28 scottr if ((*ncr_sc->sci_csr & SCI_CSR_PHASE_MATCH) == 0) {
382 1.28 scottr *ncr_sc->sci_icmd = icmd & ~SCI_ICMD_DATA;
383 1.28 scottr --resid;
384 1.1 scottr }
385 1.1 scottr
386 1.28 scottr done:
387 1.1 scottr SCI_CLR_INTR(ncr_sc);
388 1.1 scottr *ncr_sc->sci_mode &= ~SCI_MODE_DMA;
389 1.23 scottr *ncr_sc->sci_icmd = icmd;
390 1.23 scottr splx(s);
391 1.23 scottr return (datalen - resid);
392 1.1 scottr }
393 1.1 scottr
394 1.1 scottr
395 1.1 scottr /***
396 1.1 scottr * The following code implements interrupt-driven PDMA.
397 1.1 scottr ***/
398 1.1 scottr
399 1.1 scottr /*
400 1.1 scottr * This is the meat of the PDMA transfer.
401 1.1 scottr * When we get here, we shove data as fast as the mac can take it.
402 1.1 scottr * We depend on several things:
403 1.1 scottr * * All macs after the Mac Plus that have a 5380 chip should have a general
404 1.1 scottr * logic IC that handshakes data for blind transfers.
405 1.1 scottr * * If the SCSI controller finishes sending/receiving data before we do,
406 1.1 scottr * the same general logic IC will generate a /BERR for us in short order.
407 1.1 scottr * * The fault address for said /BERR minus the base address for the
408 1.1 scottr * transfer will be the amount of data that was actually written.
409 1.1 scottr *
410 1.1 scottr * We use the nofault flag and the setjmp/longjmp in locore.s so we can
411 1.1 scottr * detect and handle the bus error for early termination of a command.
412 1.1 scottr * This is usually caused by a disconnecting target.
413 1.1 scottr */
414 1.1 scottr void
415 1.1 scottr sbc_drq_intr(p)
416 1.1 scottr void *p;
417 1.1 scottr {
418 1.24 scottr struct sbc_softc *sc = (struct sbc_softc *)p;
419 1.24 scottr struct ncr5380_softc *ncr_sc = (struct ncr5380_softc *)p;
420 1.23 scottr struct sci_req *sr = ncr_sc->sc_current;
421 1.23 scottr struct sbc_pdma_handle *dh = sr->sr_dma_hand;
422 1.23 scottr label_t faultbuf;
423 1.23 scottr volatile u_int32_t *long_drq;
424 1.23 scottr u_int32_t *long_data;
425 1.23 scottr volatile u_int8_t *drq;
426 1.23 scottr u_int8_t *data;
427 1.23 scottr int count, dcount, resid;
428 1.23 scottr u_int8_t tmp;
429 1.26 scottr
430 1.26 scottr /* Work around lame gcc initialization bug */
431 1.26 scottr (void)&drq;
432 1.1 scottr
433 1.1 scottr /*
434 1.1 scottr * If we're not ready to xfer data, or have no more, just return.
435 1.1 scottr */
436 1.3 scottr if ((*ncr_sc->sci_csr & SCI_CSR_DREQ) == 0 || dh->dh_len == 0)
437 1.1 scottr return;
438 1.1 scottr
439 1.1 scottr #ifdef SBC_DEBUG
440 1.1 scottr if (sbc_debug & SBC_DB_INTR)
441 1.13 christos printf("%s: drq intr, dh_len=0x%x, dh_flags=0x%x\n",
442 1.1 scottr ncr_sc->sc_dev.dv_xname, dh->dh_len, dh->dh_flags);
443 1.1 scottr #endif
444 1.1 scottr
445 1.1 scottr /*
446 1.1 scottr * Setup for a possible bus error caused by SCSI controller
447 1.1 scottr * switching out of DATA-IN/OUT before we're done with the
448 1.1 scottr * current transfer.
449 1.1 scottr */
450 1.31 scottr nofault = &faultbuf;
451 1.1 scottr
452 1.33 scottr if (setjmp(nofault)) {
453 1.31 scottr nofault = (label_t *)0;
454 1.8 scottr if ((dh->dh_flags & SBC_DH_DONE) == 0) {
455 1.27 scottr count = (( (u_long)m68k_fault_addr
456 1.24 scottr - (u_long)sc->sc_drq_addr));
457 1.8 scottr
458 1.8 scottr if ((count < 0) || (count > dh->dh_len)) {
459 1.13 christos printf("%s: complete=0x%x (pending 0x%x)\n",
460 1.8 scottr ncr_sc->sc_dev.dv_xname, count, dh->dh_len);
461 1.8 scottr panic("something is wrong");
462 1.8 scottr }
463 1.1 scottr
464 1.8 scottr dh->dh_addr += count;
465 1.8 scottr dh->dh_len -= count;
466 1.18 scottr } else
467 1.18 scottr count = 0;
468 1.8 scottr
469 1.1 scottr #ifdef SBC_DEBUG
470 1.1 scottr if (sbc_debug & SBC_DB_INTR)
471 1.13 christos printf("%s: drq /berr, complete=0x%x (pending 0x%x)\n",
472 1.8 scottr ncr_sc->sc_dev.dv_xname, count, dh->dh_len);
473 1.1 scottr #endif
474 1.27 scottr m68k_fault_addr = 0;
475 1.3 scottr
476 1.1 scottr return;
477 1.1 scottr }
478 1.1 scottr
479 1.1 scottr if (dh->dh_flags & SBC_DH_OUT) { /* Data Out */
480 1.26 scottr dcount = 0;
481 1.26 scottr
482 1.1 scottr /*
483 1.1 scottr * Get the source address aligned.
484 1.1 scottr */
485 1.6 scottr resid =
486 1.24 scottr count = min(dh->dh_len, 4 - (((int)dh->dh_addr) & 0x3));
487 1.1 scottr if (count && count < 4) {
488 1.24 scottr drq = (volatile u_int8_t *)sc->sc_drq_addr;
489 1.24 scottr data = (u_int8_t *)dh->dh_addr;
490 1.8 scottr
491 1.1 scottr #define W1 *drq++ = *data++
492 1.1 scottr while (count) {
493 1.1 scottr W1; count--;
494 1.1 scottr }
495 1.1 scottr #undef W1
496 1.1 scottr dh->dh_addr += resid;
497 1.1 scottr dh->dh_len -= resid;
498 1.1 scottr }
499 1.1 scottr
500 1.1 scottr /*
501 1.8 scottr * Start the transfer.
502 1.1 scottr */
503 1.1 scottr while (dh->dh_len) {
504 1.1 scottr dcount = count = min(dh->dh_len, MAX_DMA_LEN);
505 1.24 scottr long_drq = (volatile u_int32_t *)sc->sc_drq_addr;
506 1.24 scottr long_data = (u_int32_t *)dh->dh_addr;
507 1.1 scottr
508 1.1 scottr #define W4 *long_drq++ = *long_data++
509 1.1 scottr while (count >= 64) {
510 1.1 scottr W4; W4; W4; W4; W4; W4; W4; W4;
511 1.1 scottr W4; W4; W4; W4; W4; W4; W4; W4; /* 64 */
512 1.1 scottr count -= 64;
513 1.1 scottr }
514 1.1 scottr while (count >= 4) {
515 1.1 scottr W4; count -= 4;
516 1.1 scottr }
517 1.1 scottr #undef W4
518 1.24 scottr data = (u_int8_t *)long_data;
519 1.24 scottr drq = (u_int8_t *)long_drq;
520 1.8 scottr
521 1.7 scottr #define W1 *drq++ = *data++
522 1.7 scottr while (count) {
523 1.7 scottr W1; count--;
524 1.7 scottr }
525 1.7 scottr #undef W1
526 1.7 scottr dh->dh_len -= dcount;
527 1.7 scottr dh->dh_addr += dcount;
528 1.7 scottr }
529 1.8 scottr dh->dh_flags |= SBC_DH_DONE;
530 1.7 scottr
531 1.7 scottr /*
532 1.8 scottr * XXX -- Read a byte from the SBC to trigger a /BERR.
533 1.8 scottr * This seems to be necessary for us to notice that
534 1.8 scottr * the target has disconnected. Ick. 06 jun 1996 (sr)
535 1.7 scottr */
536 1.26 scottr if (dcount >= MAX_DMA_LEN)
537 1.24 scottr drq = (volatile u_int8_t *)sc->sc_drq_addr;
538 1.8 scottr tmp = *drq;
539 1.1 scottr } else { /* Data In */
540 1.1 scottr /*
541 1.1 scottr * Get the dest address aligned.
542 1.1 scottr */
543 1.6 scottr resid =
544 1.24 scottr count = min(dh->dh_len, 4 - (((int)dh->dh_addr) & 0x3));
545 1.1 scottr if (count && count < 4) {
546 1.24 scottr data = (u_int8_t *)dh->dh_addr;
547 1.24 scottr drq = (volatile u_int8_t *)sc->sc_drq_addr;
548 1.8 scottr
549 1.1 scottr #define R1 *data++ = *drq++
550 1.1 scottr while (count) {
551 1.1 scottr R1; count--;
552 1.1 scottr }
553 1.1 scottr #undef R1
554 1.1 scottr dh->dh_addr += resid;
555 1.1 scottr dh->dh_len -= resid;
556 1.1 scottr }
557 1.1 scottr
558 1.1 scottr /*
559 1.8 scottr * Start the transfer.
560 1.1 scottr */
561 1.1 scottr while (dh->dh_len) {
562 1.1 scottr dcount = count = min(dh->dh_len, MAX_DMA_LEN);
563 1.24 scottr long_data = (u_int32_t *)dh->dh_addr;
564 1.24 scottr long_drq = (volatile u_int32_t *)sc->sc_drq_addr;
565 1.1 scottr
566 1.1 scottr #define R4 *long_data++ = *long_drq++
567 1.8 scottr while (count >= 64) {
568 1.1 scottr R4; R4; R4; R4; R4; R4; R4; R4;
569 1.1 scottr R4; R4; R4; R4; R4; R4; R4; R4; /* 64 */
570 1.8 scottr count -= 64;
571 1.1 scottr }
572 1.1 scottr while (count >= 4) {
573 1.1 scottr R4; count -= 4;
574 1.1 scottr }
575 1.1 scottr #undef R4
576 1.24 scottr data = (u_int8_t *)long_data;
577 1.24 scottr drq = (volatile u_int8_t *)long_drq;
578 1.8 scottr
579 1.1 scottr #define R1 *data++ = *drq++
580 1.1 scottr while (count) {
581 1.1 scottr R1; count--;
582 1.1 scottr }
583 1.1 scottr #undef R1
584 1.1 scottr dh->dh_len -= dcount;
585 1.1 scottr dh->dh_addr += dcount;
586 1.1 scottr }
587 1.8 scottr dh->dh_flags |= SBC_DH_DONE;
588 1.1 scottr }
589 1.1 scottr
590 1.1 scottr /*
591 1.1 scottr * OK. No bus error occurred above. Clear the nofault flag
592 1.1 scottr * so we no longer short-circuit bus errors.
593 1.1 scottr */
594 1.31 scottr nofault = (label_t *)0;
595 1.7 scottr
596 1.7 scottr #ifdef SBC_DEBUG
597 1.7 scottr if (sbc_debug & (SBC_DB_REG | SBC_DB_INTR))
598 1.13 christos printf("%s: drq intr complete: csr=0x%x, bus_csr=0x%x\n",
599 1.7 scottr ncr_sc->sc_dev.dv_xname, *ncr_sc->sci_csr,
600 1.7 scottr *ncr_sc->sci_bus_csr);
601 1.7 scottr #endif
602 1.1 scottr }
603 1.1 scottr
604 1.1 scottr void
605 1.1 scottr sbc_dma_alloc(ncr_sc)
606 1.1 scottr struct ncr5380_softc *ncr_sc;
607 1.1 scottr {
608 1.24 scottr struct sbc_softc *sc = (struct sbc_softc *)ncr_sc;
609 1.1 scottr struct sci_req *sr = ncr_sc->sc_current;
610 1.30 bouyer struct scsipi_xfer *xs = sr->sr_xs;
611 1.1 scottr struct sbc_pdma_handle *dh;
612 1.1 scottr int i, xlen;
613 1.1 scottr
614 1.6 scottr #ifdef DIAGNOSTIC
615 1.1 scottr if (sr->sr_dma_hand != NULL)
616 1.1 scottr panic("sbc_dma_alloc: already have PDMA handle");
617 1.1 scottr #endif
618 1.1 scottr
619 1.1 scottr /* Polled transfers shouldn't allocate a PDMA handle. */
620 1.1 scottr if (sr->sr_flags & SR_IMMED)
621 1.1 scottr return;
622 1.1 scottr
623 1.1 scottr xlen = ncr_sc->sc_datalen;
624 1.1 scottr
625 1.1 scottr /* Make sure our caller checked sc_min_dma_len. */
626 1.1 scottr if (xlen < MIN_DMA_LEN)
627 1.42 provos panic("sbc_dma_alloc: len=0x%x", xlen);
628 1.1 scottr
629 1.1 scottr /*
630 1.1 scottr * Find free PDMA handle. Guaranteed to find one since we
631 1.1 scottr * have as many PDMA handles as the driver has processes.
632 1.1 scottr * (instances?)
633 1.1 scottr */
634 1.1 scottr for (i = 0; i < SCI_OPENINGS; i++) {
635 1.1 scottr if ((sc->sc_pdma[i].dh_flags & SBC_DH_BUSY) == 0)
636 1.1 scottr goto found;
637 1.1 scottr }
638 1.1 scottr panic("sbc: no free PDMA handles");
639 1.1 scottr found:
640 1.1 scottr dh = &sc->sc_pdma[i];
641 1.1 scottr dh->dh_flags = SBC_DH_BUSY;
642 1.1 scottr dh->dh_addr = ncr_sc->sc_dataptr;
643 1.1 scottr dh->dh_len = xlen;
644 1.1 scottr
645 1.1 scottr /* Copy the 'write' flag for convenience. */
646 1.40 scottr if (xs->xs_control & XS_CTL_DATA_OUT)
647 1.1 scottr dh->dh_flags |= SBC_DH_OUT;
648 1.1 scottr
649 1.1 scottr sr->sr_dma_hand = dh;
650 1.1 scottr }
651 1.1 scottr
652 1.1 scottr void
653 1.1 scottr sbc_dma_free(ncr_sc)
654 1.1 scottr struct ncr5380_softc *ncr_sc;
655 1.1 scottr {
656 1.1 scottr struct sci_req *sr = ncr_sc->sc_current;
657 1.1 scottr struct sbc_pdma_handle *dh = sr->sr_dma_hand;
658 1.1 scottr
659 1.6 scottr #ifdef DIAGNOSTIC
660 1.1 scottr if (sr->sr_dma_hand == NULL)
661 1.1 scottr panic("sbc_dma_free: no DMA handle");
662 1.1 scottr #endif
663 1.1 scottr
664 1.1 scottr if (ncr_sc->sc_state & NCR_DOINGDMA)
665 1.1 scottr panic("sbc_dma_free: free while in progress");
666 1.1 scottr
667 1.1 scottr if (dh->dh_flags & SBC_DH_BUSY) {
668 1.1 scottr dh->dh_flags = 0;
669 1.1 scottr dh->dh_addr = NULL;
670 1.1 scottr dh->dh_len = 0;
671 1.1 scottr }
672 1.1 scottr sr->sr_dma_hand = NULL;
673 1.1 scottr }
674 1.1 scottr
675 1.1 scottr void
676 1.1 scottr sbc_dma_poll(ncr_sc)
677 1.1 scottr struct ncr5380_softc *ncr_sc;
678 1.1 scottr {
679 1.1 scottr struct sci_req *sr = ncr_sc->sc_current;
680 1.1 scottr
681 1.3 scottr /*
682 1.3 scottr * We shouldn't arrive here; if SR_IMMED is set, then
683 1.3 scottr * dma_alloc() should have refused to allocate a handle
684 1.3 scottr * for the transfer. This forces the polled PDMA code
685 1.3 scottr * to handle the request...
686 1.3 scottr */
687 1.6 scottr #ifdef SBC_DEBUG
688 1.1 scottr if (sbc_debug & SBC_DB_DMA)
689 1.13 christos printf("%s: lost DRQ interrupt?\n", ncr_sc->sc_dev.dv_xname);
690 1.1 scottr #endif
691 1.3 scottr sr->sr_flags |= SR_OVERDUE;
692 1.1 scottr }
693 1.1 scottr
694 1.1 scottr void
695 1.1 scottr sbc_dma_setup(ncr_sc)
696 1.1 scottr struct ncr5380_softc *ncr_sc;
697 1.1 scottr {
698 1.1 scottr /* Not needed; we don't have real DMA */
699 1.1 scottr }
700 1.1 scottr
701 1.1 scottr void
702 1.1 scottr sbc_dma_start(ncr_sc)
703 1.1 scottr struct ncr5380_softc *ncr_sc;
704 1.1 scottr {
705 1.24 scottr struct sbc_softc *sc = (struct sbc_softc *)ncr_sc;
706 1.1 scottr struct sci_req *sr = ncr_sc->sc_current;
707 1.1 scottr struct sbc_pdma_handle *dh = sr->sr_dma_hand;
708 1.1 scottr
709 1.1 scottr /*
710 1.7 scottr * Match bus phase, clear pending interrupts, set DMA mode, and
711 1.7 scottr * assert data bus (for writing only), then start the transfer.
712 1.1 scottr */
713 1.1 scottr if (dh->dh_flags & SBC_DH_OUT) {
714 1.1 scottr *ncr_sc->sci_tcmd = PHASE_DATA_OUT;
715 1.1 scottr SCI_CLR_INTR(ncr_sc);
716 1.22 scottr if (sc->sc_clrintr)
717 1.22 scottr (*sc->sc_clrintr)(ncr_sc);
718 1.1 scottr *ncr_sc->sci_mode |= SCI_MODE_DMA;
719 1.1 scottr *ncr_sc->sci_icmd = SCI_ICMD_DATA;
720 1.1 scottr *ncr_sc->sci_dma_send = 0;
721 1.1 scottr } else {
722 1.1 scottr *ncr_sc->sci_tcmd = PHASE_DATA_IN;
723 1.1 scottr SCI_CLR_INTR(ncr_sc);
724 1.22 scottr if (sc->sc_clrintr)
725 1.22 scottr (*sc->sc_clrintr)(ncr_sc);
726 1.1 scottr *ncr_sc->sci_mode |= SCI_MODE_DMA;
727 1.1 scottr *ncr_sc->sci_icmd = 0;
728 1.1 scottr *ncr_sc->sci_irecv = 0;
729 1.1 scottr }
730 1.3 scottr ncr_sc->sc_state |= NCR_DOINGDMA;
731 1.1 scottr
732 1.6 scottr #ifdef SBC_DEBUG
733 1.1 scottr if (sbc_debug & SBC_DB_DMA)
734 1.13 christos printf("%s: PDMA started, va=%p, len=0x%x\n",
735 1.1 scottr ncr_sc->sc_dev.dv_xname, dh->dh_addr, dh->dh_len);
736 1.1 scottr #endif
737 1.1 scottr }
738 1.1 scottr
739 1.1 scottr void
740 1.1 scottr sbc_dma_eop(ncr_sc)
741 1.1 scottr struct ncr5380_softc *ncr_sc;
742 1.1 scottr {
743 1.1 scottr /* Not used; the EOP pin is wired high (GMFH, pp. 389-390) */
744 1.1 scottr }
745 1.1 scottr
746 1.1 scottr void
747 1.1 scottr sbc_dma_stop(ncr_sc)
748 1.1 scottr struct ncr5380_softc *ncr_sc;
749 1.1 scottr {
750 1.24 scottr struct sbc_softc *sc = (struct sbc_softc *)ncr_sc;
751 1.1 scottr struct sci_req *sr = ncr_sc->sc_current;
752 1.1 scottr struct sbc_pdma_handle *dh = sr->sr_dma_hand;
753 1.23 scottr int ntrans;
754 1.1 scottr
755 1.1 scottr if ((ncr_sc->sc_state & NCR_DOINGDMA) == 0) {
756 1.1 scottr #ifdef SBC_DEBUG
757 1.1 scottr if (sbc_debug & SBC_DB_DMA)
758 1.13 christos printf("%s: dma_stop: DMA not running\n",
759 1.1 scottr ncr_sc->sc_dev.dv_xname);
760 1.1 scottr #endif
761 1.1 scottr return;
762 1.1 scottr }
763 1.1 scottr ncr_sc->sc_state &= ~NCR_DOINGDMA;
764 1.1 scottr
765 1.3 scottr if ((ncr_sc->sc_state & NCR_ABORTING) == 0) {
766 1.1 scottr ntrans = ncr_sc->sc_datalen - dh->dh_len;
767 1.1 scottr
768 1.1 scottr #ifdef SBC_DEBUG
769 1.1 scottr if (sbc_debug & SBC_DB_DMA)
770 1.13 christos printf("%s: dma_stop: ntrans=0x%x\n",
771 1.1 scottr ncr_sc->sc_dev.dv_xname, ntrans);
772 1.1 scottr #endif
773 1.1 scottr
774 1.1 scottr if (ntrans > ncr_sc->sc_datalen)
775 1.42 provos panic("sbc_dma_stop: excess transfer");
776 1.1 scottr
777 1.1 scottr /* Adjust data pointer */
778 1.1 scottr ncr_sc->sc_dataptr += ntrans;
779 1.1 scottr ncr_sc->sc_datalen -= ntrans;
780 1.1 scottr
781 1.1 scottr /* Clear any pending interrupts. */
782 1.1 scottr SCI_CLR_INTR(ncr_sc);
783 1.22 scottr if (sc->sc_clrintr)
784 1.22 scottr (*sc->sc_clrintr)(ncr_sc);
785 1.1 scottr }
786 1.1 scottr
787 1.1 scottr /* Put SBIC back into PIO mode. */
788 1.1 scottr *ncr_sc->sci_mode &= ~SCI_MODE_DMA;
789 1.1 scottr *ncr_sc->sci_icmd = 0;
790 1.1 scottr
791 1.1 scottr #ifdef SBC_DEBUG
792 1.3 scottr if (sbc_debug & SBC_DB_REG)
793 1.13 christos printf("%s: dma_stop: csr=0x%x, bus_csr=0x%x\n",
794 1.1 scottr ncr_sc->sc_dev.dv_xname, *ncr_sc->sci_csr,
795 1.1 scottr *ncr_sc->sci_bus_csr);
796 1.1 scottr #endif
797 1.1 scottr }
798