sbc.c revision 1.7 1 1.7 scottr /* $NetBSD: sbc.c,v 1.7 1996/05/29 14:26:33 scottr Exp $ */
2 1.1 scottr
3 1.1 scottr /*
4 1.1 scottr * Copyright (c) 1996 Scott Reynolds
5 1.1 scottr * Copyright (c) 1995 David Jones
6 1.1 scottr * Copyright (c) 1995 Allen Briggs
7 1.1 scottr * All rights reserved.
8 1.1 scottr *
9 1.1 scottr * Redistribution and use in source and binary forms, with or without
10 1.1 scottr * modification, are permitted provided that the following conditions
11 1.1 scottr * are met:
12 1.1 scottr * 1. Redistributions of source code must retain the above copyright
13 1.1 scottr * notice, this list of conditions and the following disclaimer.
14 1.1 scottr * 2. Redistributions in binary form must reproduce the above copyright
15 1.1 scottr * notice, this list of conditions and the following disclaimer in the
16 1.1 scottr * documentation and/or other materials provided with the distribution.
17 1.1 scottr * 3. The name of the authors may not be used to endorse or promote products
18 1.1 scottr * derived from this software without specific prior written permission.
19 1.1 scottr * 4. All advertising materials mentioning features or use of this software
20 1.1 scottr * must display the following acknowledgement:
21 1.1 scottr * This product includes software developed by David Jones, Allen
22 1.1 scottr * Briggs and Scott Reynolds.
23 1.1 scottr *
24 1.1 scottr * THIS SOFTWARE IS PROVIDED BY THE AUTHORS ``AS IS'' AND ANY EXPRESS OR
25 1.1 scottr * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
26 1.1 scottr * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
27 1.1 scottr * IN NO EVENT SHALL THE AUTHORS BE LIABLE FOR ANY DIRECT, INDIRECT,
28 1.1 scottr * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
29 1.1 scottr * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
30 1.1 scottr * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
31 1.1 scottr * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
32 1.1 scottr * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
33 1.1 scottr * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
34 1.1 scottr */
35 1.1 scottr
36 1.1 scottr /*
37 1.1 scottr * This file contains only the machine-dependent parts of the mac68k
38 1.1 scottr * NCR 5380 SCSI driver. (Autoconfig stuff and PDMA functions.)
39 1.1 scottr * The machine-independent parts are in ncr5380sbc.c
40 1.1 scottr *
41 1.1 scottr * Supported hardware includes:
42 1.1 scottr * Macintosh II family 5380-based controller
43 1.1 scottr *
44 1.1 scottr * Credits, history:
45 1.1 scottr *
46 1.1 scottr * Scott Reynolds wrote this module, based on work by Allen Briggs
47 1.1 scottr * (mac68k), David Jones (sun3), and Leo Weppelman (atari). Allen
48 1.1 scottr * supplied some crucial interpretation of the NetBSD 1.1 'ncrscsi'
49 1.1 scottr * driver. Allen, Gordon W. Ross, and Jason Thorpe all helped to
50 1.1 scottr * refine this code, and were considerable sources of moral support.
51 1.1 scottr *
52 1.1 scottr * The sbc_options code is based on similar code in Jason's modified
53 1.1 scottr * NetBSD/sparc 'si' driver.
54 1.1 scottr */
55 1.1 scottr
56 1.1 scottr #include <sys/types.h>
57 1.1 scottr #include <sys/param.h>
58 1.1 scottr #include <sys/systm.h>
59 1.1 scottr #include <sys/kernel.h>
60 1.1 scottr #include <sys/errno.h>
61 1.1 scottr #include <sys/device.h>
62 1.1 scottr #include <sys/buf.h>
63 1.1 scottr #include <sys/proc.h>
64 1.1 scottr #include <sys/user.h>
65 1.1 scottr
66 1.1 scottr #include <scsi/scsi_all.h>
67 1.1 scottr #include <scsi/scsi_debug.h>
68 1.1 scottr #include <scsi/scsiconf.h>
69 1.1 scottr
70 1.1 scottr #include <dev/ic/ncr5380reg.h>
71 1.1 scottr #include <dev/ic/ncr5380var.h>
72 1.1 scottr
73 1.1 scottr #include <machine/viareg.h>
74 1.1 scottr
75 1.2 scottr #include "sbcreg.h"
76 1.1 scottr
77 1.1 scottr /*
78 1.1 scottr * Transfers smaller than this are done using PIO
79 1.1 scottr * (on assumption they're not worth PDMA overhead)
80 1.1 scottr */
81 1.1 scottr #define MIN_DMA_LEN 128
82 1.1 scottr
83 1.1 scottr /*
84 1.1 scottr * Transfers larger than 8192 bytes need to be split up
85 1.1 scottr * due to the size of the PDMA space.
86 1.1 scottr */
87 1.1 scottr #define MAX_DMA_LEN 0x2000
88 1.1 scottr
89 1.1 scottr /*
90 1.1 scottr * From Guide to the Macintosh Family Hardware, p. 137
91 1.1 scottr * These are offsets from SCSIBase (see pmap_bootstrap.c)
92 1.1 scottr */
93 1.1 scottr #define SBC_REGISTER_OFFSET 0x10000
94 1.1 scottr #define SBC_DMA_DRQ_OFFSET 0x06000
95 1.1 scottr #define SBC_DMA_NODRQ_OFFSET 0x12000
96 1.1 scottr
97 1.3 scottr #ifdef SBC_DEBUG
98 1.3 scottr # define SBC_DB_INTR 0x01
99 1.3 scottr # define SBC_DB_DMA 0x02
100 1.3 scottr # define SBC_DB_REG 0x04
101 1.3 scottr # define SBC_DB_BREAK 0x08
102 1.3 scottr
103 1.3 scottr int sbc_debug = 0 /* | SBC_DB_INTR | SBC_DB_DMA */;
104 1.3 scottr int sbc_link_flags = 0 /* | SDEV_DB2 */;
105 1.1 scottr
106 1.3 scottr # ifndef DDB
107 1.3 scottr # define Debugger() printf("Debug: sbc.c:%d\n", __LINE__)
108 1.3 scottr # endif
109 1.3 scottr # define SBC_BREAK \
110 1.3 scottr do { if (sbc_debug & SBC_DB_BREAK) Debugger(); } while (0)
111 1.3 scottr #else
112 1.3 scottr # define SBC_BREAK
113 1.1 scottr #endif
114 1.1 scottr
115 1.1 scottr /*
116 1.1 scottr * This structure is used to keep track of PDMA requests.
117 1.1 scottr */
118 1.1 scottr struct sbc_pdma_handle {
119 1.1 scottr int dh_flags; /* flags */
120 1.3 scottr #define SBC_DH_BUSY 0x01 /* This handle is in use */
121 1.3 scottr #define SBC_DH_OUT 0x02 /* PDMA data out (write) */
122 1.1 scottr u_char *dh_addr; /* data buffer */
123 1.1 scottr int dh_len; /* length of data buffer */
124 1.1 scottr };
125 1.1 scottr
126 1.1 scottr /*
127 1.1 scottr * The first structure member has to be the ncr5380_softc
128 1.1 scottr * so we can just cast to go back and forth between them.
129 1.1 scottr */
130 1.1 scottr struct sbc_softc {
131 1.1 scottr struct ncr5380_softc ncr_sc;
132 1.1 scottr volatile struct sbc_regs *sc_regs;
133 1.1 scottr volatile long *sc_drq_addr;
134 1.1 scottr volatile u_char *sc_nodrq_addr;
135 1.1 scottr volatile u_char *sc_ienable;
136 1.1 scottr volatile u_char *sc_iflag;
137 1.1 scottr int sc_options; /* options for this instance. */
138 1.1 scottr struct sbc_pdma_handle sc_pdma[SCI_OPENINGS];
139 1.1 scottr };
140 1.1 scottr
141 1.1 scottr /*
142 1.1 scottr * Options. By default, SCSI interrupts and reselect are disabled.
143 1.1 scottr * You may enable either of these features with the `flags' directive
144 1.1 scottr * in your kernel's configuration file.
145 1.1 scottr *
146 1.1 scottr * Alternatively, you can patch your kernel with DDB or some other
147 1.1 scottr * mechanism. The sc_options member of the softc is OR'd with
148 1.1 scottr * the value in sbc_options.
149 1.1 scottr */
150 1.6 scottr #define SBC_PDMA 0x01 /* Use PDMA for polled transfers */
151 1.6 scottr #define SBC_INTR 0x02 /* Allow SCSI IRQ/DRQ interrupts */
152 1.6 scottr #define SBC_RESELECT 0x04 /* Allow disconnect/reselect */
153 1.6 scottr #define SBC_OPTIONS_MASK (SBC_RESELECT|SBC_INTR|SBC_PDMA)
154 1.6 scottr #define SBC_OPTIONS_BITS "\10\3RESELECT\2INTR\1PDMA"
155 1.6 scottr int sbc_options = SBC_PDMA;
156 1.1 scottr
157 1.4 scottr static int sbc_match __P((struct device *, void *, void *));
158 1.4 scottr static void sbc_attach __P((struct device *, struct device *, void *));
159 1.6 scottr static int sbc_print __P((void *, char *));
160 1.1 scottr static void sbc_minphys __P((struct buf *bp));
161 1.1 scottr
162 1.1 scottr static int sbc_wait_busy __P((struct ncr5380_softc *));
163 1.1 scottr static int sbc_ready __P((struct ncr5380_softc *));
164 1.1 scottr static int sbc_wait_dreq __P((struct ncr5380_softc *));
165 1.1 scottr static int sbc_pdma_in __P((struct ncr5380_softc *, int, int, u_char *));
166 1.1 scottr static int sbc_pdma_out __P((struct ncr5380_softc *, int, int, u_char *));
167 1.3 scottr #ifdef SBC_DEBUG
168 1.3 scottr static void decode_5380_intr __P((struct ncr5380_softc *));
169 1.3 scottr #endif
170 1.1 scottr
171 1.1 scottr void sbc_intr_enable __P((struct ncr5380_softc *));
172 1.1 scottr void sbc_intr_disable __P((struct ncr5380_softc *));
173 1.1 scottr void sbc_irq_intr __P((void *));
174 1.1 scottr void sbc_drq_intr __P((void *));
175 1.1 scottr void sbc_dma_alloc __P((struct ncr5380_softc *));
176 1.1 scottr void sbc_dma_free __P((struct ncr5380_softc *));
177 1.1 scottr void sbc_dma_poll __P((struct ncr5380_softc *));
178 1.1 scottr void sbc_dma_setup __P((struct ncr5380_softc *));
179 1.1 scottr void sbc_dma_start __P((struct ncr5380_softc *));
180 1.1 scottr void sbc_dma_eop __P((struct ncr5380_softc *));
181 1.1 scottr void sbc_dma_stop __P((struct ncr5380_softc *));
182 1.1 scottr
183 1.1 scottr static struct scsi_adapter sbc_ops = {
184 1.1 scottr ncr5380_scsi_cmd, /* scsi_cmd() */
185 1.1 scottr sbc_minphys, /* scsi_minphys() */
186 1.1 scottr NULL, /* open_target_lu() */
187 1.1 scottr NULL, /* close_target_lu() */
188 1.1 scottr };
189 1.1 scottr
190 1.1 scottr /* This is copied from julian's bt driver */
191 1.1 scottr /* "so we have a default dev struct for our link struct." */
192 1.1 scottr static struct scsi_device sbc_dev = {
193 1.1 scottr NULL, /* Use default error handler. */
194 1.1 scottr NULL, /* Use default start handler. */
195 1.1 scottr NULL, /* Use default async handler. */
196 1.1 scottr NULL, /* Use default "done" routine. */
197 1.1 scottr };
198 1.1 scottr
199 1.1 scottr struct cfattach sbc_ca = {
200 1.1 scottr sizeof(struct sbc_softc), sbc_match, sbc_attach
201 1.1 scottr };
202 1.1 scottr
203 1.1 scottr struct cfdriver sbc_cd = {
204 1.1 scottr NULL, "sbc", DV_DULL
205 1.1 scottr };
206 1.1 scottr
207 1.1 scottr
208 1.1 scottr static int
209 1.1 scottr sbc_match(parent, match, args)
210 1.6 scottr struct device *parent;
211 1.6 scottr void *match, *args;
212 1.1 scottr {
213 1.1 scottr if (!mac68k_machine.scsi80)
214 1.1 scottr return 0;
215 1.1 scottr return 1;
216 1.1 scottr }
217 1.1 scottr
218 1.1 scottr static void
219 1.1 scottr sbc_attach(parent, self, args)
220 1.6 scottr struct device *parent, *self;
221 1.6 scottr void *args;
222 1.1 scottr {
223 1.1 scottr struct sbc_softc *sc = (struct sbc_softc *) self;
224 1.1 scottr struct ncr5380_softc *ncr_sc = (struct ncr5380_softc *) sc;
225 1.1 scottr extern vm_offset_t SCSIBase;
226 1.1 scottr
227 1.1 scottr /* Pull in the options flags. */
228 1.6 scottr sc->sc_options = ((ncr_sc->sc_dev.dv_cfdata->cf_flags | sbc_options)
229 1.6 scottr & SBC_OPTIONS_MASK);
230 1.1 scottr
231 1.1 scottr /*
232 1.1 scottr * Set up base address of 5380
233 1.1 scottr */
234 1.1 scottr sc->sc_regs = (struct sbc_regs *)(SCSIBase + SBC_REGISTER_OFFSET);
235 1.1 scottr
236 1.1 scottr /*
237 1.1 scottr * Fill in the prototype scsi_link.
238 1.1 scottr */
239 1.1 scottr ncr_sc->sc_link.adapter_softc = sc;
240 1.1 scottr ncr_sc->sc_link.adapter_target = 7;
241 1.1 scottr ncr_sc->sc_link.adapter = &sbc_ops;
242 1.1 scottr ncr_sc->sc_link.device = &sbc_dev;
243 1.1 scottr
244 1.1 scottr /*
245 1.1 scottr * Initialize fields used by the MI code
246 1.1 scottr */
247 1.1 scottr ncr_sc->sci_r0 = &sc->sc_regs->sci_pr0.sci_reg;
248 1.1 scottr ncr_sc->sci_r1 = &sc->sc_regs->sci_pr1.sci_reg;
249 1.1 scottr ncr_sc->sci_r2 = &sc->sc_regs->sci_pr2.sci_reg;
250 1.1 scottr ncr_sc->sci_r3 = &sc->sc_regs->sci_pr3.sci_reg;
251 1.1 scottr ncr_sc->sci_r4 = &sc->sc_regs->sci_pr4.sci_reg;
252 1.1 scottr ncr_sc->sci_r5 = &sc->sc_regs->sci_pr5.sci_reg;
253 1.1 scottr ncr_sc->sci_r6 = &sc->sc_regs->sci_pr6.sci_reg;
254 1.1 scottr ncr_sc->sci_r7 = &sc->sc_regs->sci_pr7.sci_reg;
255 1.1 scottr
256 1.1 scottr /*
257 1.1 scottr * MD function pointers used by the MI code.
258 1.1 scottr */
259 1.1 scottr ncr_sc->sc_pio_out = sbc_pdma_out;
260 1.1 scottr ncr_sc->sc_pio_in = sbc_pdma_in;
261 1.1 scottr ncr_sc->sc_dma_alloc = NULL;
262 1.1 scottr ncr_sc->sc_dma_free = NULL;
263 1.1 scottr ncr_sc->sc_dma_poll = NULL;
264 1.1 scottr ncr_sc->sc_intr_on = NULL;
265 1.1 scottr ncr_sc->sc_intr_off = NULL;
266 1.1 scottr ncr_sc->sc_dma_setup = NULL;
267 1.1 scottr ncr_sc->sc_dma_start = NULL;
268 1.1 scottr ncr_sc->sc_dma_eop = NULL;
269 1.1 scottr ncr_sc->sc_dma_stop = NULL;
270 1.1 scottr ncr_sc->sc_flags = 0;
271 1.1 scottr ncr_sc->sc_min_dma_len = MIN_DMA_LEN;
272 1.1 scottr
273 1.1 scottr if ((sc->sc_options & SBC_INTR) == 0) {
274 1.1 scottr ncr_sc->sc_flags |= NCR5380_FORCE_POLLING;
275 1.1 scottr } else {
276 1.1 scottr if (sc->sc_options & SBC_RESELECT)
277 1.1 scottr ncr_sc->sc_flags |= NCR5380_PERMIT_RESELECT;
278 1.1 scottr ncr_sc->sc_dma_alloc = sbc_dma_alloc;
279 1.1 scottr ncr_sc->sc_dma_free = sbc_dma_free;
280 1.1 scottr ncr_sc->sc_dma_poll = sbc_dma_poll;
281 1.1 scottr ncr_sc->sc_dma_setup = sbc_dma_setup;
282 1.1 scottr ncr_sc->sc_dma_start = sbc_dma_start;
283 1.1 scottr ncr_sc->sc_dma_eop = sbc_dma_eop;
284 1.1 scottr ncr_sc->sc_dma_stop = sbc_dma_stop;
285 1.1 scottr mac68k_register_scsi_drq(sbc_drq_intr, ncr_sc);
286 1.1 scottr mac68k_register_scsi_irq(sbc_irq_intr, ncr_sc);
287 1.1 scottr }
288 1.1 scottr
289 1.1 scottr /*
290 1.1 scottr * Initialize fields used only here in the MD code.
291 1.1 scottr */
292 1.1 scottr sc->sc_drq_addr = (long *) (SCSIBase + SBC_DMA_DRQ_OFFSET);
293 1.1 scottr sc->sc_nodrq_addr = (u_char *) (SCSIBase + SBC_DMA_NODRQ_OFFSET);
294 1.1 scottr if (VIA2 == VIA2OFF) {
295 1.1 scottr sc->sc_ienable = Via1Base + VIA2 * 0x2000 + vIER;
296 1.1 scottr sc->sc_iflag = Via1Base + VIA2 * 0x2000 + vIFR;
297 1.1 scottr } else {
298 1.1 scottr sc->sc_ienable = Via1Base + VIA2 * 0x2000 + rIER;
299 1.1 scottr sc->sc_iflag = Via1Base + VIA2 * 0x2000 + rIFR;
300 1.1 scottr }
301 1.1 scottr
302 1.1 scottr if (sc->sc_options)
303 1.1 scottr printf(": options=%b", sc->sc_options, SBC_OPTIONS_BITS);
304 1.1 scottr printf("\n");
305 1.1 scottr
306 1.1 scottr /* Now enable SCSI interrupts through VIA2, if appropriate */
307 1.1 scottr if (sc->sc_options & SBC_INTR)
308 1.1 scottr sbc_intr_enable(ncr_sc);
309 1.1 scottr
310 1.6 scottr #ifdef SBC_DEBUG
311 1.1 scottr if (sbc_debug)
312 1.4 scottr printf("%s: softc=%p regs=%p\n", ncr_sc->sc_dev.dv_xname,
313 1.1 scottr sc, sc->sc_regs);
314 1.1 scottr ncr_sc->sc_link.flags |= sbc_link_flags;
315 1.1 scottr #endif
316 1.1 scottr
317 1.1 scottr /*
318 1.1 scottr * Initialize the SCSI controller itself.
319 1.1 scottr */
320 1.1 scottr ncr5380_init(ncr_sc);
321 1.1 scottr ncr5380_reset_scsibus(ncr_sc);
322 1.1 scottr config_found(self, &(ncr_sc->sc_link), sbc_print);
323 1.1 scottr }
324 1.1 scottr
325 1.6 scottr static int
326 1.6 scottr sbc_print(aux, name)
327 1.6 scottr void *aux;
328 1.6 scottr char *name;
329 1.6 scottr {
330 1.6 scottr if (name != NULL)
331 1.6 scottr printf("%s: scsibus ", name);
332 1.6 scottr return UNCONF;
333 1.6 scottr }
334 1.1 scottr
335 1.1 scottr static void
336 1.1 scottr sbc_minphys(struct buf *bp)
337 1.1 scottr {
338 1.1 scottr if (bp->b_bcount > MAX_DMA_LEN)
339 1.1 scottr bp->b_bcount = MAX_DMA_LEN;
340 1.1 scottr return (minphys(bp));
341 1.1 scottr }
342 1.1 scottr
343 1.1 scottr
344 1.1 scottr /***
345 1.1 scottr * General support for Mac-specific SCSI logic.
346 1.1 scottr ***/
347 1.1 scottr
348 1.1 scottr /* These are used in the following inline functions. */
349 1.1 scottr int sbc_wait_busy_timo = 1000 * 5000; /* X2 = 10 S. */
350 1.1 scottr int sbc_ready_timo = 1000 * 5000; /* X2 = 10 S. */
351 1.1 scottr int sbc_wait_dreq_timo = 1000 * 5000; /* X2 = 10 S. */
352 1.1 scottr
353 1.1 scottr /* Return zero on success. */
354 1.1 scottr static __inline__ int
355 1.1 scottr sbc_wait_busy(sc)
356 1.1 scottr struct ncr5380_softc *sc;
357 1.1 scottr {
358 1.1 scottr register int timo = sbc_wait_busy_timo;
359 1.1 scottr for (;;) {
360 1.1 scottr if (SCI_BUSY(sc)) {
361 1.1 scottr timo = 0; /* return 0 */
362 1.1 scottr break;
363 1.1 scottr }
364 1.1 scottr if (--timo < 0)
365 1.1 scottr break; /* return -1 */
366 1.1 scottr delay(2);
367 1.1 scottr }
368 1.1 scottr return (timo);
369 1.1 scottr }
370 1.1 scottr
371 1.1 scottr static __inline__ int
372 1.1 scottr sbc_ready(sc)
373 1.1 scottr struct ncr5380_softc *sc;
374 1.1 scottr {
375 1.1 scottr register int timo = sbc_ready_timo;
376 1.1 scottr
377 1.1 scottr for (;;) {
378 1.1 scottr if ((*sc->sci_csr & (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH))
379 1.1 scottr == (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) {
380 1.1 scottr timo = 0;
381 1.1 scottr break;
382 1.1 scottr }
383 1.1 scottr if (((*sc->sci_csr & SCI_CSR_PHASE_MATCH) == 0)
384 1.1 scottr || (SCI_BUSY(sc) == 0)) {
385 1.1 scottr timo = -1;
386 1.1 scottr break;
387 1.1 scottr }
388 1.1 scottr if (--timo < 0)
389 1.1 scottr break; /* return -1 */
390 1.1 scottr delay(2);
391 1.1 scottr }
392 1.1 scottr return (timo);
393 1.1 scottr }
394 1.1 scottr
395 1.1 scottr static __inline__ int
396 1.1 scottr sbc_wait_dreq(sc)
397 1.1 scottr struct ncr5380_softc *sc;
398 1.1 scottr {
399 1.1 scottr register int timo = sbc_wait_dreq_timo;
400 1.1 scottr
401 1.1 scottr for (;;) {
402 1.1 scottr if ((*sc->sci_csr & (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH))
403 1.1 scottr == (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) {
404 1.1 scottr timo = 0;
405 1.1 scottr break;
406 1.1 scottr }
407 1.1 scottr if (--timo < 0)
408 1.1 scottr break; /* return -1 */
409 1.1 scottr delay(2);
410 1.1 scottr }
411 1.1 scottr return (timo);
412 1.1 scottr }
413 1.1 scottr
414 1.1 scottr
415 1.1 scottr /***
416 1.1 scottr * Macintosh SCSI interrupt support routines.
417 1.1 scottr ***/
418 1.1 scottr
419 1.1 scottr void
420 1.1 scottr sbc_intr_enable(ncr_sc)
421 1.1 scottr struct ncr5380_softc *ncr_sc;
422 1.1 scottr {
423 1.1 scottr register struct sbc_softc *sc = (struct sbc_softc *) ncr_sc;
424 1.1 scottr int s;
425 1.1 scottr
426 1.1 scottr s = splhigh();
427 1.1 scottr *sc->sc_ienable = 0x80 | (V2IF_SCSIIRQ | V2IF_SCSIDRQ);
428 1.1 scottr splx(s);
429 1.1 scottr }
430 1.1 scottr
431 1.1 scottr void
432 1.1 scottr sbc_intr_disable(ncr_sc)
433 1.1 scottr struct ncr5380_softc *ncr_sc;
434 1.1 scottr {
435 1.1 scottr register struct sbc_softc *sc = (struct sbc_softc *) ncr_sc;
436 1.1 scottr int s;
437 1.1 scottr
438 1.1 scottr s = splhigh();
439 1.1 scottr *sc->sc_ienable = (V2IF_SCSIIRQ | V2IF_SCSIDRQ);
440 1.1 scottr splx(s);
441 1.1 scottr }
442 1.1 scottr
443 1.1 scottr void
444 1.1 scottr sbc_irq_intr(p)
445 1.1 scottr void *p;
446 1.1 scottr {
447 1.1 scottr register struct ncr5380_softc *ncr_sc = p;
448 1.1 scottr register int claimed = 0;
449 1.1 scottr
450 1.1 scottr /* How we ever arrive here without IRQ set is a mystery... */
451 1.1 scottr if (*ncr_sc->sci_csr & SCI_CSR_INT) {
452 1.3 scottr #ifdef SBC_DEBUG
453 1.3 scottr if (sbc_debug & SBC_DB_INTR)
454 1.3 scottr decode_5380_intr(ncr_sc);
455 1.3 scottr #endif
456 1.1 scottr claimed = ncr5380_intr(ncr_sc);
457 1.1 scottr if (!claimed) {
458 1.1 scottr if (((*ncr_sc->sci_csr & ~SCI_CSR_PHASE_MATCH) == SCI_CSR_INT)
459 1.3 scottr && ((*ncr_sc->sci_bus_csr & ~SCI_BUS_RST) == 0))
460 1.1 scottr SCI_CLR_INTR(ncr_sc); /* RST interrupt */
461 1.1 scottr #ifdef SBC_DEBUG
462 1.1 scottr else {
463 1.1 scottr printf("%s: spurious intr\n",
464 1.1 scottr ncr_sc->sc_dev.dv_xname);
465 1.3 scottr SBC_BREAK;
466 1.1 scottr }
467 1.1 scottr #endif
468 1.1 scottr }
469 1.1 scottr }
470 1.1 scottr }
471 1.1 scottr
472 1.3 scottr #ifdef SBC_DEBUG
473 1.3 scottr void
474 1.3 scottr decode_5380_intr(ncr_sc)
475 1.3 scottr struct ncr5380_softc *ncr_sc;
476 1.3 scottr {
477 1.3 scottr register u_char csr = *ncr_sc->sci_csr;
478 1.3 scottr register u_char bus_csr = *ncr_sc->sci_bus_csr;
479 1.3 scottr
480 1.3 scottr if (((csr & ~(SCI_CSR_PHASE_MATCH | SCI_CSR_ATN)) == SCI_CSR_INT) &&
481 1.3 scottr ((bus_csr & ~(SCI_BUS_MSG | SCI_BUS_CD | SCI_BUS_IO | SCI_BUS_DBP)) == SCI_BUS_SEL)) {
482 1.3 scottr if (csr & SCI_BUS_IO)
483 1.3 scottr printf("%s: reselect\n", ncr_sc->sc_dev.dv_xname);
484 1.3 scottr else
485 1.3 scottr printf("%s: select\n", ncr_sc->sc_dev.dv_xname);
486 1.3 scottr } else if (((csr & ~SCI_CSR_ACK) == (SCI_CSR_DONE | SCI_CSR_INT)) &&
487 1.3 scottr ((bus_csr & (SCI_BUS_RST | SCI_BUS_BSY | SCI_BUS_SEL)) == SCI_BUS_BSY))
488 1.3 scottr printf("%s: dma eop\n", ncr_sc->sc_dev.dv_xname);
489 1.3 scottr else if (((csr & ~SCI_CSR_PHASE_MATCH) == SCI_CSR_INT) &&
490 1.3 scottr ((bus_csr & ~SCI_BUS_RST) == 0))
491 1.3 scottr printf("%s: bus reset\n", ncr_sc->sc_dev.dv_xname);
492 1.3 scottr else if (((csr & ~(SCI_CSR_DREQ | SCI_CSR_ATN | SCI_CSR_ACK)) == (SCI_CSR_PERR | SCI_CSR_INT | SCI_CSR_PHASE_MATCH)) &&
493 1.3 scottr ((bus_csr & (SCI_BUS_RST | SCI_BUS_BSY | SCI_BUS_SEL)) == SCI_BUS_BSY))
494 1.3 scottr printf("%s: parity error\n", ncr_sc->sc_dev.dv_xname);
495 1.3 scottr else if (((csr & ~SCI_CSR_ATN) == SCI_CSR_INT) &&
496 1.3 scottr ((bus_csr & (SCI_BUS_RST | SCI_BUS_BSY | SCI_BUS_REQ | SCI_BUS_SEL)) == (SCI_BUS_BSY | SCI_BUS_REQ)))
497 1.3 scottr printf("%s: phase mismatch\n", ncr_sc->sc_dev.dv_xname);
498 1.3 scottr else if (((csr & ~SCI_CSR_PHASE_MATCH) == (SCI_CSR_INT | SCI_CSR_DISC)) &&
499 1.3 scottr (bus_csr == 0))
500 1.3 scottr printf("%s: disconnect\n", ncr_sc->sc_dev.dv_xname);
501 1.3 scottr else
502 1.3 scottr printf("%s: unknown intr: csr=%x, bus_csr=%x\n",
503 1.3 scottr ncr_sc->sc_dev.dv_xname, csr, bus_csr);
504 1.3 scottr }
505 1.3 scottr #endif
506 1.1 scottr
507 1.1 scottr /***
508 1.1 scottr * The following code implements polled PDMA.
509 1.1 scottr ***/
510 1.1 scottr
511 1.1 scottr static int
512 1.1 scottr sbc_pdma_out(ncr_sc, phase, count, data)
513 1.1 scottr struct ncr5380_softc *ncr_sc;
514 1.1 scottr int phase;
515 1.1 scottr int count;
516 1.1 scottr u_char *data;
517 1.1 scottr {
518 1.1 scottr struct sbc_softc *sc = (struct sbc_softc *)ncr_sc;
519 1.1 scottr register volatile long *long_data = sc->sc_drq_addr;
520 1.1 scottr register volatile u_char *byte_data = sc->sc_nodrq_addr;
521 1.1 scottr register int len = count;
522 1.1 scottr
523 1.6 scottr if (count < ncr_sc->sc_min_dma_len || (sc->sc_options & SBC_PDMA) == 0)
524 1.1 scottr return ncr5380_pio_out(ncr_sc, phase, count, data);
525 1.1 scottr
526 1.1 scottr if (sbc_wait_busy(ncr_sc) == 0) {
527 1.1 scottr *ncr_sc->sci_mode |= SCI_MODE_DMA;
528 1.1 scottr *ncr_sc->sci_icmd |= SCI_ICMD_DATA;
529 1.1 scottr *ncr_sc->sci_dma_send = 0;
530 1.1 scottr
531 1.1 scottr #define W1 *byte_data = *data++
532 1.1 scottr #define W4 *long_data = *((long*)data)++
533 1.1 scottr while (len >= 64) {
534 1.1 scottr if (sbc_ready(ncr_sc))
535 1.1 scottr goto timeout;
536 1.1 scottr W1;
537 1.1 scottr if (sbc_ready(ncr_sc))
538 1.1 scottr goto timeout;
539 1.1 scottr W1;
540 1.1 scottr if (sbc_ready(ncr_sc))
541 1.1 scottr goto timeout;
542 1.1 scottr W1;
543 1.1 scottr if (sbc_ready(ncr_sc))
544 1.1 scottr goto timeout;
545 1.1 scottr W1;
546 1.1 scottr if (sbc_ready(ncr_sc))
547 1.1 scottr goto timeout;
548 1.1 scottr W4; W4; W4; W4;
549 1.1 scottr W4; W4; W4; W4;
550 1.1 scottr W4; W4; W4; W4;
551 1.1 scottr W4; W4; W4;
552 1.1 scottr len -= 64;
553 1.1 scottr }
554 1.1 scottr while (len) {
555 1.1 scottr if (sbc_ready(ncr_sc))
556 1.1 scottr goto timeout;
557 1.1 scottr W1;
558 1.1 scottr len--;
559 1.1 scottr }
560 1.1 scottr #undef W1
561 1.1 scottr #undef W4
562 1.1 scottr if (sbc_wait_dreq(ncr_sc))
563 1.1 scottr printf("%s: timeout waiting for DREQ.\n",
564 1.1 scottr ncr_sc->sc_dev.dv_xname);
565 1.1 scottr
566 1.1 scottr *byte_data = 0;
567 1.1 scottr
568 1.1 scottr SCI_CLR_INTR(ncr_sc);
569 1.1 scottr *ncr_sc->sci_mode &= ~SCI_MODE_DMA;
570 1.1 scottr *ncr_sc->sci_icmd = 0;
571 1.1 scottr }
572 1.1 scottr return count - len;
573 1.1 scottr
574 1.1 scottr timeout:
575 1.1 scottr printf("%s: pdma_out: timeout len=%d count=%d\n",
576 1.1 scottr ncr_sc->sc_dev.dv_xname, len, count);
577 1.1 scottr if ((*ncr_sc->sci_csr & SCI_CSR_PHASE_MATCH) == 0) {
578 1.1 scottr *ncr_sc->sci_icmd &= ~SCI_ICMD_DATA;
579 1.1 scottr --len;
580 1.1 scottr }
581 1.1 scottr
582 1.1 scottr SCI_CLR_INTR(ncr_sc);
583 1.1 scottr *ncr_sc->sci_mode &= ~SCI_MODE_DMA;
584 1.1 scottr *ncr_sc->sci_icmd = 0;
585 1.1 scottr return count - len;
586 1.1 scottr }
587 1.1 scottr
588 1.1 scottr static int
589 1.1 scottr sbc_pdma_in(ncr_sc, phase, count, data)
590 1.1 scottr struct ncr5380_softc *ncr_sc;
591 1.1 scottr int phase;
592 1.1 scottr int count;
593 1.1 scottr u_char *data;
594 1.1 scottr {
595 1.1 scottr struct sbc_softc *sc = (struct sbc_softc *)ncr_sc;
596 1.1 scottr register volatile long *long_data = sc->sc_drq_addr;
597 1.1 scottr register volatile u_char *byte_data = sc->sc_nodrq_addr;
598 1.1 scottr register int len = count;
599 1.1 scottr
600 1.6 scottr if (count < ncr_sc->sc_min_dma_len || (sc->sc_options & SBC_PDMA) == 0)
601 1.1 scottr return ncr5380_pio_in(ncr_sc, phase, count, data);
602 1.1 scottr
603 1.1 scottr if (sbc_wait_busy(ncr_sc) == 0) {
604 1.1 scottr *ncr_sc->sci_mode |= SCI_MODE_DMA;
605 1.1 scottr *ncr_sc->sci_icmd |= SCI_ICMD_DATA;
606 1.1 scottr *ncr_sc->sci_irecv = 0;
607 1.1 scottr
608 1.1 scottr #define R4 *((long *)data)++ = *long_data
609 1.1 scottr #define R1 *data++ = *byte_data
610 1.1 scottr while (len >= 1024) {
611 1.1 scottr if (sbc_ready(ncr_sc))
612 1.1 scottr goto timeout;
613 1.1 scottr R4; R4; R4; R4; R4; R4; R4; R4;
614 1.1 scottr R4; R4; R4; R4; R4; R4; R4; R4;
615 1.1 scottr R4; R4; R4; R4; R4; R4; R4; R4;
616 1.1 scottr R4; R4; R4; R4; R4; R4; R4; R4; /* 128 */
617 1.1 scottr if (sbc_ready(ncr_sc))
618 1.1 scottr goto timeout;
619 1.1 scottr R4; R4; R4; R4; R4; R4; R4; R4;
620 1.1 scottr R4; R4; R4; R4; R4; R4; R4; R4;
621 1.1 scottr R4; R4; R4; R4; R4; R4; R4; R4;
622 1.1 scottr R4; R4; R4; R4; R4; R4; R4; R4; /* 256 */
623 1.1 scottr if (sbc_ready(ncr_sc))
624 1.1 scottr goto timeout;
625 1.1 scottr R4; R4; R4; R4; R4; R4; R4; R4;
626 1.1 scottr R4; R4; R4; R4; R4; R4; R4; R4;
627 1.1 scottr R4; R4; R4; R4; R4; R4; R4; R4;
628 1.1 scottr R4; R4; R4; R4; R4; R4; R4; R4; /* 384 */
629 1.1 scottr if (sbc_ready(ncr_sc))
630 1.1 scottr goto timeout;
631 1.1 scottr R4; R4; R4; R4; R4; R4; R4; R4;
632 1.1 scottr R4; R4; R4; R4; R4; R4; R4; R4;
633 1.1 scottr R4; R4; R4; R4; R4; R4; R4; R4;
634 1.1 scottr R4; R4; R4; R4; R4; R4; R4; R4; /* 512 */
635 1.1 scottr if (sbc_ready(ncr_sc))
636 1.1 scottr goto timeout;
637 1.1 scottr R4; R4; R4; R4; R4; R4; R4; R4;
638 1.1 scottr R4; R4; R4; R4; R4; R4; R4; R4;
639 1.1 scottr R4; R4; R4; R4; R4; R4; R4; R4;
640 1.1 scottr R4; R4; R4; R4; R4; R4; R4; R4; /* 640 */
641 1.1 scottr if (sbc_ready(ncr_sc))
642 1.1 scottr goto timeout;
643 1.1 scottr R4; R4; R4; R4; R4; R4; R4; R4;
644 1.1 scottr R4; R4; R4; R4; R4; R4; R4; R4;
645 1.1 scottr R4; R4; R4; R4; R4; R4; R4; R4;
646 1.1 scottr R4; R4; R4; R4; R4; R4; R4; R4; /* 768 */
647 1.1 scottr if (sbc_ready(ncr_sc))
648 1.1 scottr goto timeout;
649 1.1 scottr R4; R4; R4; R4; R4; R4; R4; R4;
650 1.1 scottr R4; R4; R4; R4; R4; R4; R4; R4;
651 1.1 scottr R4; R4; R4; R4; R4; R4; R4; R4;
652 1.1 scottr R4; R4; R4; R4; R4; R4; R4; R4; /* 896 */
653 1.1 scottr if (sbc_ready(ncr_sc))
654 1.1 scottr goto timeout;
655 1.1 scottr R4; R4; R4; R4; R4; R4; R4; R4;
656 1.1 scottr R4; R4; R4; R4; R4; R4; R4; R4;
657 1.1 scottr R4; R4; R4; R4; R4; R4; R4; R4;
658 1.1 scottr R4; R4; R4; R4; R4; R4; R4; R4; /* 1024 */
659 1.1 scottr len -= 1024;
660 1.1 scottr }
661 1.1 scottr while (len >= 128) {
662 1.1 scottr if (sbc_ready(ncr_sc))
663 1.1 scottr goto timeout;
664 1.1 scottr R4; R4; R4; R4; R4; R4; R4; R4;
665 1.1 scottr R4; R4; R4; R4; R4; R4; R4; R4;
666 1.1 scottr R4; R4; R4; R4; R4; R4; R4; R4;
667 1.1 scottr R4; R4; R4; R4; R4; R4; R4; R4; /* 128 */
668 1.1 scottr len -= 128;
669 1.1 scottr }
670 1.1 scottr while (len) {
671 1.1 scottr if (sbc_ready(ncr_sc))
672 1.1 scottr goto timeout;
673 1.1 scottr R1;
674 1.1 scottr len--;
675 1.1 scottr }
676 1.1 scottr #undef R4
677 1.1 scottr #undef R1
678 1.1 scottr SCI_CLR_INTR(ncr_sc);
679 1.1 scottr *ncr_sc->sci_mode &= ~SCI_MODE_DMA;
680 1.1 scottr *ncr_sc->sci_icmd = 0;
681 1.1 scottr }
682 1.1 scottr return count - len;
683 1.1 scottr
684 1.1 scottr timeout:
685 1.1 scottr printf("%s: pdma_in: timeout len=%d count=%d\n",
686 1.1 scottr ncr_sc->sc_dev.dv_xname, len, count);
687 1.1 scottr
688 1.1 scottr SCI_CLR_INTR(ncr_sc);
689 1.1 scottr *ncr_sc->sci_mode &= ~SCI_MODE_DMA;
690 1.1 scottr *ncr_sc->sci_icmd = 0;
691 1.1 scottr return count - len;
692 1.1 scottr }
693 1.1 scottr
694 1.1 scottr
695 1.1 scottr /***
696 1.1 scottr * The following code implements interrupt-driven PDMA.
697 1.1 scottr ***/
698 1.1 scottr
699 1.1 scottr /*
700 1.1 scottr * This is the meat of the PDMA transfer.
701 1.1 scottr * When we get here, we shove data as fast as the mac can take it.
702 1.1 scottr * We depend on several things:
703 1.1 scottr * * All macs after the Mac Plus that have a 5380 chip should have a general
704 1.1 scottr * logic IC that handshakes data for blind transfers.
705 1.1 scottr * * If the SCSI controller finishes sending/receiving data before we do,
706 1.1 scottr * the same general logic IC will generate a /BERR for us in short order.
707 1.1 scottr * * The fault address for said /BERR minus the base address for the
708 1.1 scottr * transfer will be the amount of data that was actually written.
709 1.1 scottr *
710 1.1 scottr * We use the nofault flag and the setjmp/longjmp in locore.s so we can
711 1.1 scottr * detect and handle the bus error for early termination of a command.
712 1.1 scottr * This is usually caused by a disconnecting target.
713 1.1 scottr */
714 1.1 scottr void
715 1.1 scottr sbc_drq_intr(p)
716 1.1 scottr void *p;
717 1.1 scottr {
718 1.1 scottr extern int *nofault, mac68k_buserr_addr;
719 1.1 scottr register struct sbc_softc *sc = (struct sbc_softc *) p;
720 1.1 scottr register struct ncr5380_softc *ncr_sc = (struct ncr5380_softc *) p;
721 1.1 scottr register struct sci_req *sr = ncr_sc->sc_current;
722 1.1 scottr register struct sbc_pdma_handle *dh = sr->sr_dma_hand;
723 1.1 scottr label_t faultbuf;
724 1.1 scottr volatile u_int32_t *long_drq;
725 1.1 scottr u_int32_t *long_data;
726 1.1 scottr volatile u_int8_t *drq;
727 1.1 scottr u_int8_t *data;
728 1.1 scottr register int count;
729 1.1 scottr int dcount, resid;
730 1.1 scottr
731 1.1 scottr /*
732 1.1 scottr * If we're not ready to xfer data, or have no more, just return.
733 1.1 scottr */
734 1.3 scottr if ((*ncr_sc->sci_csr & SCI_CSR_DREQ) == 0 || dh->dh_len == 0)
735 1.1 scottr return;
736 1.1 scottr
737 1.1 scottr #ifdef SBC_DEBUG
738 1.1 scottr if (sbc_debug & SBC_DB_INTR)
739 1.1 scottr printf("%s: drq intr, dh_len=0x%x, dh_flags=0x%x\n",
740 1.1 scottr ncr_sc->sc_dev.dv_xname, dh->dh_len, dh->dh_flags);
741 1.1 scottr #endif
742 1.1 scottr
743 1.1 scottr /*
744 1.1 scottr * Setup for a possible bus error caused by SCSI controller
745 1.1 scottr * switching out of DATA-IN/OUT before we're done with the
746 1.1 scottr * current transfer.
747 1.1 scottr */
748 1.1 scottr nofault = (int *) &faultbuf;
749 1.1 scottr
750 1.1 scottr if (setjmp((label_t *) nofault)) {
751 1.1 scottr nofault = (int *) 0;
752 1.7 scottr count = (( (u_long) mac68k_buserr_addr
753 1.7 scottr - (u_long) sc->sc_drq_addr));
754 1.1 scottr
755 1.1 scottr if ((count < 0) || (count > dh->dh_len)) {
756 1.1 scottr printf("%s: complete=0x%x (pending 0x%x)\n",
757 1.1 scottr ncr_sc->sc_dev.dv_xname, count, dh->dh_len);
758 1.1 scottr panic("something is wrong");
759 1.1 scottr }
760 1.1 scottr #ifdef SBC_DEBUG
761 1.1 scottr if (sbc_debug & SBC_DB_INTR)
762 1.1 scottr printf("%s: drq /berr, pending=0x%x, complete=0x%x\n",
763 1.1 scottr ncr_sc->sc_dev.dv_xname, dh->dh_len, count);
764 1.1 scottr #endif
765 1.1 scottr
766 1.1 scottr dh->dh_addr += count;
767 1.1 scottr dh->dh_len -= count;
768 1.1 scottr mac68k_buserr_addr = 0;
769 1.3 scottr
770 1.1 scottr return;
771 1.1 scottr }
772 1.1 scottr
773 1.1 scottr if (dh->dh_flags & SBC_DH_OUT) { /* Data Out */
774 1.7 scottr #ifdef notyet
775 1.1 scottr /*
776 1.1 scottr * Get the source address aligned.
777 1.1 scottr */
778 1.6 scottr resid =
779 1.6 scottr count = min(dh->dh_len, 4 - (((int) dh->dh_addr) & 0x3));
780 1.1 scottr if (count && count < 4) {
781 1.1 scottr data = (u_int8_t *) dh->dh_addr;
782 1.1 scottr drq = (u_int8_t *) sc->sc_drq_addr;
783 1.1 scottr #define W1 *drq++ = *data++
784 1.1 scottr while (count) {
785 1.1 scottr W1; count--;
786 1.1 scottr }
787 1.1 scottr #undef W1
788 1.1 scottr dh->dh_addr += resid;
789 1.1 scottr dh->dh_len -= resid;
790 1.1 scottr }
791 1.1 scottr
792 1.1 scottr /*
793 1.1 scottr * Get ready to start the transfer.
794 1.1 scottr */
795 1.1 scottr while (dh->dh_len) {
796 1.1 scottr dcount = count = min(dh->dh_len, MAX_DMA_LEN);
797 1.1 scottr long_drq = (volatile u_int32_t *) sc->sc_drq_addr;
798 1.1 scottr long_data = (u_int32_t *) dh->dh_addr;
799 1.1 scottr
800 1.1 scottr #define W4 *long_drq++ = *long_data++
801 1.1 scottr while (count >= 64) {
802 1.1 scottr W4; W4; W4; W4; W4; W4; W4; W4;
803 1.1 scottr W4; W4; W4; W4; W4; W4; W4; W4; /* 64 */
804 1.1 scottr count -= 64;
805 1.1 scottr }
806 1.1 scottr while (count >= 4) {
807 1.1 scottr W4; count -= 4;
808 1.1 scottr }
809 1.1 scottr #undef W4
810 1.1 scottr data = (u_int8_t *) long_data;
811 1.1 scottr drq = (u_int8_t *) long_drq;
812 1.1 scottr #define W1 *drq++ = *data++
813 1.1 scottr while (count) {
814 1.1 scottr W1; count--;
815 1.1 scottr }
816 1.1 scottr #undef W1
817 1.1 scottr dh->dh_len -= dcount;
818 1.1 scottr dh->dh_addr += dcount;
819 1.1 scottr }
820 1.7 scottr #else
821 1.7 scottr while (dh->dh_len) {
822 1.7 scottr dcount = count = min(dh->dh_len, MAX_DMA_LEN);
823 1.7 scottr drq = (volatile u_int8_t *) sc->sc_drq_addr;
824 1.7 scottr data = (u_int8_t *) dh->dh_addr;
825 1.7 scottr #define W1 *drq++ = *data++
826 1.7 scottr while (count) {
827 1.7 scottr W1; count--;
828 1.7 scottr }
829 1.7 scottr #undef W1
830 1.7 scottr dh->dh_len -= dcount;
831 1.7 scottr dh->dh_addr += dcount;
832 1.7 scottr }
833 1.7 scottr #endif
834 1.7 scottr
835 1.7 scottr /* Wait for the GLUE to raise /ACK */
836 1.7 scottr while ((*ncr_sc->sci_csr & SCI_CSR_ACK) == 0)
837 1.7 scottr ;
838 1.7 scottr
839 1.7 scottr /*
840 1.7 scottr * If the SCSI bus is still busy, trigger a bus error
841 1.7 scottr * by writing another byte to the SBC.
842 1.7 scottr */
843 1.7 scottr if (*ncr_sc->sci_bus_csr & SCI_BUS_BSY)
844 1.7 scottr *((u_int8_t *) sc->sc_drq_addr) = 0;
845 1.7 scottr
846 1.1 scottr } else { /* Data In */
847 1.1 scottr /*
848 1.1 scottr * Get the dest address aligned.
849 1.1 scottr */
850 1.6 scottr resid =
851 1.6 scottr count = min(dh->dh_len, 4 - (((int) dh->dh_addr) & 0x3));
852 1.1 scottr if (count && count < 4) {
853 1.1 scottr data = (u_int8_t *) dh->dh_addr;
854 1.1 scottr drq = (u_int8_t *) sc->sc_drq_addr;
855 1.1 scottr #define R1 *data++ = *drq++
856 1.1 scottr while (count) {
857 1.1 scottr R1; count--;
858 1.1 scottr }
859 1.1 scottr #undef R1
860 1.1 scottr dh->dh_addr += resid;
861 1.1 scottr dh->dh_len -= resid;
862 1.1 scottr }
863 1.1 scottr
864 1.1 scottr /*
865 1.1 scottr * Get ready to start the transfer.
866 1.1 scottr */
867 1.1 scottr while (dh->dh_len) {
868 1.1 scottr dcount = count = min(dh->dh_len, MAX_DMA_LEN);
869 1.1 scottr long_drq = (volatile u_int32_t *) sc->sc_drq_addr;
870 1.1 scottr long_data = (u_int32_t *) dh->dh_addr;
871 1.1 scottr
872 1.1 scottr #define R4 *long_data++ = *long_drq++
873 1.1 scottr while (count >= 512) {
874 1.1 scottr if ((*ncr_sc->sci_csr & SCI_CSR_DREQ) == 0) {
875 1.1 scottr nofault = (int *) 0;
876 1.1 scottr
877 1.1 scottr dh->dh_addr += (dcount - count);
878 1.1 scottr dh->dh_len -= (dcount - count);
879 1.1 scottr return;
880 1.1 scottr }
881 1.1 scottr R4; R4; R4; R4; R4; R4; R4; R4;
882 1.1 scottr R4; R4; R4; R4; R4; R4; R4; R4; /* 64 */
883 1.1 scottr R4; R4; R4; R4; R4; R4; R4; R4;
884 1.1 scottr R4; R4; R4; R4; R4; R4; R4; R4; /* 128 */
885 1.1 scottr R4; R4; R4; R4; R4; R4; R4; R4;
886 1.1 scottr R4; R4; R4; R4; R4; R4; R4; R4;
887 1.1 scottr R4; R4; R4; R4; R4; R4; R4; R4;
888 1.1 scottr R4; R4; R4; R4; R4; R4; R4; R4; /* 256 */
889 1.1 scottr R4; R4; R4; R4; R4; R4; R4; R4;
890 1.1 scottr R4; R4; R4; R4; R4; R4; R4; R4;
891 1.1 scottr R4; R4; R4; R4; R4; R4; R4; R4;
892 1.1 scottr R4; R4; R4; R4; R4; R4; R4; R4;
893 1.1 scottr R4; R4; R4; R4; R4; R4; R4; R4;
894 1.1 scottr R4; R4; R4; R4; R4; R4; R4; R4;
895 1.1 scottr R4; R4; R4; R4; R4; R4; R4; R4;
896 1.1 scottr R4; R4; R4; R4; R4; R4; R4; R4; /* 512 */
897 1.1 scottr count -= 512;
898 1.1 scottr }
899 1.1 scottr while (count >= 4) {
900 1.1 scottr R4; count -= 4;
901 1.1 scottr }
902 1.1 scottr #undef R4
903 1.1 scottr data = (u_int8_t *) long_data;
904 1.1 scottr drq = (u_int8_t *) long_drq;
905 1.1 scottr #define R1 *data++ = *drq++
906 1.1 scottr while (count) {
907 1.1 scottr R1; count--;
908 1.1 scottr }
909 1.1 scottr #undef R1
910 1.1 scottr dh->dh_len -= dcount;
911 1.1 scottr dh->dh_addr += dcount;
912 1.1 scottr }
913 1.1 scottr }
914 1.1 scottr
915 1.1 scottr /*
916 1.1 scottr * OK. No bus error occurred above. Clear the nofault flag
917 1.1 scottr * so we no longer short-circuit bus errors.
918 1.1 scottr */
919 1.1 scottr nofault = (int *) 0;
920 1.7 scottr
921 1.7 scottr #ifdef SBC_DEBUG
922 1.7 scottr if (sbc_debug & (SBC_DB_REG | SBC_DB_INTR))
923 1.7 scottr printf("%s: drq intr complete: csr=0x%x, bus_csr=0x%x\n",
924 1.7 scottr ncr_sc->sc_dev.dv_xname, *ncr_sc->sci_csr,
925 1.7 scottr *ncr_sc->sci_bus_csr);
926 1.7 scottr #endif
927 1.1 scottr }
928 1.1 scottr
929 1.1 scottr void
930 1.1 scottr sbc_dma_alloc(ncr_sc)
931 1.1 scottr struct ncr5380_softc *ncr_sc;
932 1.1 scottr {
933 1.1 scottr struct sbc_softc *sc = (struct sbc_softc *) ncr_sc;
934 1.1 scottr struct sci_req *sr = ncr_sc->sc_current;
935 1.1 scottr struct scsi_xfer *xs = sr->sr_xs;
936 1.1 scottr struct sbc_pdma_handle *dh;
937 1.1 scottr int i, xlen;
938 1.1 scottr
939 1.6 scottr #ifdef DIAGNOSTIC
940 1.1 scottr if (sr->sr_dma_hand != NULL)
941 1.1 scottr panic("sbc_dma_alloc: already have PDMA handle");
942 1.1 scottr #endif
943 1.1 scottr
944 1.1 scottr /* Polled transfers shouldn't allocate a PDMA handle. */
945 1.1 scottr if (sr->sr_flags & SR_IMMED)
946 1.1 scottr return;
947 1.1 scottr
948 1.6 scottr #ifndef SBCTEST
949 1.1 scottr /* XXX - we don't trust PDMA writes yet! */
950 1.1 scottr if (xs->flags & SCSI_DATA_OUT)
951 1.1 scottr return;
952 1.6 scottr #endif
953 1.1 scottr
954 1.1 scottr xlen = ncr_sc->sc_datalen;
955 1.1 scottr
956 1.1 scottr /* Make sure our caller checked sc_min_dma_len. */
957 1.1 scottr if (xlen < MIN_DMA_LEN)
958 1.1 scottr panic("sbc_dma_alloc: len=0x%x\n", xlen);
959 1.1 scottr
960 1.1 scottr /*
961 1.1 scottr * Find free PDMA handle. Guaranteed to find one since we
962 1.1 scottr * have as many PDMA handles as the driver has processes.
963 1.1 scottr * (instances?)
964 1.1 scottr */
965 1.1 scottr for (i = 0; i < SCI_OPENINGS; i++) {
966 1.1 scottr if ((sc->sc_pdma[i].dh_flags & SBC_DH_BUSY) == 0)
967 1.1 scottr goto found;
968 1.1 scottr }
969 1.1 scottr panic("sbc: no free PDMA handles");
970 1.1 scottr found:
971 1.1 scottr dh = &sc->sc_pdma[i];
972 1.1 scottr dh->dh_flags = SBC_DH_BUSY;
973 1.1 scottr dh->dh_addr = ncr_sc->sc_dataptr;
974 1.1 scottr dh->dh_len = xlen;
975 1.1 scottr
976 1.1 scottr /* Copy the 'write' flag for convenience. */
977 1.1 scottr if (xs->flags & SCSI_DATA_OUT)
978 1.1 scottr dh->dh_flags |= SBC_DH_OUT;
979 1.1 scottr
980 1.1 scottr sr->sr_dma_hand = dh;
981 1.1 scottr }
982 1.1 scottr
983 1.1 scottr void
984 1.1 scottr sbc_dma_free(ncr_sc)
985 1.1 scottr struct ncr5380_softc *ncr_sc;
986 1.1 scottr {
987 1.1 scottr struct sci_req *sr = ncr_sc->sc_current;
988 1.1 scottr struct sbc_pdma_handle *dh = sr->sr_dma_hand;
989 1.1 scottr
990 1.6 scottr #ifdef DIAGNOSTIC
991 1.1 scottr if (sr->sr_dma_hand == NULL)
992 1.1 scottr panic("sbc_dma_free: no DMA handle");
993 1.1 scottr #endif
994 1.1 scottr
995 1.1 scottr if (ncr_sc->sc_state & NCR_DOINGDMA)
996 1.1 scottr panic("sbc_dma_free: free while in progress");
997 1.1 scottr
998 1.1 scottr if (dh->dh_flags & SBC_DH_BUSY) {
999 1.1 scottr dh->dh_flags = 0;
1000 1.1 scottr dh->dh_addr = NULL;
1001 1.1 scottr dh->dh_len = 0;
1002 1.1 scottr }
1003 1.1 scottr sr->sr_dma_hand = NULL;
1004 1.1 scottr }
1005 1.1 scottr
1006 1.1 scottr void
1007 1.1 scottr sbc_dma_poll(ncr_sc)
1008 1.1 scottr struct ncr5380_softc *ncr_sc;
1009 1.1 scottr {
1010 1.1 scottr struct sci_req *sr = ncr_sc->sc_current;
1011 1.1 scottr
1012 1.3 scottr /*
1013 1.3 scottr * We shouldn't arrive here; if SR_IMMED is set, then
1014 1.3 scottr * dma_alloc() should have refused to allocate a handle
1015 1.3 scottr * for the transfer. This forces the polled PDMA code
1016 1.3 scottr * to handle the request...
1017 1.3 scottr */
1018 1.6 scottr #ifdef SBC_DEBUG
1019 1.1 scottr if (sbc_debug & SBC_DB_DMA)
1020 1.3 scottr printf("%s: lost DRQ interrupt?\n", ncr_sc->sc_dev.dv_xname);
1021 1.1 scottr #endif
1022 1.3 scottr sr->sr_flags |= SR_OVERDUE;
1023 1.1 scottr }
1024 1.1 scottr
1025 1.1 scottr void
1026 1.1 scottr sbc_dma_setup(ncr_sc)
1027 1.1 scottr struct ncr5380_softc *ncr_sc;
1028 1.1 scottr {
1029 1.1 scottr /* Not needed; we don't have real DMA */
1030 1.1 scottr }
1031 1.1 scottr
1032 1.1 scottr void
1033 1.1 scottr sbc_dma_start(ncr_sc)
1034 1.1 scottr struct ncr5380_softc *ncr_sc;
1035 1.1 scottr {
1036 1.7 scottr register struct sbc_softc *sc = (struct sbc_softc *) ncr_sc;
1037 1.1 scottr struct sci_req *sr = ncr_sc->sc_current;
1038 1.1 scottr struct sbc_pdma_handle *dh = sr->sr_dma_hand;
1039 1.1 scottr
1040 1.1 scottr /*
1041 1.7 scottr * Match bus phase, clear pending interrupts, set DMA mode, and
1042 1.7 scottr * assert data bus (for writing only), then start the transfer.
1043 1.1 scottr */
1044 1.1 scottr if (dh->dh_flags & SBC_DH_OUT) {
1045 1.1 scottr *ncr_sc->sci_tcmd = PHASE_DATA_OUT;
1046 1.1 scottr SCI_CLR_INTR(ncr_sc);
1047 1.7 scottr *sc->sc_iflag = 0x80 | (V2IF_SCSIIRQ | V2IF_SCSIDRQ);
1048 1.1 scottr *ncr_sc->sci_mode |= SCI_MODE_DMA;
1049 1.1 scottr *ncr_sc->sci_icmd = SCI_ICMD_DATA;
1050 1.1 scottr *ncr_sc->sci_dma_send = 0;
1051 1.1 scottr } else {
1052 1.1 scottr *ncr_sc->sci_tcmd = PHASE_DATA_IN;
1053 1.1 scottr SCI_CLR_INTR(ncr_sc);
1054 1.7 scottr *sc->sc_iflag = 0x80 | (V2IF_SCSIIRQ | V2IF_SCSIDRQ);
1055 1.1 scottr *ncr_sc->sci_mode |= SCI_MODE_DMA;
1056 1.1 scottr *ncr_sc->sci_icmd = 0;
1057 1.1 scottr *ncr_sc->sci_irecv = 0;
1058 1.1 scottr }
1059 1.3 scottr ncr_sc->sc_state |= NCR_DOINGDMA;
1060 1.1 scottr
1061 1.6 scottr #ifdef SBC_DEBUG
1062 1.1 scottr if (sbc_debug & SBC_DB_DMA)
1063 1.1 scottr printf("%s: PDMA started, va=%p, len=0x%x\n",
1064 1.1 scottr ncr_sc->sc_dev.dv_xname, dh->dh_addr, dh->dh_len);
1065 1.1 scottr #endif
1066 1.1 scottr }
1067 1.1 scottr
1068 1.1 scottr void
1069 1.1 scottr sbc_dma_eop(ncr_sc)
1070 1.1 scottr struct ncr5380_softc *ncr_sc;
1071 1.1 scottr {
1072 1.1 scottr /* Not used; the EOP pin is wired high (GMFH, pp. 389-390) */
1073 1.1 scottr }
1074 1.1 scottr
1075 1.1 scottr void
1076 1.1 scottr sbc_dma_stop(ncr_sc)
1077 1.1 scottr struct ncr5380_softc *ncr_sc;
1078 1.1 scottr {
1079 1.7 scottr register struct sbc_softc *sc = (struct sbc_softc *) ncr_sc;
1080 1.1 scottr struct sci_req *sr = ncr_sc->sc_current;
1081 1.1 scottr struct sbc_pdma_handle *dh = sr->sr_dma_hand;
1082 1.1 scottr register int ntrans;
1083 1.1 scottr
1084 1.1 scottr if ((ncr_sc->sc_state & NCR_DOINGDMA) == 0) {
1085 1.1 scottr #ifdef SBC_DEBUG
1086 1.1 scottr if (sbc_debug & SBC_DB_DMA)
1087 1.1 scottr printf("%s: dma_stop: DMA not running\n",
1088 1.1 scottr ncr_sc->sc_dev.dv_xname);
1089 1.1 scottr #endif
1090 1.1 scottr return;
1091 1.1 scottr }
1092 1.1 scottr ncr_sc->sc_state &= ~NCR_DOINGDMA;
1093 1.1 scottr
1094 1.3 scottr if ((ncr_sc->sc_state & NCR_ABORTING) == 0) {
1095 1.1 scottr ntrans = ncr_sc->sc_datalen - dh->dh_len;
1096 1.1 scottr
1097 1.1 scottr #ifdef SBC_DEBUG
1098 1.1 scottr if (sbc_debug & SBC_DB_DMA)
1099 1.1 scottr printf("%s: dma_stop: ntrans=0x%x\n",
1100 1.1 scottr ncr_sc->sc_dev.dv_xname, ntrans);
1101 1.1 scottr #endif
1102 1.1 scottr
1103 1.1 scottr if (ntrans > ncr_sc->sc_datalen)
1104 1.1 scottr panic("sbc_dma_stop: excess transfer\n");
1105 1.1 scottr
1106 1.1 scottr /* Adjust data pointer */
1107 1.1 scottr ncr_sc->sc_dataptr += ntrans;
1108 1.1 scottr ncr_sc->sc_datalen -= ntrans;
1109 1.1 scottr
1110 1.1 scottr /* Clear any pending interrupts. */
1111 1.1 scottr SCI_CLR_INTR(ncr_sc);
1112 1.7 scottr *sc->sc_iflag = 0x80 | (V2IF_SCSIIRQ | V2IF_SCSIDRQ);
1113 1.1 scottr }
1114 1.1 scottr
1115 1.1 scottr /* Put SBIC back into PIO mode. */
1116 1.1 scottr *ncr_sc->sci_mode &= ~SCI_MODE_DMA;
1117 1.1 scottr *ncr_sc->sci_icmd = 0;
1118 1.1 scottr
1119 1.1 scottr #ifdef SBC_DEBUG
1120 1.3 scottr if (sbc_debug & SBC_DB_REG)
1121 1.3 scottr printf("%s: dma_stop: csr=0x%x, bus_csr=0x%x\n",
1122 1.1 scottr ncr_sc->sc_dev.dv_xname, *ncr_sc->sci_csr,
1123 1.1 scottr *ncr_sc->sci_bus_csr);
1124 1.1 scottr #endif
1125 1.1 scottr }
1126