zs.c revision 1.1 1 1.1 briggs /* $NetBSD: zs.c,v 1.1 1996/05/18 18:54:37 briggs Exp $ */
2 1.1 briggs
3 1.1 briggs /*
4 1.1 briggs * Copyright (c) 1995 Gordon W. Ross
5 1.1 briggs * All rights reserved.
6 1.1 briggs *
7 1.1 briggs * Redistribution and use in source and binary forms, with or without
8 1.1 briggs * modification, are permitted provided that the following conditions
9 1.1 briggs * are met:
10 1.1 briggs * 1. Redistributions of source code must retain the above copyright
11 1.1 briggs * notice, this list of conditions and the following disclaimer.
12 1.1 briggs * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 briggs * notice, this list of conditions and the following disclaimer in the
14 1.1 briggs * documentation and/or other materials provided with the distribution.
15 1.1 briggs * 3. The name of the author may not be used to endorse or promote products
16 1.1 briggs * derived from this software without specific prior written permission.
17 1.1 briggs * 4. All advertising materials mentioning features or use of this software
18 1.1 briggs * must display the following acknowledgement:
19 1.1 briggs * This product includes software developed by Gordon Ross
20 1.1 briggs *
21 1.1 briggs * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
22 1.1 briggs * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
23 1.1 briggs * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
24 1.1 briggs * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
25 1.1 briggs * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
26 1.1 briggs * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
27 1.1 briggs * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
28 1.1 briggs * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
29 1.1 briggs * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
30 1.1 briggs * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
31 1.1 briggs */
32 1.1 briggs
33 1.1 briggs /*
34 1.1 briggs * Zilog Z8530 Dual UART driver (machine-dependent part)
35 1.1 briggs *
36 1.1 briggs * Runs two serial lines per chip using slave drivers.
37 1.1 briggs * Plain tty/async lines use the zs_async slave.
38 1.1 briggs * Sun keyboard/mouse uses the zs_kbd/zs_ms slaves.
39 1.1 briggs */
40 1.1 briggs
41 1.1 briggs #include <sys/param.h>
42 1.1 briggs #include <sys/systm.h>
43 1.1 briggs #include <sys/proc.h>
44 1.1 briggs #include <sys/device.h>
45 1.1 briggs #include <sys/conf.h>
46 1.1 briggs #include <sys/file.h>
47 1.1 briggs #include <sys/ioctl.h>
48 1.1 briggs #include <sys/tty.h>
49 1.1 briggs #include <sys/time.h>
50 1.1 briggs #include <sys/kernel.h>
51 1.1 briggs #include <sys/syslog.h>
52 1.1 briggs
53 1.1 briggs #include <dev/cons.h>
54 1.1 briggs #include "z8530reg.h"
55 1.1 briggs #include <machine/z8530var.h>
56 1.1 briggs
57 1.1 briggs #include <machine/autoconf.h>
58 1.1 briggs #include <machine/cpu.h>
59 1.1 briggs
60 1.1 briggs /*
61 1.1 briggs * XXX: Hard code this to make console init easier...
62 1.1 briggs */
63 1.1 briggs #define NZSC 1 /* XXX */
64 1.1 briggs
65 1.1 briggs /*
66 1.1 briggs * Define interrupt levels.
67 1.1 briggs */
68 1.1 briggs #define ZSHARD_PRI 6 /* Wired on the CPU board... */
69 1.1 briggs #define ZSSOFT_PRI 3 /* Want tty pri (4) but this is OK. */
70 1.1 briggs
71 1.1 briggs /* The layout of this is hardware-dependent (padding, order). */
72 1.1 briggs struct zschan {
73 1.1 briggs volatile u_char zc_csr; /* ctrl,status, and indirect access */
74 1.1 briggs u_char zc_xxx0;
75 1.1 briggs u_char zc_xxx1;
76 1.1 briggs u_char zc_xxx2;
77 1.1 briggs volatile u_char zc_data; /* data */
78 1.1 briggs u_char zc_xxx3;
79 1.1 briggs u_char zc_xxx4;
80 1.1 briggs u_char zc_xxx5;
81 1.1 briggs };
82 1.1 briggs /*
83 1.1 briggs * The zsdevice structure is not used on the mac68k port as the
84 1.1 briggs * chip is wired up weird. Channel B & A are interspursed with
85 1.1 briggs * the data & control bytes
86 1.1 briggs struct zsdevice {
87 1.1 briggs /! Yes, they are backwards. !/
88 1.1 briggs struct zschan zs_chan_b;
89 1.1 briggs struct zschan zs_chan_a;
90 1.1 briggs };
91 1.1 briggs */
92 1.1 briggs
93 1.1 briggs /* Saved PROM mappings */
94 1.1 briggs static char *zsaddr[NZSC]; /* See zs_init() */
95 1.1 briggs /* Flags from cninit() */
96 1.1 briggs static int zs_hwflags[NZSC][2];
97 1.1 briggs /* Default speed for each channel */
98 1.1 briggs static int zs_defspeed[NZSC][2] = {
99 1.1 briggs { 9600, /* tty00 */
100 1.1 briggs 9600 }, /* tty01 */
101 1.1 briggs };
102 1.1 briggs /* console stuff */
103 1.1 briggs void *zs_conschan = 0;
104 1.1 briggs int zs_consunit;
105 1.1 briggs /* device that the console is attached to--if serial. */
106 1.1 briggs dev_t mac68k_zsdev;
107 1.1 briggs /* Mac stuff, some vestages of old mac serial driver here */
108 1.1 briggs volatile unsigned char *sccA = 0;
109 1.1 briggs
110 1.1 briggs static struct zschan *zs_get_chan_addr __P((int zsc_unit, int channel));
111 1.1 briggs void zs_init __P((void));
112 1.1 briggs
113 1.1 briggs static struct zschan *
114 1.1 briggs zs_get_chan_addr(zsc_unit, channel)
115 1.1 briggs int zsc_unit, channel;
116 1.1 briggs {
117 1.1 briggs char *addr;
118 1.1 briggs struct zschan *zc;
119 1.1 briggs
120 1.1 briggs if (zsc_unit >= NZSC)
121 1.1 briggs return NULL;
122 1.1 briggs addr = zsaddr[zsc_unit];
123 1.1 briggs if (addr == NULL)
124 1.1 briggs return NULL;
125 1.1 briggs if (channel == 0) {
126 1.1 briggs zc = (struct zschan *)(addr +2);
127 1.1 briggs /* handle the fact the ports are intertwined. */
128 1.1 briggs } else {
129 1.1 briggs zc = (struct zschan *)(addr);
130 1.1 briggs }
131 1.1 briggs return (zc);
132 1.1 briggs }
133 1.1 briggs
134 1.1 briggs
135 1.1 briggs /* Find PROM mappings (for console support). */
136 1.1 briggs static int zsinited = 0; /* 0 = not, 1 = inited, not attached, 2= attached */
137 1.1 briggs
138 1.1 briggs void
139 1.1 briggs zs_init()
140 1.1 briggs {
141 1.1 briggs if ((zsinited == 2)&&(zsaddr[0] != (char *) sccA))
142 1.1 briggs panic("Moved zs0 address after attached!");
143 1.1 briggs zsaddr[0] = (char *) sccA;
144 1.1 briggs zsinited = 1;
145 1.1 briggs if (zs_conschan != 0){ /* we might have moved io under the console */
146 1.1 briggs zs_conschan = zs_get_chan_addr(0, zs_consunit);
147 1.1 briggs /* so recalc the console port */
148 1.1 briggs }
149 1.1 briggs }
150 1.1 briggs
151 1.1 briggs
152 1.1 briggs /*
153 1.1 briggs * Even though zsparam will set up the clock multiples, etc., we
154 1.1 briggs * still set them here as: 1) mice & keyboards don't use zsparam,
155 1.1 briggs * and 2) the console stuff uses these defaults before device
156 1.1 briggs * attach.
157 1.1 briggs */
158 1.1 briggs
159 1.1 briggs static u_char zs_init_reg[16] = {
160 1.1 briggs 0, /* 0: CMD (reset, etc.) */
161 1.1 briggs ZSWR1_RIE | ZSWR1_TIE | ZSWR1_SIE,
162 1.1 briggs 0x18 + ZSHARD_PRI, /* IVECT */
163 1.1 briggs ZSWR3_RX_8 | ZSWR3_RX_ENABLE,
164 1.1 briggs ZSWR4_CLK_X16 | ZSWR4_ONESB | ZSWR4_EVENP,
165 1.1 briggs ZSWR5_TX_8 | ZSWR5_TX_ENABLE,
166 1.1 briggs 0, /* 6: TXSYNC/SYNCLO */
167 1.1 briggs 0, /* 7: RXSYNC/SYNCHI */
168 1.1 briggs 0, /* 8: alias for data port */
169 1.1 briggs ZSWR9_MASTER_IE,
170 1.1 briggs 0, /*10: Misc. TX/RX control bits */
171 1.1 briggs ZSWR11_TXCLK_BAUD | ZSWR11_RXCLK_BAUD,
172 1.1 briggs 14, /*12: BAUDLO (default=9600) */
173 1.1 briggs 0, /*13: BAUDHI (default=9600) */
174 1.1 briggs ZSWR14_BAUD_ENA,
175 1.1 briggs ZSWR15_BREAK_IE | ZSWR15_DCD_IE | ZSWR15_CTS_IE,
176 1.1 briggs };
177 1.1 briggs
178 1.1 briggs
179 1.1 briggs /****************************************************************
180 1.1 briggs * Autoconfig
181 1.1 briggs ****************************************************************/
182 1.1 briggs
183 1.1 briggs /* Definition of the driver for autoconfig. */
184 1.1 briggs static int zsc_match __P((struct device *, void *, void *));
185 1.1 briggs static void zsc_attach __P((struct device *, struct device *, void *));
186 1.1 briggs static int zsc_print __P((void *aux, char *name));
187 1.1 briggs
188 1.1 briggs struct cfattach zsc_ca = {
189 1.1 briggs sizeof(struct zsc_softc), zsc_match, zsc_attach
190 1.1 briggs };
191 1.1 briggs
192 1.1 briggs struct cfdriver zsc_cd = {
193 1.1 briggs NULL, "zsc", DV_DULL
194 1.1 briggs };
195 1.1 briggs
196 1.1 briggs int zshard __P((void *));
197 1.1 briggs int zssoft __P((void *));
198 1.1 briggs
199 1.1 briggs
200 1.1 briggs /*
201 1.1 briggs * Is the zs chip present?
202 1.1 briggs */
203 1.1 briggs static int
204 1.1 briggs zsc_match(parent, vcf, aux)
205 1.1 briggs struct device *parent;
206 1.1 briggs void *vcf;
207 1.1 briggs void *aux;
208 1.1 briggs {
209 1.1 briggs return 1;
210 1.1 briggs }
211 1.1 briggs
212 1.1 briggs static int
213 1.1 briggs zsc_print(aux, name)
214 1.1 briggs void *aux;
215 1.1 briggs char *name;
216 1.1 briggs {
217 1.1 briggs struct zsc_attach_args *args = aux;
218 1.1 briggs
219 1.1 briggs if (name != NULL)
220 1.1 briggs printf("%s: ", name);
221 1.1 briggs
222 1.1 briggs if (args->channel != -1)
223 1.1 briggs printf(" channel %d", args->channel);
224 1.1 briggs
225 1.1 briggs return UNCONF;
226 1.1 briggs }
227 1.1 briggs
228 1.1 briggs /*
229 1.1 briggs * Attach a found zs.
230 1.1 briggs *
231 1.1 briggs * Match slave number to zs unit number, so that misconfiguration will
232 1.1 briggs * not set up the keyboard as ttya, etc.
233 1.1 briggs */
234 1.1 briggs static void
235 1.1 briggs zsc_attach(parent, self, aux)
236 1.1 briggs struct device *parent;
237 1.1 briggs struct device *self;
238 1.1 briggs void *aux;
239 1.1 briggs {
240 1.1 briggs struct zsc_softc *zsc = (void *) self;
241 1.1 briggs struct zsc_attach_args zsc_args;
242 1.1 briggs volatile struct zschan *zc;
243 1.1 briggs struct zs_chanstate *cs;
244 1.1 briggs int zsc_unit, channel;
245 1.1 briggs int reset, s, chip;
246 1.1 briggs
247 1.1 briggs if (!zsinited) zs_init();
248 1.1 briggs zsinited = 2;
249 1.1 briggs
250 1.1 briggs zsc_unit = zsc->zsc_dev.dv_unit;
251 1.1 briggs
252 1.1 briggs /* Make sure everything's inited ok. */
253 1.1 briggs if (zsaddr[zsc_unit] == NULL)
254 1.1 briggs panic("zs_attach: zs%d not mapped\n", zsc_unit);
255 1.1 briggs
256 1.1 briggs /*
257 1.1 briggs * Initialize software state for each channel.
258 1.1 briggs */
259 1.1 briggs for (channel = 0; channel < 2; channel++) {
260 1.1 briggs cs = &zsc->zsc_cs[channel];
261 1.1 briggs
262 1.1 briggs zc = zs_get_chan_addr(zsc_unit, channel);
263 1.1 briggs cs->cs_reg_csr = &zc->zc_csr;
264 1.1 briggs cs->cs_reg_data = &zc->zc_data;
265 1.1 briggs
266 1.1 briggs cs->cs_channel = channel;
267 1.1 briggs cs->cs_private = NULL;
268 1.1 briggs cs->cs_ops = &zsops_null;
269 1.1 briggs
270 1.1 briggs /* Define BAUD rate clock for the MI code. */
271 1.1 briggs cs->cs_pclk_div16 = mac68k_machine.sccClkConst*2;
272 1.1 briggs cs->cs_csource = 0;
273 1.1 briggs cs->cs_psource = 0;
274 1.1 briggs
275 1.1 briggs cs->cs_defspeed = zs_defspeed[zsc_unit][channel];
276 1.1 briggs
277 1.1 briggs bcopy(zs_init_reg, cs->cs_creg, 16);
278 1.1 briggs bcopy(zs_init_reg, cs->cs_preg, 16);
279 1.1 briggs
280 1.1 briggs /*
281 1.1 briggs * Clear the master interrupt enable.
282 1.1 briggs * The INTENA is common to both channels,
283 1.1 briggs * so just do it on the A channel.
284 1.1 briggs */
285 1.1 briggs if (channel == 0) {
286 1.1 briggs zs_write_reg(cs, 9, 0);
287 1.1 briggs
288 1.1 briggs chip = zs_checkchip(cs);
289 1.1 briggs printf(" chip type %d \n",chip);
290 1.1 briggs }
291 1.1 briggs cs->cs_chip = chip;
292 1.1 briggs
293 1.1 briggs /*
294 1.1 briggs * Look for a child driver for this channel.
295 1.1 briggs * The child attach will setup the hardware.
296 1.1 briggs */
297 1.1 briggs zsc_args.channel = channel;
298 1.1 briggs zsc_args.hwflags = zs_hwflags[zsc_unit][channel];
299 1.1 briggs if (!config_found(self, (void *) &zsc_args, zsc_print)) {
300 1.1 briggs /* No sub-driver. Just reset it. */
301 1.1 briggs reset = (channel == 0) ?
302 1.1 briggs ZSWR9_A_RESET : ZSWR9_B_RESET;
303 1.1 briggs s = splzs();
304 1.1 briggs zs_write_reg(cs, 9, reset);
305 1.1 briggs splx(s);
306 1.1 briggs }
307 1.1 briggs }
308 1.1 briggs
309 1.1 briggs /*
310 1.1 briggs * Set the master interrupt enable and interrupt vector.
311 1.1 briggs * (common to both channels, do it on A)
312 1.1 briggs */
313 1.1 briggs cs = &zsc->zsc_cs[0];
314 1.1 briggs s = splzs();
315 1.1 briggs /* interrupt vector */
316 1.1 briggs zs_write_reg(cs, 2, zs_init_reg[2]);
317 1.1 briggs /* master interrupt control (enable) */
318 1.1 briggs zs_write_reg(cs, 9, zs_init_reg[9]);
319 1.1 briggs splx(s);
320 1.1 briggs }
321 1.1 briggs
322 1.1 briggs void
323 1.1 briggs zstty_mdattach(zsc, zst, cs, tp)
324 1.1 briggs struct zsc_softc *zsc;
325 1.1 briggs struct zstty_softc *zst;
326 1.1 briggs struct zs_chanstate *cs;
327 1.1 briggs struct tty *tp;
328 1.1 briggs {
329 1.1 briggs zst->zst_resetdef = 0;
330 1.1 briggs cs->cs_clock_count = 3; /* internal + externals */
331 1.1 briggs cs->cs_cclk_flag = 0; /* Not doing anything fancy by default */
332 1.1 briggs cs->cs_pclk_flag = 0;
333 1.1 briggs cs->cs_clocks[0].clk = mac68k_machine.sccClkConst*32;
334 1.1 briggs cs->cs_clocks[0].flags = ZSC_RTXBRG; /* allowing divide by 16 will
335 1.1 briggs melt the driver! */
336 1.1 briggs cs->cs_clocks[1].clk = 0;
337 1.1 briggs cs->cs_clocks[1].flags = ZSC_RTXBRG | ZSC_RTXDIV | ZSC_VARIABLE | ZSC_EXTERN;
338 1.1 briggs cs->cs_clocks[2].clk = 0;
339 1.1 briggs cs->cs_clocks[2].flags = ZSC_TRXDIV | ZSC_VARIABLE;
340 1.1 briggs
341 1.1 briggs /* For the mac, we have rtscts = check CTS for output control, no
342 1.1 briggs * input control. mdmbuf means check DCD for output, and use DTR
343 1.1 briggs * for input control. mdmbuf & rtscts means use CTS for output
344 1.1 briggs * control, and DTR for input control. */
345 1.1 briggs
346 1.1 briggs zst->zst_hwimasks[1] = 0;
347 1.1 briggs zst->zst_hwimasks[2] = ZSWR5_DTR;
348 1.1 briggs zst->zst_hwimasks[3] = ZSWR5_DTR;
349 1.1 briggs }
350 1.1 briggs
351 1.1 briggs int
352 1.1 briggs zsmdioctl(tp, com, data, flag, p)
353 1.1 briggs struct tty *tp;
354 1.1 briggs u_long com;
355 1.1 briggs caddr_t data;
356 1.1 briggs int flag;
357 1.1 briggs struct proc *p;
358 1.1 briggs {
359 1.1 briggs return (-1);
360 1.1 briggs }
361 1.1 briggs
362 1.1 briggs void
363 1.1 briggs zsmd_setclock(cs)
364 1.1 briggs struct zs_chanstate *cs;
365 1.1 briggs {
366 1.1 briggs if (cs->cs_pclk_flag & ZSC_EXTERN) {
367 1.1 briggs /* XXX need to set the via! */
368 1.1 briggs }
369 1.1 briggs }
370 1.1 briggs
371 1.1 briggs int
372 1.1 briggs zshard(arg)
373 1.1 briggs void *arg;
374 1.1 briggs {
375 1.1 briggs struct zsc_softc *zsc;
376 1.1 briggs int unit, rval;
377 1.1 briggs #ifdef ZSMACDEBUG
378 1.1 briggs itecnputc(mac68k_zsdev, 'Z');
379 1.1 briggs #endif
380 1.1 briggs
381 1.1 briggs rval = 0;
382 1.1 briggs unit = zsc_cd.cd_ndevs;
383 1.1 briggs while (--unit >= 0) {
384 1.1 briggs zsc = zsc_cd.cd_devs[unit];
385 1.1 briggs if (zsc != NULL) {
386 1.1 briggs rval |= zsc_intr_hard(zsc);
387 1.1 briggs }
388 1.1 briggs }
389 1.1 briggs #ifdef ZSMACDEBUG
390 1.1 briggs itecnputc(mac68k_zsdev, '\n');
391 1.1 briggs #endif
392 1.1 briggs return (rval);
393 1.1 briggs }
394 1.1 briggs
395 1.1 briggs int zssoftpending;
396 1.1 briggs
397 1.1 briggs void
398 1.1 briggs zsc_req_softint(zsc)
399 1.1 briggs struct zsc_softc *zsc;
400 1.1 briggs {
401 1.1 briggs if (zssoftpending == 0) {
402 1.1 briggs /* We are at splzs here, so no need to lock. */
403 1.1 briggs zssoftpending = ZSSOFT_PRI;
404 1.1 briggs /* isr_soft_request(ZSSOFT_PRI); */
405 1.1 briggs setsoftserial();
406 1.1 briggs }
407 1.1 briggs }
408 1.1 briggs
409 1.1 briggs int
410 1.1 briggs zssoft(arg)
411 1.1 briggs void *arg;
412 1.1 briggs {
413 1.1 briggs struct zsc_softc *zsc;
414 1.1 briggs int unit;
415 1.1 briggs
416 1.1 briggs /* This is not the only ISR on this IPL. */
417 1.1 briggs if (zssoftpending == 0)
418 1.1 briggs return (0);
419 1.1 briggs
420 1.1 briggs /*
421 1.1 briggs * The soft intr. bit will be set by zshard only if
422 1.1 briggs * the variable zssoftpending is zero. The order of
423 1.1 briggs * these next two statements prevents our clearing
424 1.1 briggs * the soft intr bit just after zshard has set it.
425 1.1 briggs */
426 1.1 briggs /* isr_soft_clear(ZSSOFT_PRI); */
427 1.1 briggs zssoftpending = 0;
428 1.1 briggs
429 1.1 briggs /* Do ttya/ttyb first, because they go faster. */
430 1.1 briggs unit = zsc_cd.cd_ndevs;
431 1.1 briggs while (--unit >= 0) {
432 1.1 briggs zsc = zsc_cd.cd_devs[unit];
433 1.1 briggs if (zsc != NULL) {
434 1.1 briggs (void) zsc_intr_soft(zsc);
435 1.1 briggs }
436 1.1 briggs }
437 1.1 briggs return (1);
438 1.1 briggs }
439 1.1 briggs
440 1.1 briggs
441 1.1 briggs /*
442 1.1 briggs * Read or write the chip with suitable delays.
443 1.1 briggs */
444 1.1 briggs #define ZS_DELAY()
445 1.1 briggs /*
446 1.1 briggs * MacII hardware has the delay built in. No need for extra delay. :-)
447 1.1 briggs */
448 1.1 briggs
449 1.1 briggs u_char
450 1.1 briggs zs_read_reg(cs, reg)
451 1.1 briggs struct zs_chanstate *cs;
452 1.1 briggs u_char reg;
453 1.1 briggs {
454 1.1 briggs u_char val;
455 1.1 briggs
456 1.1 briggs *cs->cs_reg_csr = reg;
457 1.1 briggs ZS_DELAY();
458 1.1 briggs val = *cs->cs_reg_csr;
459 1.1 briggs ZS_DELAY();
460 1.1 briggs return val;
461 1.1 briggs }
462 1.1 briggs
463 1.1 briggs void
464 1.1 briggs zs_write_reg(cs, reg, val)
465 1.1 briggs struct zs_chanstate *cs;
466 1.1 briggs u_char reg, val;
467 1.1 briggs {
468 1.1 briggs *cs->cs_reg_csr = reg;
469 1.1 briggs ZS_DELAY();
470 1.1 briggs *cs->cs_reg_csr = val;
471 1.1 briggs ZS_DELAY();
472 1.1 briggs }
473 1.1 briggs
474 1.1 briggs u_char zs_read_csr(cs)
475 1.1 briggs struct zs_chanstate *cs;
476 1.1 briggs {
477 1.1 briggs register u_char v;
478 1.1 briggs
479 1.1 briggs v = (*cs->cs_reg_csr) ^ ZSRR0_CTS;
480 1.1 briggs /* make up for the fact CTS is wired backwards */
481 1.1 briggs ZS_DELAY();
482 1.1 briggs return v;
483 1.1 briggs }
484 1.1 briggs
485 1.1 briggs u_char zs_read_data(cs)
486 1.1 briggs struct zs_chanstate *cs;
487 1.1 briggs {
488 1.1 briggs register u_char v;
489 1.1 briggs
490 1.1 briggs v = *cs->cs_reg_data;
491 1.1 briggs ZS_DELAY();
492 1.1 briggs return v;
493 1.1 briggs }
494 1.1 briggs
495 1.1 briggs void zs_write_csr(cs, val)
496 1.1 briggs struct zs_chanstate *cs;
497 1.1 briggs u_char val;
498 1.1 briggs {
499 1.1 briggs *cs->cs_reg_csr = val;
500 1.1 briggs ZS_DELAY();
501 1.1 briggs }
502 1.1 briggs
503 1.1 briggs void zs_write_data(cs, val)
504 1.1 briggs struct zs_chanstate *cs;
505 1.1 briggs u_char val;
506 1.1 briggs {
507 1.1 briggs *cs->cs_reg_data = val;
508 1.1 briggs ZS_DELAY();
509 1.1 briggs }
510 1.1 briggs
511 1.1 briggs /****************************************************************
512 1.1 briggs * Console support functions (Originally Sun3 specific!)
513 1.1 briggs * Now works w/ just mac68k port!
514 1.1 briggs ****************************************************************/
515 1.1 briggs
516 1.1 briggs #define zscnpollc nullcnpollc
517 1.1 briggs cons_decl(zs);
518 1.1 briggs
519 1.1 briggs static void zs_putc __P((register volatile struct zschan *, int));
520 1.1 briggs static int zs_getc __P((register volatile struct zschan *));
521 1.1 briggs static void zscnsetup __P((void));
522 1.1 briggs extern int zsopen __P(( dev_t dev, int flags, int mode, struct proc *p));
523 1.1 briggs
524 1.1 briggs /*
525 1.1 briggs * Console functions.
526 1.1 briggs */
527 1.1 briggs
528 1.1 briggs /*
529 1.1 briggs * This code modled after the zs_setparam routine in zskgdb
530 1.1 briggs * It sets the console unit to a known state so we can output
531 1.1 briggs * correctly.
532 1.1 briggs */
533 1.1 briggs static void
534 1.1 briggs zscnsetup()
535 1.1 briggs {
536 1.1 briggs struct zs_chanstate cs;
537 1.1 briggs struct zschan *zc;
538 1.1 briggs int tconst, s;
539 1.1 briggs
540 1.1 briggs /* Setup temporary chanstate. */
541 1.1 briggs bzero((caddr_t)&cs, sizeof(cs));
542 1.1 briggs zc = zs_conschan;
543 1.1 briggs cs.cs_reg_csr = &zc->zc_csr;
544 1.1 briggs cs.cs_reg_data = &zc->zc_data;
545 1.1 briggs cs.cs_channel = zs_consunit;
546 1.1 briggs
547 1.1 briggs bcopy(zs_init_reg, cs.cs_preg, 16);
548 1.1 briggs tconst = BPS_TO_TCONST(mac68k_machine.sccClkConst*2, zs_defspeed[0][zs_consunit]);
549 1.1 briggs cs.cs_preg[5] |= ZSWR5_DTR | ZSWR5_RTS;
550 1.1 briggs cs.cs_preg[1] = 0; /* don't enable interrupts */
551 1.1 briggs cs.cs_preg[12] = tconst;
552 1.1 briggs cs.cs_preg[13] = tconst >> 8;
553 1.1 briggs
554 1.1 briggs s = splhigh();
555 1.1 briggs zs_loadchannelregs(&cs);
556 1.1 briggs splx(s);
557 1.1 briggs }
558 1.1 briggs
559 1.1 briggs /*
560 1.1 briggs * zscnprobe is the routine which gets called as the kernel is trying to
561 1.1 briggs * figure out where the console should be. Each io driver which might
562 1.1 briggs * be the console (as defined in mac68k/conf.c) gets probed. The probe
563 1.1 briggs * fills in the consdev structure. Important parts are the device #,
564 1.1 briggs * and the console priority. Values are CN_DEAD (don't touch me),
565 1.1 briggs * CN_NORMAL (I'm here, but elsewhere might be better), CN_INTERNAL
566 1.1 briggs * (the video, better than CN_NORMAL), and CN_REMOTE (pick me!)
567 1.1 briggs *
568 1.1 briggs * As the mac's a bit different, we do extra work here. We mainly check
569 1.1 briggs * to see if we have serial echo going on, and if the tty's are supposed
570 1.1 briggs * to default to raw or not.
571 1.1 briggs */
572 1.1 briggs void
573 1.1 briggs zscnprobe(struct consdev * cp)
574 1.1 briggs {
575 1.1 briggs extern u_long IOBase;
576 1.1 briggs int maj, unit;
577 1.1 briggs
578 1.1 briggs for (maj = 0; maj < nchrdev; maj++) {
579 1.1 briggs if (cdevsw[maj].d_open == zsopen) {
580 1.1 briggs break;
581 1.1 briggs }
582 1.1 briggs }
583 1.1 briggs if (maj == nchrdev) {
584 1.1 briggs /* no console entry for us */
585 1.1 briggs if (mac68k_machine.serial_boot_echo) {
586 1.1 briggs mac68k_set_io_offsets(IOBase);
587 1.1 briggs zs_conschan = (struct zschan *) -1; /* dummy flag for zs_init() */
588 1.1 briggs zs_consunit = 1;
589 1.1 briggs zs_hwflags[0][zs_consunit] = ZS_HWFLAG_CONSOLE;
590 1.1 briggs zs_init();
591 1.1 briggs zscnsetup();
592 1.1 briggs }
593 1.1 briggs return;
594 1.1 briggs }
595 1.1 briggs
596 1.1 briggs cp->cn_pri = CN_NORMAL; /* Lower than CN_INTERNAL */
597 1.1 briggs if (mac68k_machine.serial_console != 0) {
598 1.1 briggs cp->cn_pri = CN_REMOTE; /* Higher than CN_INTERNAL */
599 1.1 briggs mac68k_machine.serial_boot_echo =0;
600 1.1 briggs }
601 1.1 briggs
602 1.1 briggs unit = (mac68k_machine.serial_console == 1) ? 0 : 1;
603 1.1 briggs zs_consunit = unit;
604 1.1 briggs
605 1.1 briggs mac68k_zsdev = cp->cn_dev = makedev(maj, unit);
606 1.1 briggs
607 1.1 briggs if (mac68k_machine.serial_boot_echo) {
608 1.1 briggs /*
609 1.1 briggs * at this point, we know that we don't have a serial
610 1.1 briggs * console, but are doing echo
611 1.1 briggs */
612 1.1 briggs mac68k_set_io_offsets(IOBase);
613 1.1 briggs zs_conschan = (struct zschan *) -1; /* dummy flag for zs_init() */
614 1.1 briggs zs_consunit = 1;
615 1.1 briggs zs_hwflags[0][zs_consunit] = ZS_HWFLAG_CONSOLE;
616 1.1 briggs zs_init();
617 1.1 briggs zscnsetup();
618 1.1 briggs }
619 1.1 briggs return;
620 1.1 briggs }
621 1.1 briggs
622 1.1 briggs void
623 1.1 briggs zscninit(struct consdev * cp)
624 1.1 briggs {
625 1.1 briggs extern u_long IOBase;
626 1.1 briggs int chan = minor(cp->cn_dev & 1);
627 1.1 briggs
628 1.1 briggs mac68k_set_io_offsets(IOBase);
629 1.1 briggs zs_conschan = (struct zschan *) -1;
630 1.1 briggs zs_consunit = chan;
631 1.1 briggs zs_hwflags[0][zs_consunit] = ZS_HWFLAG_CONSOLE | ZS_HWFLAG_CONABRT;
632 1.1 briggs zs_init();
633 1.1 briggs /*
634 1.1 briggs * zsinit will set up the addresses of the scc. It will also, if
635 1.1 briggs * zs_conschan != 0, calculate the new address of the conschan for
636 1.1 briggs * unit zs_consunit. So zs_init implicitly sets zs_conschan to the right
637 1.1 briggs * number. :-)
638 1.1 briggs */
639 1.1 briggs zscnsetup();
640 1.1 briggs printf("Whee! we are the console!\n");
641 1.1 briggs }
642 1.1 briggs
643 1.1 briggs
644 1.1 briggs /*
645 1.1 briggs * Polled input char.
646 1.1 briggs */
647 1.1 briggs static int
648 1.1 briggs zs_getc(zc)
649 1.1 briggs register volatile struct zschan *zc;
650 1.1 briggs {
651 1.1 briggs register int s, c, rr0;
652 1.1 briggs
653 1.1 briggs s = splhigh();
654 1.1 briggs /* Wait for a character to arrive. */
655 1.1 briggs do {
656 1.1 briggs rr0 = zc->zc_csr;
657 1.1 briggs ZS_DELAY();
658 1.1 briggs } while ((rr0 & ZSRR0_RX_READY) == 0);
659 1.1 briggs
660 1.1 briggs c = zc->zc_data;
661 1.1 briggs ZS_DELAY();
662 1.1 briggs splx(s);
663 1.1 briggs
664 1.1 briggs /*
665 1.1 briggs * This is used by the kd driver to read scan codes,
666 1.1 briggs * so don't translate '\r' ==> '\n' here...
667 1.1 briggs */
668 1.1 briggs return (c);
669 1.1 briggs }
670 1.1 briggs
671 1.1 briggs /*
672 1.1 briggs * Polled output char.
673 1.1 briggs */
674 1.1 briggs static void
675 1.1 briggs zs_putc(zc, c)
676 1.1 briggs register volatile struct zschan *zc;
677 1.1 briggs int c;
678 1.1 briggs {
679 1.1 briggs register int s, rr0;
680 1.1 briggs register long wait = 0;
681 1.1 briggs
682 1.1 briggs s = splhigh();
683 1.1 briggs /* Wait for transmitter to become ready. */
684 1.1 briggs do {
685 1.1 briggs rr0 = zc->zc_csr;
686 1.1 briggs ZS_DELAY();
687 1.1 briggs } while (((rr0 & ZSRR0_TX_READY) == 0) && (wait++ < 1000000));
688 1.1 briggs
689 1.1 briggs if ((rr0 & ZSRR0_TX_READY) != 0) {
690 1.1 briggs zc->zc_data = c;
691 1.1 briggs ZS_DELAY();
692 1.1 briggs }
693 1.1 briggs splx(s);
694 1.1 briggs }
695 1.1 briggs
696 1.1 briggs
697 1.1 briggs /*
698 1.1 briggs * Polled console input putchar.
699 1.1 briggs */
700 1.1 briggs int
701 1.1 briggs zscngetc(dev)
702 1.1 briggs dev_t dev;
703 1.1 briggs {
704 1.1 briggs register volatile struct zschan *zc = zs_conschan;
705 1.1 briggs register int c;
706 1.1 briggs
707 1.1 briggs c = zs_getc(zc);
708 1.1 briggs return (c);
709 1.1 briggs }
710 1.1 briggs
711 1.1 briggs /*
712 1.1 briggs * Polled console output putchar.
713 1.1 briggs */
714 1.1 briggs void
715 1.1 briggs zscnputc(dev, c)
716 1.1 briggs dev_t dev;
717 1.1 briggs int c;
718 1.1 briggs {
719 1.1 briggs register volatile struct zschan *zc = zs_conschan;
720 1.1 briggs
721 1.1 briggs zs_putc(zc, c);
722 1.1 briggs }
723 1.1 briggs
724 1.1 briggs
725 1.1 briggs
726 1.1 briggs /*
727 1.1 briggs * Handle user request to enter kernel debugger.
728 1.1 briggs */
729 1.1 briggs void
730 1.1 briggs zs_abort(zst)
731 1.1 briggs register struct zstty_softc *zst;
732 1.1 briggs {
733 1.1 briggs register volatile struct zschan *zc = zs_conschan;
734 1.1 briggs int rr0;
735 1.1 briggs register long wait = 0;
736 1.1 briggs
737 1.1 briggs /* Wait for end of break to avoid PROM abort. */
738 1.1 briggs /* XXX - Limit the wait? */
739 1.1 briggs do {
740 1.1 briggs rr0 = zc->zc_csr;
741 1.1 briggs ZS_DELAY();
742 1.1 briggs } while ((rr0 & ZSRR0_BREAK) && (wait++ < ZSABORT_DELAY));
743 1.1 briggs
744 1.1 briggs if (wait > ZSABORT_DELAY) {
745 1.1 briggs if (zst != NULL) zst->zst_hwflags &= ~ZS_HWFLAG_CONABRT;
746 1.1 briggs /* If we time out, turn off the abort ability! */
747 1.1 briggs }
748 1.1 briggs
749 1.1 briggs /* XXX - Always available, but may be the PROM monitor. */
750 1.1 briggs Debugger();
751 1.1 briggs }
752