zs.c revision 1.15 1 1.15 scottr /* $NetBSD: zs.c,v 1.15 1997/10/20 08:13:53 scottr Exp $ */
2 1.1 briggs
3 1.1 briggs /*
4 1.15 scottr * Copyright (c) 1996 Bill Studenmund
5 1.1 briggs * Copyright (c) 1995 Gordon W. Ross
6 1.1 briggs * All rights reserved.
7 1.1 briggs *
8 1.1 briggs * Redistribution and use in source and binary forms, with or without
9 1.1 briggs * modification, are permitted provided that the following conditions
10 1.1 briggs * are met:
11 1.1 briggs * 1. Redistributions of source code must retain the above copyright
12 1.1 briggs * notice, this list of conditions and the following disclaimer.
13 1.1 briggs * 2. Redistributions in binary form must reproduce the above copyright
14 1.1 briggs * notice, this list of conditions and the following disclaimer in the
15 1.1 briggs * documentation and/or other materials provided with the distribution.
16 1.1 briggs * 3. The name of the author may not be used to endorse or promote products
17 1.1 briggs * derived from this software without specific prior written permission.
18 1.1 briggs * 4. All advertising materials mentioning features or use of this software
19 1.1 briggs * must display the following acknowledgement:
20 1.1 briggs * This product includes software developed by Gordon Ross
21 1.1 briggs *
22 1.1 briggs * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
23 1.1 briggs * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
24 1.1 briggs * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
25 1.1 briggs * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
26 1.1 briggs * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
27 1.1 briggs * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
28 1.1 briggs * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
29 1.1 briggs * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
30 1.1 briggs * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
31 1.1 briggs * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
32 1.1 briggs */
33 1.1 briggs
34 1.1 briggs /*
35 1.1 briggs * Zilog Z8530 Dual UART driver (machine-dependent part)
36 1.1 briggs *
37 1.1 briggs * Runs two serial lines per chip using slave drivers.
38 1.1 briggs * Plain tty/async lines use the zs_async slave.
39 1.1 briggs * Sun keyboard/mouse uses the zs_kbd/zs_ms slaves.
40 1.15 scottr * Other ports use their own mice & keyboard slaves.
41 1.15 scottr *
42 1.15 scottr * Credits & history:
43 1.15 scottr *
44 1.15 scottr * With NetBSD 1.1, port-mac68k started using a port of the port-sparc
45 1.15 scottr * (port-sun3?) zs.c driver (which was in turn based on code in the
46 1.15 scottr * Berkeley 4.4 Lite release). Bill Studenmund did the port, with
47 1.15 scottr * help from Allen Briggs and Gordon Ross <gwr (at) netbsd.org>. Noud de
48 1.15 scottr * Brouwer field-tested the driver at a local ISP.
49 1.15 scottr *
50 1.15 scottr * Bill Studenmund and Gordon Ross then ported the machine-independant
51 1.15 scottr * z8530 driver to work with port-mac68k. NetBSD 1.2 contained an
52 1.15 scottr * intermediate version (mac68k using a local, patched version of
53 1.15 scottr * the m.i. drivers), with NetBSD 1.3 containing a full version.
54 1.1 briggs */
55 1.1 briggs
56 1.1 briggs #include <sys/param.h>
57 1.1 briggs #include <sys/systm.h>
58 1.1 briggs #include <sys/proc.h>
59 1.1 briggs #include <sys/device.h>
60 1.1 briggs #include <sys/conf.h>
61 1.1 briggs #include <sys/file.h>
62 1.1 briggs #include <sys/ioctl.h>
63 1.1 briggs #include <sys/tty.h>
64 1.1 briggs #include <sys/time.h>
65 1.1 briggs #include <sys/kernel.h>
66 1.1 briggs #include <sys/syslog.h>
67 1.1 briggs
68 1.1 briggs #include <dev/cons.h>
69 1.15 scottr
70 1.15 scottr #include <dev/ic/z8530reg.h>
71 1.1 briggs #include <machine/z8530var.h>
72 1.1 briggs
73 1.1 briggs #include <machine/autoconf.h>
74 1.1 briggs #include <machine/cpu.h>
75 1.5 briggs #include <machine/viareg.h>
76 1.1 briggs
77 1.15 scottr /* Are these in a header file anywhere? */
78 1.15 scottr /* Booter flags interface */
79 1.15 scottr #define ZSMAC_RAW 0x01
80 1.15 scottr #define ZSMAC_LOCALTALK 0x02
81 1.15 scottr #define ZS_STD_BRG (57600*4)
82 1.15 scottr
83 1.15 scottr #include "zsc.h" /* get the # of zs chips defined */
84 1.15 scottr
85 1.15 scottr /*
86 1.15 scottr * Some warts needed by z8530tty.c -
87 1.15 scottr */
88 1.15 scottr int zs_def_cflag = (CREAD | CS8 | HUPCL);
89 1.15 scottr int zs_major = 12;
90 1.15 scottr
91 1.1 briggs /*
92 1.15 scottr * abort detection on console will now timeout after iterating on a loop
93 1.15 scottr * the following # of times. Cheep hack. Also, abort detection is turned
94 1.15 scottr * off after a timeout (i.e. maybe there's not a terminal hooked up).
95 1.1 briggs */
96 1.15 scottr #define ZSABORT_DELAY 3000000
97 1.1 briggs
98 1.1 briggs /*
99 1.1 briggs * Define interrupt levels.
100 1.1 briggs */
101 1.15 scottr #define ZSHARD_PRI 4 /* Wired on the CPU board... */
102 1.15 scottr /*
103 1.15 scottr * Serial port cards with zs chips on them are actually at the
104 1.15 scottr * NuBus interrupt level, which is lower than 4. But blocking
105 1.15 scottr * level 4 interrupts will block those interrupts too, so level
106 1.15 scottr * 4 is fine.
107 1.15 scottr */
108 1.1 briggs
109 1.1 briggs /* The layout of this is hardware-dependent (padding, order). */
110 1.1 briggs struct zschan {
111 1.1 briggs volatile u_char zc_csr; /* ctrl,status, and indirect access */
112 1.1 briggs u_char zc_xxx0;
113 1.15 scottr u_char zc_xxx1; /* part of the other channel lives here! */
114 1.15 scottr u_char zc_xxx2; /* Yea Apple! */
115 1.1 briggs volatile u_char zc_data; /* data */
116 1.1 briggs u_char zc_xxx3;
117 1.1 briggs u_char zc_xxx4;
118 1.1 briggs u_char zc_xxx5;
119 1.1 briggs };
120 1.1 briggs
121 1.1 briggs /* Saved PROM mappings */
122 1.1 briggs static char *zsaddr[NZSC]; /* See zs_init() */
123 1.1 briggs /* Flags from cninit() */
124 1.1 briggs static int zs_hwflags[NZSC][2];
125 1.1 briggs /* Default speed for each channel */
126 1.1 briggs static int zs_defspeed[NZSC][2] = {
127 1.1 briggs { 9600, /* tty00 */
128 1.1 briggs 9600 }, /* tty01 */
129 1.1 briggs };
130 1.1 briggs /* console stuff */
131 1.15 scottr void *zs_conschan = 0;
132 1.15 scottr int zs_consunit;
133 1.15 scottr #ifdef ZS_CONSOLE_ABORT
134 1.15 scottr int zs_cons_canabort = 1;
135 1.15 scottr #else
136 1.15 scottr int zs_cons_canabort = 0;
137 1.15 scottr #endif /* ZS_CONSOLE_ABORT*/
138 1.15 scottr /* device to which the console is attached--if serial. */
139 1.1 briggs dev_t mac68k_zsdev;
140 1.15 scottr /* Mac stuff */
141 1.1 briggs volatile unsigned char *sccA = 0;
142 1.1 briggs
143 1.1 briggs static struct zschan *zs_get_chan_addr __P((int zsc_unit, int channel));
144 1.1 briggs void zs_init __P((void));
145 1.15 scottr int zs_cn_check_speed __P((int bps));
146 1.15 scottr
147 1.15 scottr /*
148 1.15 scottr * Even though zsparam will set up the clock multiples, etc., we
149 1.15 scottr * still set them here as: 1) mice & keyboards don't use zsparam,
150 1.15 scottr * and 2) the console stuff uses these defaults before device
151 1.15 scottr * attach.
152 1.15 scottr */
153 1.15 scottr
154 1.15 scottr static u_char zs_init_reg[16] = {
155 1.15 scottr 0, /* 0: CMD (reset, etc.) */
156 1.15 scottr 0, /* 1: No interrupts yet. */
157 1.15 scottr 0x18 + ZSHARD_PRI, /* IVECT */
158 1.15 scottr ZSWR3_RX_8 | ZSWR3_RX_ENABLE,
159 1.15 scottr ZSWR4_CLK_X16 | ZSWR4_ONESB | ZSWR4_EVENP,
160 1.15 scottr ZSWR5_TX_8 | ZSWR5_TX_ENABLE,
161 1.15 scottr 0, /* 6: TXSYNC/SYNCLO */
162 1.15 scottr 0, /* 7: RXSYNC/SYNCHI */
163 1.15 scottr 0, /* 8: alias for data port */
164 1.15 scottr ZSWR9_MASTER_IE,
165 1.15 scottr 0, /*10: Misc. TX/RX control bits */
166 1.15 scottr ZSWR11_TXCLK_BAUD | ZSWR11_RXCLK_BAUD,
167 1.15 scottr 14, /*12: BAUDLO (default=9600) */
168 1.15 scottr 0, /*13: BAUDHI (default=9600) */
169 1.15 scottr ZSWR14_BAUD_ENA,
170 1.15 scottr ZSWR15_BREAK_IE | ZSWR15_DCD_IE,
171 1.15 scottr };
172 1.1 briggs
173 1.1 briggs static struct zschan *
174 1.1 briggs zs_get_chan_addr(zsc_unit, channel)
175 1.1 briggs int zsc_unit, channel;
176 1.1 briggs {
177 1.1 briggs char *addr;
178 1.1 briggs struct zschan *zc;
179 1.1 briggs
180 1.1 briggs if (zsc_unit >= NZSC)
181 1.1 briggs return NULL;
182 1.1 briggs addr = zsaddr[zsc_unit];
183 1.1 briggs if (addr == NULL)
184 1.1 briggs return NULL;
185 1.1 briggs if (channel == 0) {
186 1.1 briggs zc = (struct zschan *)(addr +2);
187 1.1 briggs /* handle the fact the ports are intertwined. */
188 1.1 briggs } else {
189 1.1 briggs zc = (struct zschan *)(addr);
190 1.1 briggs }
191 1.1 briggs return (zc);
192 1.1 briggs }
193 1.1 briggs
194 1.1 briggs
195 1.1 briggs /* Find PROM mappings (for console support). */
196 1.15 scottr int zsinited = 0; /* 0 = not, 1 = inited, not attached, 2= attached */
197 1.1 briggs
198 1.1 briggs void
199 1.1 briggs zs_init()
200 1.1 briggs {
201 1.1 briggs if ((zsinited == 2)&&(zsaddr[0] != (char *) sccA))
202 1.1 briggs panic("Moved zs0 address after attached!");
203 1.1 briggs zsaddr[0] = (char *) sccA;
204 1.1 briggs zsinited = 1;
205 1.1 briggs if (zs_conschan != 0){ /* we might have moved io under the console */
206 1.1 briggs zs_conschan = zs_get_chan_addr(0, zs_consunit);
207 1.1 briggs /* so recalc the console port */
208 1.1 briggs }
209 1.1 briggs }
210 1.1 briggs
211 1.1 briggs
212 1.1 briggs /****************************************************************
213 1.1 briggs * Autoconfig
214 1.1 briggs ****************************************************************/
215 1.1 briggs
216 1.1 briggs /* Definition of the driver for autoconfig. */
217 1.11 scottr static int zsc_match __P((struct device *, struct cfdata *, void *));
218 1.1 briggs static void zsc_attach __P((struct device *, struct device *, void *));
219 1.15 scottr static int zsc_print __P((void *, const char *name));
220 1.1 briggs
221 1.1 briggs struct cfattach zsc_ca = {
222 1.1 briggs sizeof(struct zsc_softc), zsc_match, zsc_attach
223 1.1 briggs };
224 1.1 briggs
225 1.1 briggs struct cfdriver zsc_cd = {
226 1.1 briggs NULL, "zsc", DV_DULL
227 1.1 briggs };
228 1.1 briggs
229 1.15 scottr int zshard __P((void *));
230 1.15 scottr int zssoft __P((void *));
231 1.1 briggs
232 1.1 briggs
233 1.1 briggs /*
234 1.1 briggs * Is the zs chip present?
235 1.1 briggs */
236 1.1 briggs static int
237 1.11 scottr zsc_match(parent, cf, aux)
238 1.1 briggs struct device *parent;
239 1.11 scottr struct cfdata *cf;
240 1.1 briggs void *aux;
241 1.1 briggs {
242 1.1 briggs return 1;
243 1.1 briggs }
244 1.1 briggs
245 1.1 briggs /*
246 1.1 briggs * Attach a found zs.
247 1.1 briggs *
248 1.1 briggs * Match slave number to zs unit number, so that misconfiguration will
249 1.1 briggs * not set up the keyboard as ttya, etc.
250 1.1 briggs */
251 1.1 briggs static void
252 1.1 briggs zsc_attach(parent, self, aux)
253 1.1 briggs struct device *parent;
254 1.1 briggs struct device *self;
255 1.1 briggs void *aux;
256 1.1 briggs {
257 1.1 briggs struct zsc_softc *zsc = (void *) self;
258 1.1 briggs struct zsc_attach_args zsc_args;
259 1.1 briggs volatile struct zschan *zc;
260 1.15 scottr struct xzs_chanstate *xcs;
261 1.1 briggs struct zs_chanstate *cs;
262 1.1 briggs int zsc_unit, channel;
263 1.15 scottr int s, chip, theflags;
264 1.1 briggs
265 1.15 scottr if (!zsinited)
266 1.15 scottr zs_init();
267 1.1 briggs zsinited = 2;
268 1.1 briggs
269 1.1 briggs zsc_unit = zsc->zsc_dev.dv_unit;
270 1.1 briggs
271 1.1 briggs /* Make sure everything's inited ok. */
272 1.1 briggs if (zsaddr[zsc_unit] == NULL)
273 1.1 briggs panic("zs_attach: zs%d not mapped\n", zsc_unit);
274 1.1 briggs
275 1.15 scottr chip = 0; /* We'll deal with chip types post 1.2 */
276 1.15 scottr printf(" chip type %d \n",chip);
277 1.15 scottr
278 1.1 briggs /*
279 1.1 briggs * Initialize software state for each channel.
280 1.1 briggs */
281 1.1 briggs for (channel = 0; channel < 2; channel++) {
282 1.15 scottr zsc_args.channel = channel;
283 1.15 scottr zsc_args.hwflags = zs_hwflags[zsc_unit][channel];
284 1.15 scottr xcs = &zsc->xzsc_xcs_store[channel];
285 1.15 scottr cs = &xcs->xzs_cs;
286 1.15 scottr zsc->zsc_cs[channel] = cs;
287 1.15 scottr
288 1.15 scottr cs->cs_channel = channel;
289 1.15 scottr cs->cs_private = NULL;
290 1.15 scottr cs->cs_ops = &zsops_null;
291 1.1 briggs
292 1.1 briggs zc = zs_get_chan_addr(zsc_unit, channel);
293 1.1 briggs cs->cs_reg_csr = &zc->zc_csr;
294 1.1 briggs cs->cs_reg_data = &zc->zc_data;
295 1.1 briggs
296 1.15 scottr bcopy(zs_init_reg, cs->cs_creg, 16);
297 1.15 scottr bcopy(zs_init_reg, cs->cs_preg, 16);
298 1.1 briggs
299 1.15 scottr /* Current BAUD rate generator clock. */
300 1.15 scottr cs->cs_brg_clk = ZS_STD_BRG; /* RTxC is 230400*16, so use 230400 */
301 1.15 scottr cs->cs_defspeed = zs_defspeed[zsc_unit][channel];
302 1.15 scottr cs->cs_defcflag = zs_def_cflag;
303 1.15 scottr #ifdef __notyet__
304 1.15 scottr cs->cs_slave_type = ZS_SLAVE_NONE;
305 1.15 scottr #endif
306 1.1 briggs
307 1.15 scottr /* Define BAUD rate stuff. */
308 1.15 scottr xcs->cs_clocks[0].clk = ZS_STD_BRG * 16;
309 1.15 scottr xcs->cs_clocks[0].flags = ZSC_RTXBRG;
310 1.15 scottr xcs->cs_clocks[1].flags =
311 1.15 scottr ZSC_RTXBRG | ZSC_RTXDIV | ZSC_VARIABLE | ZSC_EXTERN;
312 1.15 scottr xcs->cs_clocks[2].flags = ZSC_TRXDIV | ZSC_VARIABLE;
313 1.15 scottr xcs->cs_clock_count = 3;
314 1.15 scottr if (channel == 0) {
315 1.15 scottr theflags = mac68k_machine.modem_flags;
316 1.15 scottr xcs->cs_clocks[1].clk = mac68k_machine.modem_dcd_clk;
317 1.15 scottr xcs->cs_clocks[2].clk = mac68k_machine.modem_cts_clk;
318 1.15 scottr } else {
319 1.15 scottr theflags = mac68k_machine.print_flags;
320 1.15 scottr xcs->cs_clocks[1].flags = ZSC_VARIABLE;
321 1.15 scottr /*
322 1.15 scottr * Yes, we aren't defining ANY clock source enables for the
323 1.15 scottr * printer's DCD clock in. The hardware won't let us
324 1.15 scottr * use it. But a clock will freak out the chip, so we
325 1.15 scottr * let you set it, telling us to bar interrupts on the line.
326 1.15 scottr */
327 1.15 scottr xcs->cs_clocks[1].clk = mac68k_machine.print_dcd_clk;
328 1.15 scottr xcs->cs_clocks[2].clk = mac68k_machine.print_cts_clk;
329 1.15 scottr }
330 1.15 scottr if (xcs->cs_clocks[1].clk)
331 1.15 scottr zsc_args.hwflags |= ZS_HWFLAG_NO_DCD;
332 1.15 scottr if (xcs->cs_clocks[2].clk)
333 1.15 scottr zsc_args.hwflags |= ZS_HWFLAG_NO_CTS;
334 1.15 scottr
335 1.15 scottr printf("zsc%d channel %d: d_speed %6d DCD clk %ld CTS clk %ld",
336 1.15 scottr zsc_unit, channel, cs->cs_defspeed,
337 1.15 scottr xcs->cs_clocks[1].clk, xcs->cs_clocks[2].clk);
338 1.15 scottr
339 1.15 scottr /* Set defaults in our "extended" chanstate. */
340 1.15 scottr xcs->cs_csource = 0;
341 1.15 scottr xcs->cs_psource = 0;
342 1.15 scottr xcs->cs_cclk_flag = 0; /* Nothing fancy by default */
343 1.15 scottr xcs->cs_pclk_flag = 0;
344 1.15 scottr
345 1.15 scottr if (theflags & ZSMAC_RAW) {
346 1.15 scottr zsc_args.hwflags |= ZS_HWFLAG_RAW;
347 1.15 scottr printf(" (raw defaults)");
348 1.15 scottr }
349 1.1 briggs
350 1.15 scottr /*
351 1.15 scottr * XXX - This might be better done with a "stub" driver
352 1.15 scottr * (to replace zstty) that ignores LocalTalk for now.
353 1.15 scottr */
354 1.15 scottr if (theflags & ZSMAC_LOCALTALK) {
355 1.15 scottr printf(" shielding from LocalTalk");
356 1.15 scottr cs->cs_defspeed = 1;
357 1.15 scottr cs->cs_creg[ZSRR_BAUDLO] = cs->cs_preg[ZSRR_BAUDLO] = 0xff;
358 1.15 scottr cs->cs_creg[ZSRR_BAUDHI] = cs->cs_preg[ZSRR_BAUDHI] = 0xff;
359 1.15 scottr zs_write_reg(cs, ZSRR_BAUDLO, 0xff);
360 1.15 scottr zs_write_reg(cs, ZSRR_BAUDHI, 0xff);
361 1.15 scottr /*
362 1.15 scottr * If we might have LocalTalk, then make sure we have the
363 1.15 scottr * Baud rate low-enough to not do any damage.
364 1.15 scottr */
365 1.15 scottr }
366 1.1 briggs
367 1.1 briggs /*
368 1.15 scottr * We used to disable chip interrupts here, but we now
369 1.15 scottr * do that in zscnprobe, just in case MacOS left the chip on.
370 1.1 briggs */
371 1.1 briggs
372 1.15 scottr xcs->cs_chip = chip;
373 1.15 scottr
374 1.15 scottr /* Stash away a copy of the final H/W flags. */
375 1.15 scottr xcs->cs_hwflags = zsc_args.hwflags;
376 1.15 scottr
377 1.15 scottr printf("\n");
378 1.1 briggs
379 1.1 briggs /*
380 1.1 briggs * Look for a child driver for this channel.
381 1.1 briggs * The child attach will setup the hardware.
382 1.1 briggs */
383 1.15 scottr if (!config_found(self, (void *)&zsc_args, zsc_print)) {
384 1.1 briggs /* No sub-driver. Just reset it. */
385 1.15 scottr u_char reset = (channel == 0) ?
386 1.1 briggs ZSWR9_A_RESET : ZSWR9_B_RESET;
387 1.1 briggs s = splzs();
388 1.1 briggs zs_write_reg(cs, 9, reset);
389 1.1 briggs splx(s);
390 1.1 briggs }
391 1.1 briggs }
392 1.1 briggs
393 1.15 scottr /* XXX - Now safe to install interrupt handlers. */
394 1.15 scottr
395 1.1 briggs /*
396 1.1 briggs * Set the master interrupt enable and interrupt vector.
397 1.1 briggs * (common to both channels, do it on A)
398 1.1 briggs */
399 1.15 scottr cs = zsc->zsc_cs[0];
400 1.1 briggs s = splzs();
401 1.1 briggs /* interrupt vector */
402 1.1 briggs zs_write_reg(cs, 2, zs_init_reg[2]);
403 1.1 briggs /* master interrupt control (enable) */
404 1.1 briggs zs_write_reg(cs, 9, zs_init_reg[9]);
405 1.1 briggs splx(s);
406 1.1 briggs }
407 1.1 briggs
408 1.15 scottr static int
409 1.15 scottr zsc_print(aux, name)
410 1.15 scottr void *aux;
411 1.15 scottr const char *name;
412 1.15 scottr {
413 1.15 scottr struct zsc_attach_args *args = aux;
414 1.15 scottr
415 1.15 scottr if (name != NULL)
416 1.15 scottr printf("%s: ", name);
417 1.3 briggs
418 1.15 scottr if (args->channel != -1)
419 1.15 scottr printf(" channel %d", args->channel);
420 1.1 briggs
421 1.15 scottr return UNCONF;
422 1.1 briggs }
423 1.1 briggs
424 1.1 briggs int
425 1.15 scottr zsmdioctl(cs, cmd, data)
426 1.15 scottr struct zs_chanstate *cs;
427 1.15 scottr u_long cmd;
428 1.1 briggs caddr_t data;
429 1.1 briggs {
430 1.15 scottr switch (cmd) {
431 1.15 scottr default:
432 1.15 scottr return (-1);
433 1.15 scottr }
434 1.15 scottr return (0);
435 1.1 briggs }
436 1.1 briggs
437 1.1 briggs void
438 1.1 briggs zsmd_setclock(cs)
439 1.1 briggs struct zs_chanstate *cs;
440 1.1 briggs {
441 1.15 scottr struct xzs_chanstate *xcs = (void *)cs;
442 1.15 scottr
443 1.4 briggs if (cs->cs_channel != 0)
444 1.4 briggs return;
445 1.15 scottr
446 1.4 briggs /*
447 1.4 briggs * If the new clock has the external bit set, then select the
448 1.4 briggs * external source.
449 1.4 briggs */
450 1.15 scottr via_set_modem((xcs->cs_pclk_flag & ZSC_EXTERN) ? 1 : 0);
451 1.1 briggs }
452 1.1 briggs
453 1.15 scottr static int zssoftpending;
454 1.15 scottr
455 1.15 scottr /*
456 1.15 scottr * Our ZS chips all share a common, autovectored interrupt,
457 1.15 scottr * so we have to look at all of them on each interrupt.
458 1.15 scottr */
459 1.1 briggs int
460 1.1 briggs zshard(arg)
461 1.1 briggs void *arg;
462 1.1 briggs {
463 1.15 scottr register struct zsc_softc *zsc;
464 1.15 scottr register int unit, rval;
465 1.15 scottr
466 1.1 briggs rval = 0;
467 1.15 scottr for (unit = 0; unit < zsc_cd.cd_ndevs; unit++) {
468 1.1 briggs zsc = zsc_cd.cd_devs[unit];
469 1.15 scottr if (zsc == NULL)
470 1.15 scottr continue;
471 1.15 scottr rval |= zsc_intr_hard(zsc);
472 1.15 scottr if ((zsc->zsc_cs[0]->cs_softreq) ||
473 1.15 scottr (zsc->zsc_cs[1]->cs_softreq))
474 1.15 scottr {
475 1.15 scottr /* zsc_req_softint(zsc); */
476 1.15 scottr /* We are at splzs here, so no need to lock. */
477 1.15 scottr if (zssoftpending == 0) {
478 1.15 scottr zssoftpending = 1;
479 1.15 scottr setsoftserial();
480 1.15 scottr }
481 1.1 briggs }
482 1.1 briggs }
483 1.1 briggs return (rval);
484 1.1 briggs }
485 1.1 briggs
486 1.15 scottr /*
487 1.15 scottr * Similar scheme as for zshard (look at all of them)
488 1.15 scottr */
489 1.1 briggs int
490 1.1 briggs zssoft(arg)
491 1.1 briggs void *arg;
492 1.1 briggs {
493 1.15 scottr register struct zsc_softc *zsc;
494 1.15 scottr register int unit;
495 1.1 briggs
496 1.1 briggs /* This is not the only ISR on this IPL. */
497 1.1 briggs if (zssoftpending == 0)
498 1.1 briggs return (0);
499 1.1 briggs
500 1.1 briggs /*
501 1.1 briggs * The soft intr. bit will be set by zshard only if
502 1.15 scottr * the variable zssoftpending is zero.
503 1.1 briggs */
504 1.1 briggs zssoftpending = 0;
505 1.1 briggs
506 1.15 scottr for (unit = 0; unit < zsc_cd.cd_ndevs; ++unit) {
507 1.1 briggs zsc = zsc_cd.cd_devs[unit];
508 1.15 scottr if (zsc == NULL)
509 1.15 scottr continue;
510 1.15 scottr (void) zsc_intr_soft(zsc);
511 1.15 scottr }
512 1.15 scottr return (1);
513 1.15 scottr }
514 1.15 scottr
515 1.15 scottr
516 1.15 scottr #ifndef ZS_TOLERANCE
517 1.15 scottr #define ZS_TOLERANCE 51
518 1.15 scottr /* 5% in tenths of a %, plus 1 so that exactly 5% will be ok. */
519 1.15 scottr #endif
520 1.15 scottr
521 1.15 scottr /*
522 1.15 scottr * check out a rate for acceptability from the internal clock
523 1.15 scottr * source. Used in console config to validate a requested
524 1.15 scottr * default speed. Placed here so that all the speed checking code is
525 1.15 scottr * in one place.
526 1.15 scottr *
527 1.15 scottr * != 0 means ok.
528 1.15 scottr */
529 1.15 scottr int
530 1.15 scottr zs_cn_check_speed(bps)
531 1.15 scottr int bps; /* target rate */
532 1.15 scottr {
533 1.15 scottr int tc, rate;
534 1.15 scottr
535 1.15 scottr tc = BPS_TO_TCONST(ZS_STD_BRG, bps);
536 1.15 scottr if (tc < 0)
537 1.15 scottr return 0;
538 1.15 scottr rate = TCONST_TO_BPS(ZS_STD_BRG, tc);
539 1.15 scottr if (ZS_TOLERANCE > abs(((rate - bps)*1000)/bps))
540 1.15 scottr return 1;
541 1.15 scottr else
542 1.15 scottr return 0;
543 1.15 scottr }
544 1.15 scottr
545 1.15 scottr /*
546 1.15 scottr * Search through the signal sources in the channel, and
547 1.15 scottr * pick the best one for the baud rate requested. Return
548 1.15 scottr * a -1 if not achievable in tolerance. Otherwise return 0
549 1.15 scottr * and fill in the values.
550 1.15 scottr *
551 1.15 scottr * This routine draws inspiration from the Atari port's zs.c
552 1.15 scottr * driver in NetBSD 1.1 which did the same type of source switching.
553 1.15 scottr * Tolerance code inspired by comspeed routine in isa/com.c.
554 1.15 scottr *
555 1.15 scottr * By Bill Studenmund, 1996-05-12
556 1.15 scottr */
557 1.15 scottr int
558 1.15 scottr zs_set_speed(cs, bps)
559 1.15 scottr struct zs_chanstate *cs;
560 1.15 scottr int bps; /* bits per second */
561 1.15 scottr {
562 1.15 scottr struct xzs_chanstate *xcs = (void *) cs;
563 1.15 scottr int i, tc, tc0 = 0, tc1, s, sf = 0;
564 1.15 scottr int src, rate0, rate1, err, tol;
565 1.15 scottr
566 1.15 scottr if (bps == 0)
567 1.15 scottr return (0);
568 1.15 scottr
569 1.15 scottr src = -1; /* no valid source yet */
570 1.15 scottr tol = ZS_TOLERANCE;
571 1.15 scottr
572 1.15 scottr /*
573 1.15 scottr * Step through all the sources and see which one matches
574 1.15 scottr * the best. A source has to match BETTER than tol to be chosen.
575 1.15 scottr * Thus if two sources give the same error, the first one will be
576 1.15 scottr * chosen. Also, allow for the possability that one source might run
577 1.15 scottr * both the BRG and the direct divider (i.e. RTxC).
578 1.15 scottr */
579 1.15 scottr for (i=0; i < xcs->cs_clock_count; i++) {
580 1.15 scottr if (xcs->cs_clocks[i].clk <= 0)
581 1.15 scottr continue; /* skip non-existant or bad clocks */
582 1.15 scottr if (xcs->cs_clocks[i].flags & ZSC_BRG) {
583 1.15 scottr /* check out BRG at /16 */
584 1.15 scottr tc1 = BPS_TO_TCONST(xcs->cs_clocks[i].clk >> 4, bps);
585 1.15 scottr if (tc1 >= 0) {
586 1.15 scottr rate1 = TCONST_TO_BPS(xcs->cs_clocks[i].clk >> 4, tc1);
587 1.15 scottr err = abs(((rate1 - bps)*1000)/bps);
588 1.15 scottr if (err < tol) {
589 1.15 scottr tol = err;
590 1.15 scottr src = i;
591 1.15 scottr sf = xcs->cs_clocks[i].flags & ~ZSC_DIV;
592 1.15 scottr tc0 = tc1;
593 1.15 scottr rate0 = rate1;
594 1.15 scottr }
595 1.15 scottr }
596 1.15 scottr }
597 1.15 scottr if (xcs->cs_clocks[i].flags & ZSC_DIV) {
598 1.15 scottr /*
599 1.15 scottr * Check out either /1, /16, /32, or /64
600 1.15 scottr * Note: for /1, you'd better be using a synchronized
601 1.15 scottr * clock!
602 1.15 scottr */
603 1.15 scottr int b0 = xcs->cs_clocks[i].clk, e0 = abs(b0-bps);
604 1.15 scottr int b1 = b0 >> 4, e1 = abs(b1-bps);
605 1.15 scottr int b2 = b1 >> 1, e2 = abs(b2-bps);
606 1.15 scottr int b3 = b2 >> 1, e3 = abs(b3-bps);
607 1.15 scottr
608 1.15 scottr if (e0 < e1 && e0 < e2 && e0 < e3) {
609 1.15 scottr err = e0;
610 1.15 scottr rate1 = b0;
611 1.15 scottr tc1 = ZSWR4_CLK_X1;
612 1.15 scottr } else if (e0 > e1 && e1 < e2 && e1 < e3) {
613 1.15 scottr err = e1;
614 1.15 scottr rate1 = b1;
615 1.15 scottr tc1 = ZSWR4_CLK_X16;
616 1.15 scottr } else if (e0 > e2 && e1 > e2 && e2 < e3) {
617 1.15 scottr err = e2;
618 1.15 scottr rate1 = b2;
619 1.15 scottr tc1 = ZSWR4_CLK_X32;
620 1.15 scottr } else {
621 1.15 scottr err = e3;
622 1.15 scottr rate1 = b3;
623 1.15 scottr tc1 = ZSWR4_CLK_X64;
624 1.15 scottr }
625 1.15 scottr
626 1.15 scottr err = (err * 1000)/bps;
627 1.15 scottr if (err < tol) {
628 1.15 scottr tol = err;
629 1.15 scottr src = i;
630 1.15 scottr sf = xcs->cs_clocks[i].flags & ~ZSC_BRG;
631 1.15 scottr tc0 = tc1;
632 1.15 scottr rate0 = rate1;
633 1.15 scottr }
634 1.15 scottr }
635 1.15 scottr }
636 1.15 scottr #ifdef ZSMACDEBUG
637 1.15 scottr zsprintf("Checking for rate %d. Found source #%d.\n",bps, src);
638 1.15 scottr #endif
639 1.15 scottr if (src == -1)
640 1.15 scottr return (EINVAL); /* no can do */
641 1.15 scottr
642 1.15 scottr /*
643 1.15 scottr * The M.I. layer likes to keep cs_brg_clk current, even though
644 1.15 scottr * we are the only ones who should be touching the BRG's rate.
645 1.15 scottr *
646 1.15 scottr * Note: we are assuming that any ZSC_EXTERN signal source comes in
647 1.15 scottr * on the RTxC pin. Correct for the mac68k obio zsc.
648 1.15 scottr */
649 1.15 scottr if (sf & ZSC_EXTERN)
650 1.15 scottr cs->cs_brg_clk = xcs->cs_clocks[i].clk >> 4;
651 1.15 scottr else
652 1.15 scottr cs->cs_brg_clk = ZS_STD_BRG;
653 1.15 scottr
654 1.15 scottr /*
655 1.15 scottr * Now we have a source, so set it up.
656 1.15 scottr */
657 1.15 scottr s = splzs();
658 1.15 scottr xcs->cs_psource = src;
659 1.15 scottr xcs->cs_pclk_flag = sf;
660 1.15 scottr bps = rate0;
661 1.15 scottr if (sf & ZSC_BRG) {
662 1.15 scottr cs->cs_preg[4] = ZSWR4_CLK_X16;
663 1.15 scottr cs->cs_preg[11]= ZSWR11_RXCLK_BAUD | ZSWR11_TXCLK_BAUD;
664 1.15 scottr if (sf & ZSC_PCLK) {
665 1.15 scottr cs->cs_preg[14] = ZSWR14_BAUD_ENA | ZSWR14_BAUD_FROM_PCLK;
666 1.15 scottr } else {
667 1.15 scottr cs->cs_preg[14] = ZSWR14_BAUD_ENA;
668 1.1 briggs }
669 1.15 scottr tc = tc0;
670 1.15 scottr } else {
671 1.15 scottr cs->cs_preg[4] = tc0;
672 1.15 scottr if (sf & ZSC_RTXDIV) {
673 1.15 scottr cs->cs_preg[11] = ZSWR11_RXCLK_RTXC | ZSWR11_TXCLK_RTXC;
674 1.15 scottr } else {
675 1.15 scottr cs->cs_preg[11] = ZSWR11_RXCLK_TRXC | ZSWR11_TXCLK_TRXC;
676 1.15 scottr }
677 1.15 scottr cs->cs_preg[14]= 0;
678 1.15 scottr tc = 0xffff;
679 1.1 briggs }
680 1.15 scottr /* Set the BAUD rate divisor. */
681 1.15 scottr cs->cs_preg[12] = tc;
682 1.15 scottr cs->cs_preg[13] = tc >> 8;
683 1.15 scottr splx(s);
684 1.15 scottr
685 1.15 scottr #ifdef ZSMACDEBUG
686 1.15 scottr zsprintf("Rate is %7d, tc is %7d, source no. %2d, flags %4x\n", \
687 1.15 scottr bps, tc, src, sf);
688 1.15 scottr zsprintf("Registers are: 4 %x, 11 %x, 14 %x\n\n",
689 1.15 scottr cs->cs_preg[4], cs->cs_preg[11], cs->cs_preg[14]);
690 1.15 scottr #endif
691 1.15 scottr
692 1.15 scottr cs->cs_preg[5] |= ZSWR5_RTS; /* Make sure the drivers are on! */
693 1.15 scottr
694 1.15 scottr /* Caller will stuff the pending registers. */
695 1.15 scottr return (0);
696 1.15 scottr }
697 1.15 scottr
698 1.15 scottr int
699 1.15 scottr zs_set_modes(cs, cflag)
700 1.15 scottr struct zs_chanstate *cs;
701 1.15 scottr int cflag; /* bits per second */
702 1.15 scottr {
703 1.15 scottr struct xzs_chanstate *xcs = (void*)cs;
704 1.15 scottr int s;
705 1.15 scottr
706 1.15 scottr /*
707 1.15 scottr * Make sure we don't enable hfc on a signal line we're ignoring.
708 1.15 scottr * As we enable CTS interrupts only if we have CRTSCTS or CDTRCTS,
709 1.15 scottr * this code also effectivly turns off ZSWR15_CTS_IE.
710 1.15 scottr *
711 1.15 scottr * Also, disable DCD interrupts if we've been told to ignore
712 1.15 scottr * the DCD pin. Happens on mac68k because the input line for
713 1.15 scottr * DCD can also be used as a clock input. (Just set CLOCAL.)
714 1.15 scottr *
715 1.15 scottr * If someone tries to turn an invalid flow mode on, Just Say No
716 1.15 scottr * (Suggested by gwr)
717 1.15 scottr */
718 1.15 scottr if ((cflag & CDTRCTS) && (cflag & (CRTSCTS | MDMBUF)))
719 1.15 scottr return (EINVAL);
720 1.15 scottr if (xcs->cs_hwflags & ZS_HWFLAG_NO_DCD) {
721 1.15 scottr if (cflag & MDMBUF)
722 1.15 scottr return (EINVAL);
723 1.15 scottr cflag |= CLOCAL;
724 1.15 scottr cs->cs_rr0_dcd = 0; /* don't look at the dcd input! */
725 1.15 scottr } else
726 1.15 scottr cs->cs_rr0_dcd = ZSRR0_DCD; /* can look at pin */
727 1.15 scottr if ((xcs->cs_hwflags & ZS_HWFLAG_NO_CTS) && (cflag & (CRTSCTS | CDTRCTS)))
728 1.15 scottr return (EINVAL);
729 1.15 scottr
730 1.15 scottr /*
731 1.15 scottr * Output hardware flow control on the chip is horrendous:
732 1.15 scottr * if carrier detect drops, the receiver is disabled, and if
733 1.15 scottr * CTS drops, the transmitter is stoped IN MID CHARACTER!
734 1.15 scottr * Therefore, NEVER set the HFC bit, and instead use the
735 1.15 scottr * status interrupt to detect CTS changes.
736 1.15 scottr */
737 1.15 scottr s = splzs();
738 1.15 scottr #if 0
739 1.15 scottr if (cflag & CLOCAL) {
740 1.15 scottr /* cs->cs_rr0_dcd = 0; */
741 1.15 scottr cs->cs_preg[15] &= ~ZSWR15_DCD_IE;
742 1.15 scottr } else {
743 1.15 scottr /* cs->cs_rr0_dcd = ZSRR0_DCD; */
744 1.15 scottr cs->cs_preg[15] |= ZSWR15_DCD_IE;
745 1.15 scottr }
746 1.15 scottr #endif
747 1.15 scottr /*
748 1.15 scottr * The mac hardware only has one output, DTR (HSKo in Mac
749 1.15 scottr * parlance). In HFC mode, we use it for the functions
750 1.15 scottr * typically served by RTS and DTR on other ports, so we
751 1.15 scottr * have to fake the upper layer out some.
752 1.15 scottr *
753 1.15 scottr * CRTSCTS we use CTS as an input which tells us when to shut up.
754 1.15 scottr * We make no effort to shut up the other side of the connection.
755 1.15 scottr * DTR is used to hang up the modem.
756 1.15 scottr *
757 1.15 scottr * In CDTRCTS, we use CTS to tell us to stop, but we use DTR to
758 1.15 scottr * shut up the other side.
759 1.15 scottr */
760 1.15 scottr if (cflag & CRTSCTS) {
761 1.15 scottr cs->cs_wr5_dtr = ZSWR5_DTR;
762 1.15 scottr cs->cs_wr5_rts = 0;
763 1.15 scottr cs->cs_rr0_cts = ZSRR0_CTS;
764 1.15 scottr cs->cs_preg[15] |= ZSWR15_CTS_IE;
765 1.15 scottr } else if (cflag & CDTRCTS) {
766 1.15 scottr cs->cs_wr5_dtr = 0;
767 1.15 scottr cs->cs_wr5_rts = ZSWR5_DTR;
768 1.15 scottr cs->cs_rr0_cts = ZSRR0_CTS;
769 1.15 scottr cs->cs_preg[15] |= ZSWR15_CTS_IE;
770 1.15 scottr } else {
771 1.15 scottr cs->cs_wr5_dtr = ZSWR5_DTR;
772 1.15 scottr cs->cs_wr5_rts = 0;
773 1.15 scottr cs->cs_rr0_cts = 0;
774 1.15 scottr cs->cs_preg[15] &= ~ZSWR15_CTS_IE;
775 1.15 scottr }
776 1.15 scottr splx(s);
777 1.15 scottr
778 1.15 scottr /* Caller will stuff the pending registers. */
779 1.15 scottr return (0);
780 1.1 briggs }
781 1.1 briggs
782 1.1 briggs
783 1.1 briggs /*
784 1.1 briggs * Read or write the chip with suitable delays.
785 1.15 scottr * MacII hardware has the delay built in.
786 1.15 scottr * No need for extra delay. :-) However, some clock-chirped
787 1.15 scottr * macs, or zsc's on serial add-on boards might need it.
788 1.1 briggs */
789 1.1 briggs #define ZS_DELAY()
790 1.1 briggs
791 1.1 briggs u_char
792 1.1 briggs zs_read_reg(cs, reg)
793 1.1 briggs struct zs_chanstate *cs;
794 1.1 briggs u_char reg;
795 1.1 briggs {
796 1.1 briggs u_char val;
797 1.1 briggs
798 1.1 briggs *cs->cs_reg_csr = reg;
799 1.1 briggs ZS_DELAY();
800 1.1 briggs val = *cs->cs_reg_csr;
801 1.1 briggs ZS_DELAY();
802 1.1 briggs return val;
803 1.1 briggs }
804 1.1 briggs
805 1.1 briggs void
806 1.1 briggs zs_write_reg(cs, reg, val)
807 1.1 briggs struct zs_chanstate *cs;
808 1.1 briggs u_char reg, val;
809 1.1 briggs {
810 1.1 briggs *cs->cs_reg_csr = reg;
811 1.1 briggs ZS_DELAY();
812 1.1 briggs *cs->cs_reg_csr = val;
813 1.1 briggs ZS_DELAY();
814 1.1 briggs }
815 1.1 briggs
816 1.1 briggs u_char zs_read_csr(cs)
817 1.1 briggs struct zs_chanstate *cs;
818 1.1 briggs {
819 1.15 scottr register u_char val;
820 1.1 briggs
821 1.15 scottr val = *cs->cs_reg_csr;
822 1.15 scottr ZS_DELAY();
823 1.1 briggs /* make up for the fact CTS is wired backwards */
824 1.15 scottr val ^= ZSRR0_CTS;
825 1.15 scottr return val;
826 1.1 briggs }
827 1.1 briggs
828 1.15 scottr void zs_write_csr(cs, val)
829 1.1 briggs struct zs_chanstate *cs;
830 1.15 scottr u_char val;
831 1.1 briggs {
832 1.15 scottr /* Note, the csr does not write CTS... */
833 1.15 scottr *cs->cs_reg_csr = val;
834 1.1 briggs ZS_DELAY();
835 1.1 briggs }
836 1.1 briggs
837 1.15 scottr u_char zs_read_data(cs)
838 1.1 briggs struct zs_chanstate *cs;
839 1.1 briggs {
840 1.15 scottr register u_char val;
841 1.15 scottr
842 1.15 scottr val = *cs->cs_reg_data;
843 1.1 briggs ZS_DELAY();
844 1.15 scottr return val;
845 1.1 briggs }
846 1.1 briggs
847 1.1 briggs void zs_write_data(cs, val)
848 1.1 briggs struct zs_chanstate *cs;
849 1.1 briggs u_char val;
850 1.1 briggs {
851 1.1 briggs *cs->cs_reg_data = val;
852 1.1 briggs ZS_DELAY();
853 1.1 briggs }
854 1.1 briggs
855 1.1 briggs /****************************************************************
856 1.15 scottr * Console support functions (mac68k specific!)
857 1.15 scottr * Note: this code is allowed to know about the layout of
858 1.15 scottr * the chip registers, and uses that to keep things simple.
859 1.15 scottr * XXX - I think I like the mvme167 code better. -gwr
860 1.15 scottr * XXX - Well :-P :-) -wrs
861 1.1 briggs ****************************************************************/
862 1.1 briggs
863 1.1 briggs #define zscnpollc nullcnpollc
864 1.1 briggs cons_decl(zs);
865 1.1 briggs
866 1.1 briggs static void zs_putc __P((register volatile struct zschan *, int));
867 1.1 briggs static int zs_getc __P((register volatile struct zschan *));
868 1.1 briggs static void zscnsetup __P((void));
869 1.1 briggs extern int zsopen __P(( dev_t dev, int flags, int mode, struct proc *p));
870 1.1 briggs
871 1.1 briggs /*
872 1.1 briggs * Console functions.
873 1.1 briggs */
874 1.1 briggs
875 1.1 briggs /*
876 1.1 briggs * This code modled after the zs_setparam routine in zskgdb
877 1.1 briggs * It sets the console unit to a known state so we can output
878 1.1 briggs * correctly.
879 1.1 briggs */
880 1.1 briggs static void
881 1.1 briggs zscnsetup()
882 1.1 briggs {
883 1.15 scottr struct xzs_chanstate xcs;
884 1.15 scottr struct zs_chanstate *cs;
885 1.1 briggs struct zschan *zc;
886 1.1 briggs int tconst, s;
887 1.15 scottr
888 1.1 briggs /* Setup temporary chanstate. */
889 1.15 scottr bzero((caddr_t)&xcs, sizeof(xcs));
890 1.15 scottr cs = &xcs.xzs_cs;
891 1.1 briggs zc = zs_conschan;
892 1.15 scottr cs->cs_reg_csr = &zc->zc_csr;
893 1.15 scottr cs->cs_reg_data = &zc->zc_data;
894 1.15 scottr cs->cs_channel = zs_consunit;
895 1.15 scottr cs->cs_brg_clk = ZS_STD_BRG;
896 1.15 scottr
897 1.15 scottr bcopy(zs_init_reg, cs->cs_preg, 16);
898 1.15 scottr cs->cs_preg[5] |= ZSWR5_DTR | ZSWR5_RTS;
899 1.15 scottr cs->cs_preg[15] = ZSWR15_BREAK_IE;
900 1.15 scottr tconst = BPS_TO_TCONST(cs->cs_brg_clk,
901 1.15 scottr zs_defspeed[0][zs_consunit]);
902 1.15 scottr cs->cs_preg[12] = tconst;
903 1.15 scottr cs->cs_preg[13] = tconst >> 8;
904 1.15 scottr /* can't use zs_set_speed as we haven't set up the
905 1.15 scottr * signal sources, and it's not worth it for now
906 1.15 scottr */
907 1.15 scottr
908 1.15 scottr cs->cs_preg[9] &= ~ZSWR9_MASTER_IE;
909 1.15 scottr /* no interrupts until later, after attach. */
910 1.15 scottr s = splhigh();
911 1.15 scottr zs_loadchannelregs(cs);
912 1.15 scottr splx(s);
913 1.1 briggs }
914 1.1 briggs
915 1.1 briggs /*
916 1.1 briggs * zscnprobe is the routine which gets called as the kernel is trying to
917 1.1 briggs * figure out where the console should be. Each io driver which might
918 1.1 briggs * be the console (as defined in mac68k/conf.c) gets probed. The probe
919 1.1 briggs * fills in the consdev structure. Important parts are the device #,
920 1.1 briggs * and the console priority. Values are CN_DEAD (don't touch me),
921 1.1 briggs * CN_NORMAL (I'm here, but elsewhere might be better), CN_INTERNAL
922 1.1 briggs * (the video, better than CN_NORMAL), and CN_REMOTE (pick me!)
923 1.1 briggs *
924 1.1 briggs * As the mac's a bit different, we do extra work here. We mainly check
925 1.15 scottr * to see if we have serial echo going on. Also chould check for default
926 1.15 scottr * speeds.
927 1.1 briggs */
928 1.1 briggs void
929 1.1 briggs zscnprobe(struct consdev * cp)
930 1.1 briggs {
931 1.15 scottr extern u_long IOBase;
932 1.15 scottr int maj, unit, i;
933 1.1 briggs
934 1.15 scottr for (maj = 0; maj < nchrdev; maj++) {
935 1.15 scottr if (cdevsw[maj].d_open == zsopen) {
936 1.15 scottr break;
937 1.15 scottr }
938 1.15 scottr }
939 1.15 scottr if (maj != nchrdev) {
940 1.15 scottr cp->cn_pri = CN_NORMAL; /* Lower than CN_INTERNAL */
941 1.15 scottr if (mac68k_machine.serial_console != 0) {
942 1.15 scottr cp->cn_pri = CN_REMOTE; /* Higher than CN_INTERNAL */
943 1.15 scottr mac68k_machine.serial_boot_echo =0;
944 1.15 scottr }
945 1.15 scottr
946 1.15 scottr unit = (mac68k_machine.serial_console == 1) ? 0 : 1;
947 1.15 scottr zs_consunit = unit;
948 1.15 scottr zs_conschan = (struct zschan *) -1; /* dummy flag for zs_init() */
949 1.15 scottr
950 1.15 scottr mac68k_zsdev = cp->cn_dev = makedev(maj, unit);
951 1.15 scottr }
952 1.15 scottr if (mac68k_machine.serial_boot_echo) {
953 1.15 scottr /*
954 1.15 scottr * at this point, we know that we don't have a serial
955 1.15 scottr * console, but are doing echo
956 1.15 scottr */
957 1.15 scottr zs_conschan = (struct zschan *) -1; /* dummy flag for zs_init() */
958 1.1 briggs zs_consunit = 1;
959 1.1 briggs zs_hwflags[0][zs_consunit] = ZS_HWFLAG_CONSOLE;
960 1.15 scottr }
961 1.15 scottr
962 1.15 scottr if ((i = mac68k_machine.modem_d_speed) > 0) {
963 1.15 scottr if (zs_cn_check_speed(i))
964 1.15 scottr zs_defspeed[0][0] = i;
965 1.15 scottr }
966 1.15 scottr if ((i = mac68k_machine.print_d_speed) > 0) {
967 1.15 scottr if (zs_cn_check_speed(i))
968 1.15 scottr zs_defspeed[0][1] = i;
969 1.15 scottr }
970 1.15 scottr mac68k_set_io_offsets(IOBase);
971 1.15 scottr zs_init();
972 1.15 scottr /*
973 1.15 scottr * zsinit will set up the addresses of the scc. It will also, if
974 1.15 scottr * zs_conschan != 0, calculate the new address of the conschan for
975 1.15 scottr * unit zs_consunit. So if we are (or think we are) going to use the
976 1.15 scottr * chip for console I/O, we just set up the internal addresses for it.
977 1.15 scottr *
978 1.15 scottr * Now turn off interrupts for the chip. Note: this code piece is the
979 1.15 scottr * only vestage of the NetBSD 1.0 ser driver. :-)
980 1.15 scottr */
981 1.15 scottr sccA[2] = 9; sccA[2] = 0; /* write 0 to register 9, clearing MIE */
982 1.15 scottr
983 1.15 scottr if (mac68k_machine.serial_boot_echo)
984 1.15 scottr zscnsetup();
985 1.15 scottr return;
986 1.1 briggs }
987 1.1 briggs
988 1.1 briggs void
989 1.1 briggs zscninit(struct consdev * cp)
990 1.1 briggs {
991 1.1 briggs
992 1.7 scottr zs_hwflags[0][zs_consunit] = ZS_HWFLAG_CONSOLE;
993 1.15 scottr /*
994 1.1 briggs * zsinit will set up the addresses of the scc. It will also, if
995 1.1 briggs * zs_conschan != 0, calculate the new address of the conschan for
996 1.1 briggs * unit zs_consunit. So zs_init implicitly sets zs_conschan to the right
997 1.1 briggs * number. :-)
998 1.15 scottr */
999 1.15 scottr zscnsetup();
1000 1.15 scottr printf("\nNetBSD/mac68k console\n");
1001 1.1 briggs }
1002 1.1 briggs
1003 1.1 briggs
1004 1.1 briggs /*
1005 1.1 briggs * Polled input char.
1006 1.1 briggs */
1007 1.1 briggs static int
1008 1.1 briggs zs_getc(zc)
1009 1.1 briggs register volatile struct zschan *zc;
1010 1.1 briggs {
1011 1.1 briggs register int s, c, rr0;
1012 1.1 briggs
1013 1.1 briggs s = splhigh();
1014 1.1 briggs /* Wait for a character to arrive. */
1015 1.1 briggs do {
1016 1.1 briggs rr0 = zc->zc_csr;
1017 1.1 briggs ZS_DELAY();
1018 1.1 briggs } while ((rr0 & ZSRR0_RX_READY) == 0);
1019 1.1 briggs
1020 1.1 briggs c = zc->zc_data;
1021 1.1 briggs ZS_DELAY();
1022 1.1 briggs splx(s);
1023 1.1 briggs
1024 1.1 briggs /*
1025 1.1 briggs * This is used by the kd driver to read scan codes,
1026 1.1 briggs * so don't translate '\r' ==> '\n' here...
1027 1.1 briggs */
1028 1.1 briggs return (c);
1029 1.1 briggs }
1030 1.1 briggs
1031 1.1 briggs /*
1032 1.1 briggs * Polled output char.
1033 1.1 briggs */
1034 1.1 briggs static void
1035 1.1 briggs zs_putc(zc, c)
1036 1.1 briggs register volatile struct zschan *zc;
1037 1.1 briggs int c;
1038 1.1 briggs {
1039 1.1 briggs register int s, rr0;
1040 1.1 briggs register long wait = 0;
1041 1.1 briggs
1042 1.1 briggs s = splhigh();
1043 1.1 briggs /* Wait for transmitter to become ready. */
1044 1.1 briggs do {
1045 1.1 briggs rr0 = zc->zc_csr;
1046 1.1 briggs ZS_DELAY();
1047 1.1 briggs } while (((rr0 & ZSRR0_TX_READY) == 0) && (wait++ < 1000000));
1048 1.1 briggs
1049 1.1 briggs if ((rr0 & ZSRR0_TX_READY) != 0) {
1050 1.1 briggs zc->zc_data = c;
1051 1.1 briggs ZS_DELAY();
1052 1.1 briggs }
1053 1.1 briggs splx(s);
1054 1.1 briggs }
1055 1.1 briggs
1056 1.1 briggs
1057 1.1 briggs /*
1058 1.1 briggs * Polled console input putchar.
1059 1.1 briggs */
1060 1.1 briggs int
1061 1.1 briggs zscngetc(dev)
1062 1.1 briggs dev_t dev;
1063 1.1 briggs {
1064 1.1 briggs register volatile struct zschan *zc = zs_conschan;
1065 1.1 briggs register int c;
1066 1.1 briggs
1067 1.1 briggs c = zs_getc(zc);
1068 1.1 briggs return (c);
1069 1.1 briggs }
1070 1.1 briggs
1071 1.1 briggs /*
1072 1.1 briggs * Polled console output putchar.
1073 1.1 briggs */
1074 1.1 briggs void
1075 1.1 briggs zscnputc(dev, c)
1076 1.1 briggs dev_t dev;
1077 1.1 briggs int c;
1078 1.1 briggs {
1079 1.1 briggs register volatile struct zschan *zc = zs_conschan;
1080 1.1 briggs
1081 1.1 briggs zs_putc(zc, c);
1082 1.1 briggs }
1083 1.1 briggs
1084 1.1 briggs
1085 1.1 briggs
1086 1.1 briggs /*
1087 1.1 briggs * Handle user request to enter kernel debugger.
1088 1.1 briggs */
1089 1.1 briggs void
1090 1.15 scottr zs_abort(cs)
1091 1.15 scottr struct zs_chanstate *cs;
1092 1.1 briggs {
1093 1.15 scottr volatile struct zschan *zc = zs_conschan;
1094 1.1 briggs int rr0;
1095 1.1 briggs register long wait = 0;
1096 1.8 scottr
1097 1.15 scottr if (zs_cons_canabort == 0)
1098 1.8 scottr return;
1099 1.1 briggs
1100 1.1 briggs /* Wait for end of break to avoid PROM abort. */
1101 1.1 briggs do {
1102 1.1 briggs rr0 = zc->zc_csr;
1103 1.1 briggs ZS_DELAY();
1104 1.1 briggs } while ((rr0 & ZSRR0_BREAK) && (wait++ < ZSABORT_DELAY));
1105 1.1 briggs
1106 1.1 briggs if (wait > ZSABORT_DELAY) {
1107 1.15 scottr zs_cons_canabort = 0;
1108 1.1 briggs /* If we time out, turn off the abort ability! */
1109 1.1 briggs }
1110 1.1 briggs
1111 1.1 briggs Debugger();
1112 1.1 briggs }
1113 1.15 scottr
1114