Home | History | Annotate | Line # | Download | only in dev
zs.c revision 1.55
      1  1.55        ad /*	$NetBSD: zs.c,v 1.55 2007/12/03 15:33:52 ad Exp $	*/
      2   1.1    briggs 
      3   1.1    briggs /*
      4  1.21  wrstuden  * Copyright (c) 1996-1998 Bill Studenmund
      5   1.1    briggs  * Copyright (c) 1995 Gordon W. Ross
      6   1.1    briggs  * All rights reserved.
      7   1.1    briggs  *
      8   1.1    briggs  * Redistribution and use in source and binary forms, with or without
      9   1.1    briggs  * modification, are permitted provided that the following conditions
     10   1.1    briggs  * are met:
     11   1.1    briggs  * 1. Redistributions of source code must retain the above copyright
     12   1.1    briggs  *    notice, this list of conditions and the following disclaimer.
     13   1.1    briggs  * 2. Redistributions in binary form must reproduce the above copyright
     14   1.1    briggs  *    notice, this list of conditions and the following disclaimer in the
     15   1.1    briggs  *    documentation and/or other materials provided with the distribution.
     16   1.1    briggs  * 3. The name of the author may not be used to endorse or promote products
     17   1.1    briggs  *    derived from this software without specific prior written permission.
     18   1.1    briggs  * 4. All advertising materials mentioning features or use of this software
     19   1.1    briggs  *    must display the following acknowledgement:
     20   1.1    briggs  *      This product includes software developed by Gordon Ross
     21   1.1    briggs  *
     22   1.1    briggs  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     23   1.1    briggs  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     24   1.1    briggs  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     25   1.1    briggs  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     26   1.1    briggs  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     27   1.1    briggs  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     28   1.1    briggs  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     29   1.1    briggs  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     30   1.1    briggs  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     31   1.1    briggs  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     32   1.1    briggs  */
     33   1.1    briggs 
     34   1.1    briggs /*
     35   1.1    briggs  * Zilog Z8530 Dual UART driver (machine-dependent part)
     36   1.1    briggs  *
     37   1.1    briggs  * Runs two serial lines per chip using slave drivers.
     38   1.1    briggs  * Plain tty/async lines use the zs_async slave.
     39   1.1    briggs  * Sun keyboard/mouse uses the zs_kbd/zs_ms slaves.
     40  1.15    scottr  * Other ports use their own mice & keyboard slaves.
     41  1.15    scottr  *
     42  1.15    scottr  * Credits & history:
     43  1.15    scottr  *
     44  1.15    scottr  * With NetBSD 1.1, port-mac68k started using a port of the port-sparc
     45  1.15    scottr  * (port-sun3?) zs.c driver (which was in turn based on code in the
     46  1.15    scottr  * Berkeley 4.4 Lite release). Bill Studenmund did the port, with
     47  1.44    keihan  * help from Allen Briggs and Gordon Ross <gwr (at) NetBSD.org>. Noud de
     48  1.15    scottr  * Brouwer field-tested the driver at a local ISP.
     49  1.15    scottr  *
     50  1.51       wiz  * Bill Studenmund and Gordon Ross then ported the machine-independent
     51  1.15    scottr  * z8530 driver to work with port-mac68k. NetBSD 1.2 contained an
     52  1.15    scottr  * intermediate version (mac68k using a local, patched version of
     53  1.15    scottr  * the m.i. drivers), with NetBSD 1.3 containing a full version.
     54   1.1    briggs  */
     55  1.43     lukem 
     56  1.43     lukem #include <sys/cdefs.h>
     57  1.55        ad __KERNEL_RCSID(0, "$NetBSD: zs.c,v 1.55 2007/12/03 15:33:52 ad Exp $");
     58  1.23  jonathan 
     59  1.23  jonathan #include "opt_ddb.h"
     60  1.27    scottr #include "opt_mac68k.h"
     61   1.1    briggs 
     62   1.1    briggs #include <sys/param.h>
     63   1.1    briggs #include <sys/systm.h>
     64   1.1    briggs #include <sys/proc.h>
     65   1.1    briggs #include <sys/device.h>
     66   1.1    briggs #include <sys/conf.h>
     67   1.1    briggs #include <sys/file.h>
     68   1.1    briggs #include <sys/ioctl.h>
     69   1.1    briggs #include <sys/tty.h>
     70   1.1    briggs #include <sys/time.h>
     71   1.1    briggs #include <sys/kernel.h>
     72   1.1    briggs #include <sys/syslog.h>
     73  1.55        ad #include <sys/cpu.h>
     74  1.55        ad #include <sys/intr.h>
     75   1.1    briggs 
     76  1.20    scottr #include <machine/autoconf.h>
     77  1.24    scottr #include <machine/psc.h>
     78  1.20    scottr #include <machine/viareg.h>
     79  1.20    scottr 
     80   1.1    briggs #include <dev/cons.h>
     81  1.15    scottr #include <dev/ic/z8530reg.h>
     82   1.1    briggs #include <machine/z8530var.h>
     83  1.20    scottr #include <mac68k/dev/zs_cons.h>
     84   1.1    briggs 
     85  1.15    scottr /* Are these in a header file anywhere? */
     86  1.15    scottr /* Booter flags interface */
     87  1.15    scottr #define ZSMAC_RAW	0x01
     88  1.15    scottr #define ZSMAC_LOCALTALK	0x02
     89  1.29   mycroft 
     90  1.29   mycroft #define	PCLK	(9600 * 384)
     91  1.15    scottr 
     92  1.15    scottr /*
     93  1.15    scottr  * Some warts needed by z8530tty.c -
     94  1.15    scottr  */
     95  1.15    scottr int zs_def_cflag = (CREAD | CS8 | HUPCL);
     96  1.15    scottr 
     97   1.1    briggs /*
     98  1.15    scottr  * abort detection on console will now timeout after iterating on a loop
     99  1.15    scottr  * the following # of times. Cheep hack. Also, abort detection is turned
    100  1.15    scottr  * off after a timeout (i.e. maybe there's not a terminal hooked up).
    101   1.1    briggs  */
    102  1.15    scottr #define ZSABORT_DELAY 3000000
    103   1.1    briggs 
    104   1.1    briggs /*
    105   1.1    briggs  * Define interrupt levels.
    106   1.1    briggs  */
    107  1.15    scottr #define ZSHARD_PRI	4	/* Wired on the CPU board... */
    108  1.15    scottr /*
    109  1.15    scottr  * Serial port cards with zs chips on them are actually at the
    110  1.15    scottr  * NuBus interrupt level, which is lower than 4. But blocking
    111  1.15    scottr  * level 4 interrupts will block those interrupts too, so level
    112  1.15    scottr  * 4 is fine.
    113  1.15    scottr  */
    114   1.1    briggs 
    115   1.1    briggs /* The layout of this is hardware-dependent (padding, order). */
    116   1.1    briggs struct zschan {
    117   1.1    briggs 	volatile u_char	zc_csr;		/* ctrl,status, and indirect access */
    118   1.1    briggs 	u_char		zc_xxx0;
    119  1.15    scottr 	u_char		zc_xxx1;	/* part of the other channel lives here! */
    120  1.15    scottr 	u_char		zc_xxx2;	/* Yea Apple! */
    121   1.1    briggs 	volatile u_char	zc_data;	/* data */
    122   1.1    briggs 	u_char		zc_xxx3;
    123   1.1    briggs 	u_char		zc_xxx4;
    124   1.1    briggs 	u_char		zc_xxx5;
    125   1.1    briggs };
    126   1.1    briggs 
    127   1.1    briggs /* Flags from cninit() */
    128  1.47       chs static int zs_hwflags[2];
    129   1.1    briggs /* Default speed for each channel */
    130  1.47       chs static int zs_defspeed[2] = {
    131  1.47       chs 	9600,	 	/* tty00 */
    132  1.47       chs 	9600,		/* tty01 */
    133   1.1    briggs };
    134   1.1    briggs /* console stuff */
    135  1.46       chs void	*zs_conschan;
    136  1.15    scottr int	zs_consunit;
    137  1.15    scottr #ifdef	ZS_CONSOLE_ABORT
    138  1.15    scottr int	zs_cons_canabort = 1;
    139  1.15    scottr #else
    140  1.15    scottr int	zs_cons_canabort = 0;
    141  1.15    scottr #endif /* ZS_CONSOLE_ABORT*/
    142  1.15    scottr /* device to which the console is attached--if serial. */
    143   1.1    briggs dev_t	mac68k_zsdev;
    144  1.15    scottr /* Mac stuff */
    145  1.45  christos extern volatile unsigned char *sccA;
    146   1.1    briggs 
    147  1.46       chs int	zs_cn_check_speed(int);
    148  1.15    scottr 
    149  1.15    scottr /*
    150  1.15    scottr  * Even though zsparam will set up the clock multiples, etc., we
    151  1.15    scottr  * still set them here as: 1) mice & keyboards don't use zsparam,
    152  1.15    scottr  * and 2) the console stuff uses these defaults before device
    153  1.15    scottr  * attach.
    154  1.15    scottr  */
    155  1.15    scottr 
    156  1.15    scottr static u_char zs_init_reg[16] = {
    157  1.15    scottr 	0,	/* 0: CMD (reset, etc.) */
    158  1.15    scottr 	0,	/* 1: No interrupts yet. */
    159  1.15    scottr 	0x18 + ZSHARD_PRI,	/* IVECT */
    160  1.15    scottr 	ZSWR3_RX_8 | ZSWR3_RX_ENABLE,
    161  1.15    scottr 	ZSWR4_CLK_X16 | ZSWR4_ONESB | ZSWR4_EVENP,
    162  1.15    scottr 	ZSWR5_TX_8 | ZSWR5_TX_ENABLE,
    163  1.15    scottr 	0,	/* 6: TXSYNC/SYNCLO */
    164  1.15    scottr 	0,	/* 7: RXSYNC/SYNCHI */
    165  1.15    scottr 	0,	/* 8: alias for data port */
    166  1.15    scottr 	ZSWR9_MASTER_IE,
    167  1.15    scottr 	0,	/*10: Misc. TX/RX control bits */
    168  1.15    scottr 	ZSWR11_TXCLK_BAUD | ZSWR11_RXCLK_BAUD,
    169  1.29   mycroft 	((PCLK/32)/9600)-2,	/*12: BAUDLO (default=9600) */
    170  1.29   mycroft 	0,			/*13: BAUDHI (default=9600) */
    171  1.30  wrstuden 	ZSWR14_BAUD_ENA,
    172  1.28   mycroft 	ZSWR15_BREAK_IE,
    173  1.15    scottr };
    174   1.1    briggs 
    175  1.20    scottr struct zschan *
    176  1.47       chs zs_get_chan_addr(int channel)
    177   1.1    briggs {
    178   1.1    briggs 	char *addr;
    179   1.1    briggs 	struct zschan *zc;
    180   1.1    briggs 
    181  1.48       jmc 	addr = (char *)__UNVOLATILE(sccA);
    182   1.1    briggs 	if (channel == 0) {
    183  1.20    scottr 		zc = (struct zschan *)(addr + 2);
    184   1.1    briggs 		/* handle the fact the ports are intertwined. */
    185   1.1    briggs 	} else {
    186   1.1    briggs 		zc = (struct zschan *)(addr);
    187   1.1    briggs 	}
    188   1.1    briggs 	return (zc);
    189   1.1    briggs }
    190   1.1    briggs 
    191   1.1    briggs 
    192   1.1    briggs /* Find PROM mappings (for console support). */
    193  1.15    scottr int zsinited = 0; /* 0 = not, 1 = inited, not attached, 2= attached */
    194   1.1    briggs 
    195   1.1    briggs void
    196   1.1    briggs zs_init()
    197   1.1    briggs {
    198   1.1    briggs 	zsinited = 1;
    199   1.1    briggs 	if (zs_conschan != 0){ /* we might have moved io under the console */
    200  1.47       chs 		zs_conschan = zs_get_chan_addr(zs_consunit);
    201   1.1    briggs 		/* so recalc the console port */
    202   1.1    briggs 	}
    203   1.1    briggs }
    204   1.1    briggs 
    205   1.1    briggs 
    206   1.1    briggs /****************************************************************
    207   1.1    briggs  * Autoconfig
    208   1.1    briggs  ****************************************************************/
    209   1.1    briggs 
    210   1.1    briggs /* Definition of the driver for autoconfig. */
    211  1.46       chs static int	zsc_match(struct device *, struct cfdata *, void *);
    212  1.46       chs static void	zsc_attach(struct device *, struct device *, void *);
    213  1.46       chs static int	zsc_print(void *, const char *);
    214   1.1    briggs 
    215  1.39   thorpej CFATTACH_DECL(zsc, sizeof(struct zsc_softc),
    216  1.39   thorpej     zsc_match, zsc_attach, NULL, NULL);
    217   1.1    briggs 
    218  1.19   thorpej extern struct cfdriver zsc_cd;
    219   1.1    briggs 
    220  1.46       chs int zshard(void *);
    221   1.1    briggs 
    222   1.1    briggs /*
    223   1.1    briggs  * Is the zs chip present?
    224   1.1    briggs  */
    225   1.1    briggs static int
    226  1.46       chs zsc_match(struct device *parent, struct cfdata *cf, void *aux)
    227   1.1    briggs {
    228  1.47       chs 	if (zsinited == 2)
    229  1.47       chs 		return 0;
    230  1.47       chs 
    231   1.1    briggs 	return 1;
    232   1.1    briggs }
    233   1.1    briggs 
    234   1.1    briggs /*
    235   1.1    briggs  * Attach a found zs.
    236   1.1    briggs  *
    237   1.1    briggs  * Match slave number to zs unit number, so that misconfiguration will
    238   1.1    briggs  * not set up the keyboard as ttya, etc.
    239   1.1    briggs  */
    240   1.1    briggs static void
    241  1.46       chs zsc_attach(struct device *parent, struct device *self, void *aux)
    242   1.1    briggs {
    243   1.1    briggs 	struct zsc_softc *zsc = (void *) self;
    244   1.1    briggs 	struct zsc_attach_args zsc_args;
    245   1.1    briggs 	volatile struct zschan *zc;
    246  1.15    scottr 	struct xzs_chanstate *xcs;
    247   1.1    briggs 	struct zs_chanstate *cs;
    248  1.47       chs 	int s, chip, theflags, channel;
    249   1.1    briggs 
    250  1.15    scottr 	if (!zsinited)
    251  1.15    scottr 		zs_init();
    252   1.1    briggs 	zsinited = 2;
    253   1.1    briggs 
    254  1.15    scottr 	chip = 0; /* We'll deal with chip types post 1.2 */
    255  1.15    scottr 	printf(" chip type %d \n",chip);
    256  1.15    scottr 
    257   1.1    briggs 	/*
    258   1.1    briggs 	 * Initialize software state for each channel.
    259   1.1    briggs 	 */
    260   1.1    briggs 	for (channel = 0; channel < 2; channel++) {
    261  1.15    scottr 		zsc_args.channel = channel;
    262  1.47       chs 		zsc_args.hwflags = zs_hwflags[channel];
    263  1.15    scottr 		xcs = &zsc->xzsc_xcs_store[channel];
    264  1.15    scottr 		cs  = &xcs->xzs_cs;
    265  1.15    scottr 		zsc->zsc_cs[channel] = cs;
    266  1.15    scottr 
    267  1.54        ad 		zs_lock_init(cs);
    268  1.15    scottr 		cs->cs_channel = channel;
    269  1.15    scottr 		cs->cs_private = NULL;
    270  1.15    scottr 		cs->cs_ops = &zsops_null;
    271   1.1    briggs 
    272  1.47       chs 		zc = zs_get_chan_addr(channel);
    273   1.1    briggs 		cs->cs_reg_csr  = &zc->zc_csr;
    274   1.1    briggs 		cs->cs_reg_data = &zc->zc_data;
    275   1.1    briggs 
    276  1.46       chs 		memcpy(cs->cs_creg, zs_init_reg, 16);
    277  1.46       chs 		memcpy(cs->cs_preg, zs_init_reg, 16);
    278   1.1    briggs 
    279  1.15    scottr 		/* Current BAUD rate generator clock. */
    280  1.29   mycroft 		cs->cs_brg_clk = PCLK / 16;	/* RTxC is 230400*16, so use 230400 */
    281  1.47       chs 		cs->cs_defspeed = zs_defspeed[channel];
    282  1.15    scottr 		cs->cs_defcflag = zs_def_cflag;
    283  1.18  wrstuden 
    284  1.18  wrstuden 		/* Make these correspond to cs_defcflag (-crtscts) */
    285  1.18  wrstuden 		cs->cs_rr0_dcd = ZSRR0_DCD;
    286  1.18  wrstuden 		cs->cs_rr0_cts = 0;
    287  1.18  wrstuden 		cs->cs_wr5_dtr = ZSWR5_DTR;
    288  1.18  wrstuden 		cs->cs_wr5_rts = 0;
    289  1.18  wrstuden 
    290  1.15    scottr #ifdef __notyet__
    291  1.15    scottr 		cs->cs_slave_type = ZS_SLAVE_NONE;
    292  1.15    scottr #endif
    293   1.1    briggs 
    294  1.15    scottr 		/* Define BAUD rate stuff. */
    295  1.29   mycroft 		xcs->cs_clocks[0].clk = PCLK;
    296  1.32    scottr 		xcs->cs_clocks[0].flags = ZSC_RTXBRG | ZSC_RTXDIV;
    297  1.15    scottr 		xcs->cs_clocks[1].flags =
    298  1.15    scottr 			ZSC_RTXBRG | ZSC_RTXDIV | ZSC_VARIABLE | ZSC_EXTERN;
    299  1.15    scottr 		xcs->cs_clocks[2].flags = ZSC_TRXDIV | ZSC_VARIABLE;
    300  1.15    scottr 		xcs->cs_clock_count = 3;
    301  1.15    scottr 		if (channel == 0) {
    302  1.15    scottr 			theflags = mac68k_machine.modem_flags;
    303  1.15    scottr 			xcs->cs_clocks[1].clk = mac68k_machine.modem_dcd_clk;
    304  1.15    scottr 			xcs->cs_clocks[2].clk = mac68k_machine.modem_cts_clk;
    305  1.15    scottr 		} else {
    306  1.15    scottr 			theflags = mac68k_machine.print_flags;
    307  1.15    scottr 			xcs->cs_clocks[1].flags = ZSC_VARIABLE;
    308  1.15    scottr 			/*
    309  1.15    scottr 			 * Yes, we aren't defining ANY clock source enables for the
    310  1.15    scottr 			 * printer's DCD clock in. The hardware won't let us
    311  1.15    scottr 			 * use it. But a clock will freak out the chip, so we
    312  1.15    scottr 			 * let you set it, telling us to bar interrupts on the line.
    313  1.15    scottr 			 */
    314  1.15    scottr 			xcs->cs_clocks[1].clk = mac68k_machine.print_dcd_clk;
    315  1.15    scottr 			xcs->cs_clocks[2].clk = mac68k_machine.print_cts_clk;
    316  1.15    scottr 		}
    317  1.15    scottr 		if (xcs->cs_clocks[1].clk)
    318  1.15    scottr 			zsc_args.hwflags |= ZS_HWFLAG_NO_DCD;
    319  1.15    scottr 		if (xcs->cs_clocks[2].clk)
    320  1.15    scottr 			zsc_args.hwflags |= ZS_HWFLAG_NO_CTS;
    321  1.15    scottr 
    322  1.15    scottr 		printf("zsc%d channel %d: d_speed %6d DCD clk %ld CTS clk %ld",
    323  1.50   thorpej 				device_unit(self), channel, cs->cs_defspeed,
    324  1.15    scottr 				xcs->cs_clocks[1].clk, xcs->cs_clocks[2].clk);
    325  1.15    scottr 
    326  1.15    scottr 		/* Set defaults in our "extended" chanstate. */
    327  1.15    scottr 		xcs->cs_csource = 0;
    328  1.15    scottr 		xcs->cs_psource = 0;
    329  1.15    scottr 		xcs->cs_cclk_flag = 0;  /* Nothing fancy by default */
    330  1.15    scottr 		xcs->cs_pclk_flag = 0;
    331  1.15    scottr 
    332  1.15    scottr 		if (theflags & ZSMAC_RAW) {
    333  1.15    scottr 			zsc_args.hwflags |= ZS_HWFLAG_RAW;
    334  1.15    scottr 			printf(" (raw defaults)");
    335  1.15    scottr 		}
    336   1.1    briggs 
    337  1.15    scottr 		/*
    338  1.15    scottr 		 * XXX - This might be better done with a "stub" driver
    339  1.15    scottr 		 * (to replace zstty) that ignores LocalTalk for now.
    340  1.15    scottr 		 */
    341  1.15    scottr 		if (theflags & ZSMAC_LOCALTALK) {
    342  1.15    scottr 			printf(" shielding from LocalTalk");
    343  1.15    scottr 			cs->cs_defspeed = 1;
    344  1.15    scottr 			cs->cs_creg[ZSRR_BAUDLO] = cs->cs_preg[ZSRR_BAUDLO] = 0xff;
    345  1.15    scottr 			cs->cs_creg[ZSRR_BAUDHI] = cs->cs_preg[ZSRR_BAUDHI] = 0xff;
    346  1.15    scottr 			zs_write_reg(cs, ZSRR_BAUDLO, 0xff);
    347  1.15    scottr 			zs_write_reg(cs, ZSRR_BAUDHI, 0xff);
    348  1.15    scottr 			/*
    349  1.15    scottr 			 * If we might have LocalTalk, then make sure we have the
    350  1.15    scottr 			 * Baud rate low-enough to not do any damage.
    351  1.15    scottr 			 */
    352  1.15    scottr 		}
    353   1.1    briggs 
    354   1.1    briggs 		/*
    355  1.15    scottr 		 * We used to disable chip interrupts here, but we now
    356  1.15    scottr 		 * do that in zscnprobe, just in case MacOS left the chip on.
    357   1.1    briggs 		 */
    358   1.1    briggs 
    359  1.15    scottr 		xcs->cs_chip = chip;
    360  1.15    scottr 
    361  1.15    scottr 		/* Stash away a copy of the final H/W flags. */
    362  1.15    scottr 		xcs->cs_hwflags = zsc_args.hwflags;
    363  1.15    scottr 
    364  1.15    scottr 		printf("\n");
    365   1.1    briggs 
    366   1.1    briggs 		/*
    367   1.1    briggs 		 * Look for a child driver for this channel.
    368   1.1    briggs 		 * The child attach will setup the hardware.
    369   1.1    briggs 		 */
    370  1.15    scottr 		if (!config_found(self, (void *)&zsc_args, zsc_print)) {
    371   1.1    briggs 			/* No sub-driver.  Just reset it. */
    372  1.15    scottr 			u_char reset = (channel == 0) ?
    373   1.1    briggs 				ZSWR9_A_RESET : ZSWR9_B_RESET;
    374   1.1    briggs 			s = splzs();
    375   1.1    briggs 			zs_write_reg(cs,  9, reset);
    376   1.1    briggs 			splx(s);
    377   1.1    briggs 		}
    378   1.1    briggs 	}
    379   1.1    briggs 
    380  1.24    scottr 	if (current_mac_model->class == MACH_CLASSAV) {
    381  1.26    scottr 		add_psc_lev4_intr(PSCINTR_SCCA, zshard, zsc);
    382  1.26    scottr 		add_psc_lev4_intr(PSCINTR_SCCB, zshard, zsc);
    383  1.24    scottr 	} else {
    384  1.24    scottr 		intr_establish(zshard, zsc, ZSHARD_PRI);
    385  1.24    scottr 	}
    386  1.55        ad 	zsc->zsc_softintr_cookie = softint_establish(SOFTINT_SERIAL,
    387  1.53   tsutsui 	    (void (*)(void *))zsc_intr_soft, zsc);
    388  1.24    scottr 
    389  1.22  wrstuden 	/* Now safe to enable interrupts. */
    390  1.15    scottr 
    391   1.1    briggs 	/*
    392   1.1    briggs 	 * Set the master interrupt enable and interrupt vector.
    393   1.1    briggs 	 * (common to both channels, do it on A)
    394   1.1    briggs 	 */
    395  1.15    scottr 	cs = zsc->zsc_cs[0];
    396   1.1    briggs 	s = splzs();
    397   1.1    briggs 	/* interrupt vector */
    398   1.1    briggs 	zs_write_reg(cs, 2, zs_init_reg[2]);
    399   1.1    briggs 	/* master interrupt control (enable) */
    400   1.1    briggs 	zs_write_reg(cs, 9, zs_init_reg[9]);
    401   1.1    briggs 	splx(s);
    402   1.1    briggs }
    403   1.1    briggs 
    404  1.15    scottr static int
    405  1.46       chs zsc_print(void *aux, const char *name)
    406  1.15    scottr {
    407  1.15    scottr 	struct zsc_attach_args *args = aux;
    408  1.15    scottr 
    409  1.15    scottr 	if (name != NULL)
    410  1.40   thorpej 		aprint_normal("%s: ", name);
    411   1.3    briggs 
    412  1.15    scottr 	if (args->channel != -1)
    413  1.40   thorpej 		aprint_normal(" channel %d", args->channel);
    414   1.1    briggs 
    415  1.15    scottr 	return UNCONF;
    416   1.1    briggs }
    417   1.1    briggs 
    418   1.1    briggs int
    419  1.52  christos zsmdioctl(struct zs_chanstate *cs, u_long cmd, void *data)
    420   1.1    briggs {
    421  1.15    scottr 	switch (cmd) {
    422  1.15    scottr 	default:
    423  1.35    atatat 		return (EPASSTHROUGH);
    424  1.15    scottr 	}
    425  1.15    scottr 	return (0);
    426   1.1    briggs }
    427   1.1    briggs 
    428   1.1    briggs void
    429  1.46       chs zsmd_setclock(struct zs_chanstate *cs)
    430   1.1    briggs {
    431  1.15    scottr 	struct xzs_chanstate *xcs = (void *)cs;
    432  1.15    scottr 
    433   1.4    briggs 	if (cs->cs_channel != 0)
    434   1.4    briggs 		return;
    435  1.15    scottr 
    436   1.4    briggs 	/*
    437   1.4    briggs 	 * If the new clock has the external bit set, then select the
    438   1.4    briggs 	 * external source.
    439   1.4    briggs 	 */
    440  1.15    scottr 	via_set_modem((xcs->cs_pclk_flag & ZSC_EXTERN) ? 1 : 0);
    441   1.1    briggs }
    442   1.1    briggs 
    443  1.15    scottr /*
    444  1.24    scottr  * Do the minimum work to pull data off of the chip and queue it up
    445  1.24    scottr  * for later processing.
    446  1.15    scottr  */
    447   1.1    briggs int
    448  1.46       chs zshard(void *arg)
    449   1.1    briggs {
    450  1.24    scottr 	struct zsc_softc *zsc = (struct zsc_softc *)arg;
    451  1.24    scottr 	int rval;
    452  1.24    scottr 
    453  1.24    scottr 	if (zsc == NULL)
    454  1.24    scottr 		return 0;
    455  1.15    scottr 
    456  1.25    scottr 	rval = zsc_intr_hard(zsc);
    457  1.24    scottr 	if ((zsc->zsc_cs[0]->cs_softreq) || (zsc->zsc_cs[1]->cs_softreq)) {
    458  1.55        ad 		softint_schedule(zsc->zsc_softintr_cookie);
    459   1.1    briggs 	}
    460   1.1    briggs 	return (rval);
    461   1.1    briggs }
    462   1.1    briggs 
    463  1.15    scottr #ifndef ZS_TOLERANCE
    464  1.15    scottr #define ZS_TOLERANCE 51
    465  1.15    scottr /* 5% in tenths of a %, plus 1 so that exactly 5% will be ok. */
    466  1.15    scottr #endif
    467  1.15    scottr 
    468  1.15    scottr /*
    469  1.15    scottr  * check out a rate for acceptability from the internal clock
    470  1.15    scottr  * source. Used in console config to validate a requested
    471  1.15    scottr  * default speed. Placed here so that all the speed checking code is
    472  1.15    scottr  * in one place.
    473  1.15    scottr  *
    474  1.15    scottr  * != 0 means ok.
    475  1.15    scottr  */
    476  1.15    scottr int
    477  1.46       chs zs_cn_check_speed(int bps)
    478  1.15    scottr {
    479  1.15    scottr 	int tc, rate;
    480  1.15    scottr 
    481  1.29   mycroft 	tc = BPS_TO_TCONST(PCLK / 16, bps);
    482  1.15    scottr 	if (tc < 0)
    483  1.15    scottr 		return 0;
    484  1.29   mycroft 	rate = TCONST_TO_BPS(PCLK / 16, tc);
    485  1.15    scottr 	if (ZS_TOLERANCE > abs(((rate - bps)*1000)/bps))
    486  1.15    scottr 		return 1;
    487  1.15    scottr 	else
    488  1.15    scottr 		return 0;
    489  1.15    scottr }
    490  1.15    scottr 
    491  1.15    scottr /*
    492  1.15    scottr  * Search through the signal sources in the channel, and
    493  1.15    scottr  * pick the best one for the baud rate requested. Return
    494  1.15    scottr  * a -1 if not achievable in tolerance. Otherwise return 0
    495  1.15    scottr  * and fill in the values.
    496  1.15    scottr  *
    497  1.15    scottr  * This routine draws inspiration from the Atari port's zs.c
    498  1.15    scottr  * driver in NetBSD 1.1 which did the same type of source switching.
    499  1.15    scottr  * Tolerance code inspired by comspeed routine in isa/com.c.
    500  1.15    scottr  *
    501  1.15    scottr  * By Bill Studenmund, 1996-05-12
    502  1.15    scottr  */
    503  1.15    scottr int
    504  1.46       chs zs_set_speed(struct zs_chanstate *cs, int bps)
    505  1.15    scottr {
    506  1.15    scottr 	struct xzs_chanstate *xcs = (void *) cs;
    507  1.15    scottr 	int i, tc, tc0 = 0, tc1, s, sf = 0;
    508  1.15    scottr 	int src, rate0, rate1, err, tol;
    509  1.15    scottr 
    510  1.15    scottr 	if (bps == 0)
    511  1.15    scottr 		return (0);
    512  1.15    scottr 
    513  1.15    scottr 	src = -1;		/* no valid source yet */
    514  1.15    scottr 	tol = ZS_TOLERANCE;
    515  1.15    scottr 
    516  1.15    scottr 	/*
    517  1.15    scottr 	 * Step through all the sources and see which one matches
    518  1.15    scottr 	 * the best. A source has to match BETTER than tol to be chosen.
    519  1.15    scottr 	 * Thus if two sources give the same error, the first one will be
    520  1.15    scottr 	 * chosen. Also, allow for the possability that one source might run
    521  1.15    scottr 	 * both the BRG and the direct divider (i.e. RTxC).
    522  1.15    scottr 	 */
    523  1.15    scottr 	for (i=0; i < xcs->cs_clock_count; i++) {
    524  1.15    scottr 		if (xcs->cs_clocks[i].clk <= 0)
    525  1.34       wiz 			continue;	/* skip non-existent or bad clocks */
    526  1.15    scottr 		if (xcs->cs_clocks[i].flags & ZSC_BRG) {
    527  1.15    scottr 			/* check out BRG at /16 */
    528  1.15    scottr 			tc1 = BPS_TO_TCONST(xcs->cs_clocks[i].clk >> 4, bps);
    529  1.15    scottr 			if (tc1 >= 0) {
    530  1.15    scottr 				rate1 = TCONST_TO_BPS(xcs->cs_clocks[i].clk >> 4, tc1);
    531  1.15    scottr 				err = abs(((rate1 - bps)*1000)/bps);
    532  1.15    scottr 				if (err < tol) {
    533  1.15    scottr 					tol = err;
    534  1.15    scottr 					src = i;
    535  1.15    scottr 					sf = xcs->cs_clocks[i].flags & ~ZSC_DIV;
    536  1.15    scottr 					tc0 = tc1;
    537  1.15    scottr 					rate0 = rate1;
    538  1.15    scottr 				}
    539  1.15    scottr 			}
    540  1.15    scottr 		}
    541  1.15    scottr 		if (xcs->cs_clocks[i].flags & ZSC_DIV) {
    542  1.15    scottr 			/*
    543  1.15    scottr 			 * Check out either /1, /16, /32, or /64
    544  1.15    scottr 			 * Note: for /1, you'd better be using a synchronized
    545  1.15    scottr 			 * clock!
    546  1.15    scottr 			 */
    547  1.15    scottr 			int b0 = xcs->cs_clocks[i].clk, e0 = abs(b0-bps);
    548  1.15    scottr 			int b1 = b0 >> 4, e1 = abs(b1-bps);
    549  1.15    scottr 			int b2 = b1 >> 1, e2 = abs(b2-bps);
    550  1.15    scottr 			int b3 = b2 >> 1, e3 = abs(b3-bps);
    551  1.15    scottr 
    552  1.15    scottr 			if (e0 < e1 && e0 < e2 && e0 < e3) {
    553  1.15    scottr 				err = e0;
    554  1.15    scottr 				rate1 = b0;
    555  1.15    scottr 				tc1 = ZSWR4_CLK_X1;
    556  1.15    scottr 			} else if (e0 > e1 && e1 < e2  && e1 < e3) {
    557  1.15    scottr 				err = e1;
    558  1.15    scottr 				rate1 = b1;
    559  1.15    scottr 				tc1 = ZSWR4_CLK_X16;
    560  1.15    scottr 			} else if (e0 > e2 && e1 > e2 && e2 < e3) {
    561  1.15    scottr 				err = e2;
    562  1.15    scottr 				rate1 = b2;
    563  1.15    scottr 				tc1 = ZSWR4_CLK_X32;
    564  1.15    scottr 			} else {
    565  1.15    scottr 				err = e3;
    566  1.15    scottr 				rate1 = b3;
    567  1.15    scottr 				tc1 = ZSWR4_CLK_X64;
    568  1.15    scottr 			}
    569  1.15    scottr 
    570  1.15    scottr 			err = (err * 1000)/bps;
    571  1.15    scottr 			if (err < tol) {
    572  1.15    scottr 				tol = err;
    573  1.15    scottr 				src = i;
    574  1.15    scottr 				sf = xcs->cs_clocks[i].flags & ~ZSC_BRG;
    575  1.15    scottr 				tc0 = tc1;
    576  1.15    scottr 				rate0 = rate1;
    577  1.15    scottr 			}
    578  1.15    scottr 		}
    579  1.15    scottr 	}
    580  1.15    scottr #ifdef ZSMACDEBUG
    581  1.15    scottr 	zsprintf("Checking for rate %d. Found source #%d.\n",bps, src);
    582  1.15    scottr #endif
    583  1.15    scottr 	if (src == -1)
    584  1.15    scottr 		return (EINVAL); /* no can do */
    585  1.15    scottr 
    586  1.15    scottr 	/*
    587  1.15    scottr 	 * The M.I. layer likes to keep cs_brg_clk current, even though
    588  1.15    scottr 	 * we are the only ones who should be touching the BRG's rate.
    589  1.15    scottr 	 *
    590  1.15    scottr 	 * Note: we are assuming that any ZSC_EXTERN signal source comes in
    591  1.15    scottr 	 * on the RTxC pin. Correct for the mac68k obio zsc.
    592  1.15    scottr 	 */
    593  1.15    scottr 	if (sf & ZSC_EXTERN)
    594  1.15    scottr 		cs->cs_brg_clk = xcs->cs_clocks[i].clk >> 4;
    595  1.15    scottr 	else
    596  1.29   mycroft 		cs->cs_brg_clk = PCLK / 16;
    597  1.15    scottr 
    598  1.15    scottr 	/*
    599  1.15    scottr 	 * Now we have a source, so set it up.
    600  1.15    scottr 	 */
    601  1.15    scottr 	s = splzs();
    602  1.15    scottr 	xcs->cs_psource = src;
    603  1.15    scottr 	xcs->cs_pclk_flag = sf;
    604  1.15    scottr 	bps = rate0;
    605  1.15    scottr 	if (sf & ZSC_BRG) {
    606  1.15    scottr 		cs->cs_preg[4] = ZSWR4_CLK_X16;
    607  1.15    scottr 		cs->cs_preg[11]= ZSWR11_RXCLK_BAUD | ZSWR11_TXCLK_BAUD;
    608  1.15    scottr 		if (sf & ZSC_PCLK) {
    609  1.15    scottr 			cs->cs_preg[14] = ZSWR14_BAUD_ENA | ZSWR14_BAUD_FROM_PCLK;
    610  1.15    scottr 		} else {
    611  1.15    scottr 			cs->cs_preg[14] = ZSWR14_BAUD_ENA;
    612   1.1    briggs 		}
    613  1.15    scottr 		tc = tc0;
    614  1.15    scottr 	} else {
    615  1.15    scottr 		cs->cs_preg[4] = tc0;
    616  1.15    scottr 		if (sf & ZSC_RTXDIV) {
    617  1.15    scottr 			cs->cs_preg[11] = ZSWR11_RXCLK_RTXC | ZSWR11_TXCLK_RTXC;
    618  1.15    scottr 		} else {
    619  1.15    scottr 			cs->cs_preg[11] = ZSWR11_RXCLK_TRXC | ZSWR11_TXCLK_TRXC;
    620  1.15    scottr 		}
    621  1.15    scottr 		cs->cs_preg[14]= 0;
    622  1.15    scottr 		tc = 0xffff;
    623   1.1    briggs 	}
    624  1.15    scottr 	/* Set the BAUD rate divisor. */
    625  1.15    scottr 	cs->cs_preg[12] = tc;
    626  1.15    scottr 	cs->cs_preg[13] = tc >> 8;
    627  1.15    scottr 	splx(s);
    628  1.15    scottr 
    629  1.15    scottr #ifdef ZSMACDEBUG
    630  1.15    scottr 	zsprintf("Rate is %7d, tc is %7d, source no. %2d, flags %4x\n", \
    631  1.15    scottr 	    bps, tc, src, sf);
    632  1.15    scottr 	zsprintf("Registers are: 4 %x, 11 %x, 14 %x\n\n",
    633  1.15    scottr 		cs->cs_preg[4], cs->cs_preg[11], cs->cs_preg[14]);
    634  1.15    scottr #endif
    635  1.15    scottr 
    636  1.15    scottr 	cs->cs_preg[5] |= ZSWR5_RTS;	/* Make sure the drivers are on! */
    637  1.15    scottr 
    638  1.15    scottr 	/* Caller will stuff the pending registers. */
    639  1.15    scottr 	return (0);
    640  1.15    scottr }
    641  1.15    scottr 
    642  1.15    scottr int
    643  1.46       chs zs_set_modes(struct zs_chanstate *cs, int cflag)
    644  1.15    scottr {
    645  1.15    scottr 	struct xzs_chanstate *xcs = (void*)cs;
    646  1.15    scottr 	int s;
    647  1.15    scottr 
    648  1.15    scottr 	/*
    649  1.15    scottr 	 * Make sure we don't enable hfc on a signal line we're ignoring.
    650  1.15    scottr 	 * As we enable CTS interrupts only if we have CRTSCTS or CDTRCTS,
    651  1.15    scottr 	 * this code also effectivly turns off ZSWR15_CTS_IE.
    652  1.15    scottr 	 *
    653  1.15    scottr 	 * Also, disable DCD interrupts if we've been told to ignore
    654  1.15    scottr 	 * the DCD pin. Happens on mac68k because the input line for
    655  1.15    scottr 	 * DCD can also be used as a clock input.  (Just set CLOCAL.)
    656  1.15    scottr 	 *
    657  1.15    scottr 	 * If someone tries to turn an invalid flow mode on, Just Say No
    658  1.15    scottr 	 * (Suggested by gwr)
    659  1.15    scottr 	 */
    660  1.15    scottr 	if ((cflag & CDTRCTS) && (cflag & (CRTSCTS | MDMBUF)))
    661  1.15    scottr 		return (EINVAL);
    662  1.31  wrstuden 	cs->cs_rr0_pps = 0;
    663  1.15    scottr 	if (xcs->cs_hwflags & ZS_HWFLAG_NO_DCD) {
    664  1.15    scottr 		if (cflag & MDMBUF)
    665  1.15    scottr 			return (EINVAL);
    666  1.15    scottr 		cflag |= CLOCAL;
    667  1.31  wrstuden 	} else {
    668  1.31  wrstuden 		/*
    669  1.31  wrstuden 		 * cs->cs_rr0_pps indicates which bit MAY be used for pps.
    670  1.31  wrstuden 		 * Enable only if nothing else will want the interrupt and
    671  1.31  wrstuden 		 * it's ok to enable interrupts on this line.
    672  1.31  wrstuden 		 */
    673  1.33  wrstuden 		if ((cflag & (CLOCAL | MDMBUF)) == CLOCAL)
    674  1.31  wrstuden 			cs->cs_rr0_pps = ZSRR0_DCD;
    675  1.16   mycroft 	}
    676  1.15    scottr 	if ((xcs->cs_hwflags & ZS_HWFLAG_NO_CTS) && (cflag & (CRTSCTS | CDTRCTS)))
    677  1.15    scottr 		return (EINVAL);
    678  1.15    scottr 
    679  1.15    scottr 	/*
    680  1.15    scottr 	 * Output hardware flow control on the chip is horrendous:
    681  1.15    scottr 	 * if carrier detect drops, the receiver is disabled, and if
    682  1.15    scottr 	 * CTS drops, the transmitter is stoped IN MID CHARACTER!
    683  1.15    scottr 	 * Therefore, NEVER set the HFC bit, and instead use the
    684  1.15    scottr 	 * status interrupt to detect CTS changes.
    685  1.15    scottr 	 */
    686  1.15    scottr 	s = splzs();
    687  1.16   mycroft 	if ((cflag & (CLOCAL | MDMBUF)) != 0)
    688  1.16   mycroft 		cs->cs_rr0_dcd = 0;
    689  1.16   mycroft 	else
    690  1.16   mycroft 		cs->cs_rr0_dcd = ZSRR0_DCD;
    691  1.15    scottr 	/*
    692  1.15    scottr 	 * The mac hardware only has one output, DTR (HSKo in Mac
    693  1.15    scottr 	 * parlance). In HFC mode, we use it for the functions
    694  1.15    scottr 	 * typically served by RTS and DTR on other ports, so we
    695  1.15    scottr 	 * have to fake the upper layer out some.
    696  1.15    scottr 	 *
    697  1.15    scottr 	 * CRTSCTS we use CTS as an input which tells us when to shut up.
    698  1.15    scottr 	 * We make no effort to shut up the other side of the connection.
    699  1.15    scottr 	 * DTR is used to hang up the modem.
    700  1.15    scottr 	 *
    701  1.15    scottr 	 * In CDTRCTS, we use CTS to tell us to stop, but we use DTR to
    702  1.15    scottr 	 * shut up the other side.
    703  1.15    scottr 	 */
    704  1.16   mycroft 	if ((cflag & CRTSCTS) != 0) {
    705  1.15    scottr 		cs->cs_wr5_dtr = ZSWR5_DTR;
    706  1.15    scottr 		cs->cs_wr5_rts = 0;
    707  1.15    scottr 		cs->cs_rr0_cts = ZSRR0_CTS;
    708  1.16   mycroft 	} else if ((cflag & CDTRCTS) != 0) {
    709  1.15    scottr 		cs->cs_wr5_dtr = 0;
    710  1.15    scottr 		cs->cs_wr5_rts = ZSWR5_DTR;
    711  1.15    scottr 		cs->cs_rr0_cts = ZSRR0_CTS;
    712  1.16   mycroft 	} else if ((cflag & MDMBUF) != 0) {
    713  1.16   mycroft 		cs->cs_wr5_dtr = 0;
    714  1.16   mycroft 		cs->cs_wr5_rts = ZSWR5_DTR;
    715  1.16   mycroft 		cs->cs_rr0_cts = ZSRR0_DCD;
    716  1.15    scottr 	} else {
    717  1.15    scottr 		cs->cs_wr5_dtr = ZSWR5_DTR;
    718  1.15    scottr 		cs->cs_wr5_rts = 0;
    719  1.15    scottr 		cs->cs_rr0_cts = 0;
    720  1.15    scottr 	}
    721  1.15    scottr 	splx(s);
    722  1.15    scottr 
    723  1.15    scottr 	/* Caller will stuff the pending registers. */
    724  1.15    scottr 	return (0);
    725   1.1    briggs }
    726   1.1    briggs 
    727   1.1    briggs 
    728   1.1    briggs /*
    729   1.1    briggs  * Read or write the chip with suitable delays.
    730  1.15    scottr  * MacII hardware has the delay built in.
    731  1.15    scottr  * No need for extra delay. :-) However, some clock-chirped
    732  1.15    scottr  * macs, or zsc's on serial add-on boards might need it.
    733   1.1    briggs  */
    734   1.1    briggs #define	ZS_DELAY()
    735   1.1    briggs 
    736   1.1    briggs u_char
    737  1.46       chs zs_read_reg(struct zs_chanstate *cs, u_char reg)
    738   1.1    briggs {
    739   1.1    briggs 	u_char val;
    740   1.1    briggs 
    741   1.1    briggs 	*cs->cs_reg_csr = reg;
    742   1.1    briggs 	ZS_DELAY();
    743   1.1    briggs 	val = *cs->cs_reg_csr;
    744   1.1    briggs 	ZS_DELAY();
    745   1.1    briggs 	return val;
    746   1.1    briggs }
    747   1.1    briggs 
    748   1.1    briggs void
    749  1.46       chs zs_write_reg(struct zs_chanstate *cs, u_char reg, u_char val)
    750   1.1    briggs {
    751   1.1    briggs 	*cs->cs_reg_csr = reg;
    752   1.1    briggs 	ZS_DELAY();
    753   1.1    briggs 	*cs->cs_reg_csr = val;
    754   1.1    briggs 	ZS_DELAY();
    755   1.1    briggs }
    756   1.1    briggs 
    757  1.46       chs u_char
    758  1.46       chs zs_read_csr(struct zs_chanstate *cs)
    759   1.1    briggs {
    760  1.20    scottr 	u_char val;
    761   1.1    briggs 
    762  1.15    scottr 	val = *cs->cs_reg_csr;
    763  1.15    scottr 	ZS_DELAY();
    764   1.1    briggs 	/* make up for the fact CTS is wired backwards */
    765  1.15    scottr 	val ^= ZSRR0_CTS;
    766  1.15    scottr 	return val;
    767   1.1    briggs }
    768   1.1    briggs 
    769  1.46       chs void
    770  1.46       chs zs_write_csr(struct zs_chanstate *cs, u_char val)
    771   1.1    briggs {
    772  1.15    scottr 	/* Note, the csr does not write CTS... */
    773  1.15    scottr 	*cs->cs_reg_csr = val;
    774   1.1    briggs 	ZS_DELAY();
    775   1.1    briggs }
    776   1.1    briggs 
    777  1.46       chs u_char
    778  1.46       chs zs_read_data(struct zs_chanstate *cs)
    779   1.1    briggs {
    780  1.20    scottr 	u_char val;
    781  1.15    scottr 
    782  1.15    scottr 	val = *cs->cs_reg_data;
    783   1.1    briggs 	ZS_DELAY();
    784  1.15    scottr 	return val;
    785   1.1    briggs }
    786   1.1    briggs 
    787  1.46       chs void
    788  1.46       chs zs_write_data(struct zs_chanstate *cs, u_char val)
    789   1.1    briggs {
    790   1.1    briggs 	*cs->cs_reg_data = val;
    791   1.1    briggs 	ZS_DELAY();
    792   1.1    briggs }
    793   1.1    briggs 
    794   1.1    briggs /****************************************************************
    795  1.15    scottr  * Console support functions (mac68k specific!)
    796  1.15    scottr  * Note: this code is allowed to know about the layout of
    797  1.15    scottr  * the chip registers, and uses that to keep things simple.
    798  1.15    scottr  * XXX - I think I like the mvme167 code better. -gwr
    799  1.15    scottr  * XXX - Well :-P  :-)  -wrs
    800   1.1    briggs  ****************************************************************/
    801   1.1    briggs 
    802   1.1    briggs #define zscnpollc	nullcnpollc
    803   1.1    briggs cons_decl(zs);
    804   1.1    briggs 
    805  1.46       chs static void	zscnsetup(void);
    806   1.1    briggs 
    807   1.1    briggs /*
    808   1.1    briggs  * Console functions.
    809   1.1    briggs  */
    810   1.1    briggs 
    811   1.1    briggs /*
    812   1.1    briggs  * This code modled after the zs_setparam routine in zskgdb
    813   1.1    briggs  * It sets the console unit to a known state so we can output
    814   1.1    briggs  * correctly.
    815   1.1    briggs  */
    816   1.1    briggs static void
    817  1.46       chs zscnsetup(void)
    818   1.1    briggs {
    819  1.15    scottr 	struct xzs_chanstate xcs;
    820  1.15    scottr 	struct zs_chanstate *cs;
    821   1.1    briggs 	struct zschan *zc;
    822  1.46       chs 	int tconst, s;
    823  1.15    scottr 
    824   1.1    briggs 	/* Setup temporary chanstate. */
    825  1.46       chs 	memset(&xcs, 0, sizeof(xcs));
    826  1.15    scottr 	cs = &xcs.xzs_cs;
    827   1.1    briggs 	zc = zs_conschan;
    828  1.15    scottr 	cs->cs_reg_csr  = &zc->zc_csr;
    829  1.15    scottr 	cs->cs_reg_data = &zc->zc_data;
    830  1.15    scottr 	cs->cs_channel = zs_consunit;
    831  1.29   mycroft 	cs->cs_brg_clk = PCLK / 16;
    832  1.15    scottr 
    833  1.46       chs 	memcpy(cs->cs_preg, zs_init_reg, 16);
    834  1.15    scottr 	cs->cs_preg[5] |= ZSWR5_DTR | ZSWR5_RTS;
    835  1.15    scottr 	cs->cs_preg[15] = ZSWR15_BREAK_IE;
    836  1.47       chs 	tconst = BPS_TO_TCONST(cs->cs_brg_clk, zs_defspeed[zs_consunit]);
    837  1.15    scottr 	cs->cs_preg[12] = tconst;
    838  1.15    scottr 	cs->cs_preg[13] = tconst >> 8;
    839  1.15    scottr 	/* can't use zs_set_speed as we haven't set up the
    840  1.15    scottr 	 * signal sources, and it's not worth it for now
    841  1.15    scottr 	 */
    842  1.15    scottr 
    843  1.21  wrstuden 	/*
    844  1.41       wiz 	 * As zs_loadchannelregs doesn't touch reg 9 (interrupt control),
    845  1.41       wiz 	 * we won't accidentally turn on interrupts below
    846  1.21  wrstuden 	 */
    847  1.15    scottr 	s = splhigh();
    848  1.15    scottr 	zs_loadchannelregs(cs);
    849  1.15    scottr 	splx(s);
    850   1.1    briggs }
    851   1.1    briggs 
    852   1.1    briggs /*
    853   1.1    briggs  * zscnprobe is the routine which gets called as the kernel is trying to
    854   1.1    briggs  * figure out where the console should be. Each io driver which might
    855   1.1    briggs  * be the console (as defined in mac68k/conf.c) gets probed. The probe
    856   1.1    briggs  * fills in the consdev structure. Important parts are the device #,
    857   1.1    briggs  * and the console priority. Values are CN_DEAD (don't touch me),
    858   1.1    briggs  * CN_NORMAL (I'm here, but elsewhere might be better), CN_INTERNAL
    859   1.1    briggs  * (the video, better than CN_NORMAL), and CN_REMOTE (pick me!)
    860   1.1    briggs  *
    861   1.1    briggs  * As the mac's a bit different, we do extra work here. We mainly check
    862  1.15    scottr  * to see if we have serial echo going on. Also chould check for default
    863  1.15    scottr  * speeds.
    864   1.1    briggs  */
    865   1.1    briggs void
    866   1.1    briggs zscnprobe(struct consdev * cp)
    867   1.1    briggs {
    868  1.15    scottr 	extern u_long   IOBase;
    869  1.15    scottr 	int     maj, unit, i;
    870  1.36   gehenna 	extern const struct cdevsw zstty_cdevsw;
    871   1.1    briggs 
    872  1.36   gehenna 	maj = cdevsw_lookup_major(&zstty_cdevsw);
    873  1.36   gehenna 	if (maj != -1) {
    874  1.15    scottr 		cp->cn_pri = CN_NORMAL;		 /* Lower than CN_INTERNAL */
    875  1.15    scottr 		if (mac68k_machine.serial_console != 0) {
    876  1.15    scottr 			cp->cn_pri = CN_REMOTE;	 /* Higher than CN_INTERNAL */
    877  1.15    scottr 			mac68k_machine.serial_boot_echo =0;
    878  1.15    scottr 		}
    879  1.15    scottr 
    880  1.15    scottr 		unit = (mac68k_machine.serial_console == 1) ? 0 : 1;
    881  1.15    scottr 		zs_consunit = unit;
    882  1.15    scottr 		zs_conschan = (struct zschan *) -1; /* dummy flag for zs_init() */
    883  1.15    scottr 
    884  1.15    scottr 		mac68k_zsdev = cp->cn_dev = makedev(maj, unit);
    885  1.15    scottr 	}
    886  1.15    scottr 	if (mac68k_machine.serial_boot_echo) {
    887  1.15    scottr 		/*
    888  1.15    scottr 		 * at this point, we know that we don't have a serial
    889  1.15    scottr 		 * console, but are doing echo
    890  1.15    scottr 		 */
    891  1.15    scottr 		zs_conschan = (struct zschan *) -1; /* dummy flag for zs_init() */
    892   1.1    briggs 		zs_consunit = 1;
    893  1.47       chs 		zs_hwflags[zs_consunit] = ZS_HWFLAG_CONSOLE;
    894  1.15    scottr 	}
    895  1.15    scottr 
    896  1.15    scottr 	if ((i = mac68k_machine.modem_d_speed) > 0) {
    897  1.15    scottr 		if (zs_cn_check_speed(i))
    898  1.47       chs 			zs_defspeed[0] = i;
    899  1.15    scottr 	}
    900  1.15    scottr 	if ((i = mac68k_machine.print_d_speed) > 0) {
    901  1.15    scottr 		if (zs_cn_check_speed(i))
    902  1.47       chs 			zs_defspeed[1] = i;
    903  1.15    scottr 	}
    904  1.15    scottr 	mac68k_set_io_offsets(IOBase);
    905  1.15    scottr 	zs_init();
    906  1.15    scottr 	/*
    907  1.15    scottr 	 * zsinit will set up the addresses of the scc. It will also, if
    908  1.15    scottr 	 * zs_conschan != 0, calculate the new address of the conschan for
    909  1.15    scottr 	 * unit zs_consunit. So if we are (or think we are) going to use the
    910  1.15    scottr 	 * chip for console I/O, we just set up the internal addresses for it.
    911  1.15    scottr 	 *
    912  1.22  wrstuden 	 * Now turn off interrupts for the chip. Note: using sccA to get at
    913  1.22  wrstuden 	 * the chip is the only vestage of the NetBSD 1.0 ser driver. :-)
    914  1.15    scottr 	 */
    915  1.21  wrstuden 	unit = sccA[2];			/* reset reg. access */
    916  1.21  wrstuden 	unit = sccA[0];
    917  1.21  wrstuden 	sccA[2] = 9; sccA[2] = 0;	/* write 0 to reg. 9, clearing MIE */
    918  1.21  wrstuden 	sccA[2] = ZSWR0_CLR_INTR; unit = sccA[2]; /* reset any pending ints. */
    919  1.21  wrstuden 	sccA[0] = ZSWR0_CLR_INTR; unit = sccA[0];
    920  1.15    scottr 
    921  1.21  wrstuden 	if (mac68k_machine.serial_boot_echo)
    922  1.15    scottr 		zscnsetup();
    923  1.15    scottr 	return;
    924   1.1    briggs }
    925   1.1    briggs 
    926   1.1    briggs void
    927  1.46       chs zscninit(struct consdev *cp)
    928   1.1    briggs {
    929   1.1    briggs 
    930  1.47       chs 	zs_hwflags[zs_consunit] = ZS_HWFLAG_CONSOLE;
    931  1.47       chs 
    932  1.15    scottr 	/*
    933   1.1    briggs 	 * zsinit will set up the addresses of the scc. It will also, if
    934   1.1    briggs 	 * zs_conschan != 0, calculate the new address of the conschan for
    935   1.1    briggs 	 * unit zs_consunit. So zs_init implicitly sets zs_conschan to the right
    936   1.1    briggs 	 * number. :-)
    937  1.15    scottr 	 */
    938  1.15    scottr 	zscnsetup();
    939  1.15    scottr 	printf("\nNetBSD/mac68k console\n");
    940   1.1    briggs }
    941   1.1    briggs 
    942   1.1    briggs 
    943   1.1    briggs /*
    944   1.1    briggs  * Polled input char.
    945   1.1    briggs  */
    946  1.20    scottr int
    947  1.46       chs zs_getc(void *arg)
    948   1.1    briggs {
    949  1.20    scottr 	volatile struct zschan *zc = arg;
    950  1.20    scottr 	int s, c, rr0;
    951   1.1    briggs 
    952   1.1    briggs 	s = splhigh();
    953   1.1    briggs 	/* Wait for a character to arrive. */
    954   1.1    briggs 	do {
    955   1.1    briggs 		rr0 = zc->zc_csr;
    956   1.1    briggs 		ZS_DELAY();
    957   1.1    briggs 	} while ((rr0 & ZSRR0_RX_READY) == 0);
    958   1.1    briggs 
    959   1.1    briggs 	c = zc->zc_data;
    960   1.1    briggs 	ZS_DELAY();
    961   1.1    briggs 	splx(s);
    962   1.1    briggs 
    963   1.1    briggs 	/*
    964   1.1    briggs 	 * This is used by the kd driver to read scan codes,
    965   1.1    briggs 	 * so don't translate '\r' ==> '\n' here...
    966   1.1    briggs 	 */
    967   1.1    briggs 	return (c);
    968   1.1    briggs }
    969   1.1    briggs 
    970   1.1    briggs /*
    971   1.1    briggs  * Polled output char.
    972   1.1    briggs  */
    973  1.20    scottr void
    974  1.46       chs zs_putc(void *arg, int c)
    975   1.1    briggs {
    976  1.20    scottr 	volatile struct zschan *zc = arg;
    977  1.20    scottr 	int s, rr0;
    978  1.20    scottr 	long wait = 0;
    979   1.1    briggs 
    980   1.1    briggs 	s = splhigh();
    981   1.1    briggs 	/* Wait for transmitter to become ready. */
    982   1.1    briggs 	do {
    983   1.1    briggs 		rr0 = zc->zc_csr;
    984   1.1    briggs 		ZS_DELAY();
    985   1.1    briggs 	} while (((rr0 & ZSRR0_TX_READY) == 0) && (wait++ < 1000000));
    986   1.1    briggs 
    987   1.1    briggs 	if ((rr0 & ZSRR0_TX_READY) != 0) {
    988   1.1    briggs 		zc->zc_data = c;
    989   1.1    briggs 		ZS_DELAY();
    990   1.1    briggs 	}
    991   1.1    briggs 	splx(s);
    992   1.1    briggs }
    993   1.1    briggs 
    994   1.1    briggs 
    995   1.1    briggs /*
    996   1.1    briggs  * Polled console input putchar.
    997   1.1    briggs  */
    998   1.1    briggs int
    999  1.46       chs zscngetc(dev_t dev)
   1000   1.1    briggs {
   1001  1.20    scottr 	struct zschan *zc = zs_conschan;
   1002  1.20    scottr 	int c;
   1003   1.1    briggs 
   1004   1.1    briggs 	c = zs_getc(zc);
   1005   1.1    briggs 	return (c);
   1006   1.1    briggs }
   1007   1.1    briggs 
   1008   1.1    briggs /*
   1009   1.1    briggs  * Polled console output putchar.
   1010   1.1    briggs  */
   1011   1.1    briggs void
   1012  1.46       chs zscnputc(dev_t dev, int c)
   1013   1.1    briggs {
   1014  1.20    scottr 	struct zschan *zc = zs_conschan;
   1015   1.1    briggs 
   1016   1.1    briggs 	zs_putc(zc, c);
   1017   1.1    briggs }
   1018   1.1    briggs 
   1019   1.1    briggs 
   1020   1.1    briggs 
   1021   1.1    briggs /*
   1022   1.1    briggs  * Handle user request to enter kernel debugger.
   1023   1.1    briggs  */
   1024   1.1    briggs void
   1025  1.46       chs zs_abort(struct zs_chanstate *cs)
   1026   1.1    briggs {
   1027  1.15    scottr 	volatile struct zschan *zc = zs_conschan;
   1028   1.1    briggs 	int rr0;
   1029  1.20    scottr 	long wait = 0;
   1030   1.8    scottr 
   1031  1.15    scottr 	if (zs_cons_canabort == 0)
   1032   1.8    scottr 		return;
   1033   1.1    briggs 
   1034   1.1    briggs 	/* Wait for end of break to avoid PROM abort. */
   1035   1.1    briggs 	do {
   1036   1.1    briggs 		rr0 = zc->zc_csr;
   1037   1.1    briggs 		ZS_DELAY();
   1038   1.1    briggs 	} while ((rr0 & ZSRR0_BREAK) && (wait++ < ZSABORT_DELAY));
   1039   1.1    briggs 
   1040   1.1    briggs 	if (wait > ZSABORT_DELAY) {
   1041  1.15    scottr 		zs_cons_canabort = 0;
   1042   1.1    briggs 	/* If we time out, turn off the abort ability! */
   1043   1.1    briggs 	}
   1044   1.1    briggs 
   1045  1.17    scottr #ifdef DDB
   1046   1.1    briggs 	Debugger();
   1047  1.17    scottr #endif
   1048   1.1    briggs }
   1049