Home | History | Annotate | Line # | Download | only in dev
zs.c revision 1.56.18.1
      1  1.56.18.1       jym /*	$NetBSD: zs.c,v 1.56.18.1 2009/05/13 17:18:00 jym Exp $	*/
      2        1.1    briggs 
      3        1.1    briggs /*
      4       1.21  wrstuden  * Copyright (c) 1996-1998 Bill Studenmund
      5        1.1    briggs  * Copyright (c) 1995 Gordon W. Ross
      6        1.1    briggs  * All rights reserved.
      7        1.1    briggs  *
      8        1.1    briggs  * Redistribution and use in source and binary forms, with or without
      9        1.1    briggs  * modification, are permitted provided that the following conditions
     10        1.1    briggs  * are met:
     11        1.1    briggs  * 1. Redistributions of source code must retain the above copyright
     12        1.1    briggs  *    notice, this list of conditions and the following disclaimer.
     13        1.1    briggs  * 2. Redistributions in binary form must reproduce the above copyright
     14        1.1    briggs  *    notice, this list of conditions and the following disclaimer in the
     15        1.1    briggs  *    documentation and/or other materials provided with the distribution.
     16        1.1    briggs  * 3. The name of the author may not be used to endorse or promote products
     17        1.1    briggs  *    derived from this software without specific prior written permission.
     18        1.1    briggs  * 4. All advertising materials mentioning features or use of this software
     19        1.1    briggs  *    must display the following acknowledgement:
     20        1.1    briggs  *      This product includes software developed by Gordon Ross
     21        1.1    briggs  *
     22        1.1    briggs  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     23        1.1    briggs  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     24        1.1    briggs  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     25        1.1    briggs  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     26        1.1    briggs  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     27        1.1    briggs  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     28        1.1    briggs  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     29        1.1    briggs  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     30        1.1    briggs  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     31        1.1    briggs  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     32        1.1    briggs  */
     33        1.1    briggs 
     34        1.1    briggs /*
     35        1.1    briggs  * Zilog Z8530 Dual UART driver (machine-dependent part)
     36        1.1    briggs  *
     37        1.1    briggs  * Runs two serial lines per chip using slave drivers.
     38        1.1    briggs  * Plain tty/async lines use the zs_async slave.
     39        1.1    briggs  * Sun keyboard/mouse uses the zs_kbd/zs_ms slaves.
     40       1.15    scottr  * Other ports use their own mice & keyboard slaves.
     41       1.15    scottr  *
     42       1.15    scottr  * Credits & history:
     43       1.15    scottr  *
     44       1.15    scottr  * With NetBSD 1.1, port-mac68k started using a port of the port-sparc
     45       1.15    scottr  * (port-sun3?) zs.c driver (which was in turn based on code in the
     46       1.15    scottr  * Berkeley 4.4 Lite release). Bill Studenmund did the port, with
     47       1.44    keihan  * help from Allen Briggs and Gordon Ross <gwr (at) NetBSD.org>. Noud de
     48       1.15    scottr  * Brouwer field-tested the driver at a local ISP.
     49       1.15    scottr  *
     50       1.51       wiz  * Bill Studenmund and Gordon Ross then ported the machine-independent
     51       1.15    scottr  * z8530 driver to work with port-mac68k. NetBSD 1.2 contained an
     52       1.15    scottr  * intermediate version (mac68k using a local, patched version of
     53       1.15    scottr  * the m.i. drivers), with NetBSD 1.3 containing a full version.
     54        1.1    briggs  */
     55       1.43     lukem 
     56       1.43     lukem #include <sys/cdefs.h>
     57  1.56.18.1       jym __KERNEL_RCSID(0, "$NetBSD: zs.c,v 1.56.18.1 2009/05/13 17:18:00 jym Exp $");
     58       1.23  jonathan 
     59       1.23  jonathan #include "opt_ddb.h"
     60       1.27    scottr #include "opt_mac68k.h"
     61        1.1    briggs 
     62        1.1    briggs #include <sys/param.h>
     63        1.1    briggs #include <sys/systm.h>
     64        1.1    briggs #include <sys/proc.h>
     65        1.1    briggs #include <sys/device.h>
     66        1.1    briggs #include <sys/conf.h>
     67        1.1    briggs #include <sys/file.h>
     68        1.1    briggs #include <sys/ioctl.h>
     69        1.1    briggs #include <sys/tty.h>
     70        1.1    briggs #include <sys/time.h>
     71        1.1    briggs #include <sys/kernel.h>
     72        1.1    briggs #include <sys/syslog.h>
     73       1.55        ad #include <sys/cpu.h>
     74       1.55        ad #include <sys/intr.h>
     75        1.1    briggs 
     76       1.20    scottr #include <machine/autoconf.h>
     77       1.24    scottr #include <machine/psc.h>
     78       1.20    scottr #include <machine/viareg.h>
     79       1.20    scottr 
     80        1.1    briggs #include <dev/cons.h>
     81       1.15    scottr #include <dev/ic/z8530reg.h>
     82        1.1    briggs #include <machine/z8530var.h>
     83       1.20    scottr #include <mac68k/dev/zs_cons.h>
     84        1.1    briggs 
     85       1.15    scottr /* Are these in a header file anywhere? */
     86       1.15    scottr /* Booter flags interface */
     87       1.15    scottr #define ZSMAC_RAW	0x01
     88       1.15    scottr #define ZSMAC_LOCALTALK	0x02
     89       1.29   mycroft 
     90       1.29   mycroft #define	PCLK	(9600 * 384)
     91       1.15    scottr 
     92       1.15    scottr /*
     93       1.15    scottr  * Some warts needed by z8530tty.c -
     94       1.15    scottr  */
     95       1.15    scottr int zs_def_cflag = (CREAD | CS8 | HUPCL);
     96       1.15    scottr 
     97        1.1    briggs /*
     98       1.15    scottr  * abort detection on console will now timeout after iterating on a loop
     99       1.15    scottr  * the following # of times. Cheep hack. Also, abort detection is turned
    100       1.15    scottr  * off after a timeout (i.e. maybe there's not a terminal hooked up).
    101        1.1    briggs  */
    102       1.15    scottr #define ZSABORT_DELAY 3000000
    103        1.1    briggs 
    104        1.1    briggs /*
    105        1.1    briggs  * Define interrupt levels.
    106        1.1    briggs  */
    107       1.15    scottr #define ZSHARD_PRI	4	/* Wired on the CPU board... */
    108       1.15    scottr /*
    109       1.15    scottr  * Serial port cards with zs chips on them are actually at the
    110       1.15    scottr  * NuBus interrupt level, which is lower than 4. But blocking
    111       1.15    scottr  * level 4 interrupts will block those interrupts too, so level
    112       1.15    scottr  * 4 is fine.
    113       1.15    scottr  */
    114        1.1    briggs 
    115        1.1    briggs /* The layout of this is hardware-dependent (padding, order). */
    116        1.1    briggs struct zschan {
    117       1.56   tsutsui 	volatile uint8_t zc_csr;	/* ctrl,status, and indirect access */
    118       1.56   tsutsui 	uint8_t		zc_xxx0;
    119       1.56   tsutsui 	uint8_t		zc_xxx1;	/* part of the other channel lives here! */
    120       1.56   tsutsui 	uint8_t		zc_xxx2;	/* Yea Apple! */
    121       1.56   tsutsui 	volatile uint8_t zc_data;	/* data */
    122       1.56   tsutsui 	uint8_t		zc_xxx3;
    123       1.56   tsutsui 	uint8_t		zc_xxx4;
    124       1.56   tsutsui 	uint8_t		zc_xxx5;
    125        1.1    briggs };
    126        1.1    briggs 
    127        1.1    briggs /* Flags from cninit() */
    128       1.47       chs static int zs_hwflags[2];
    129        1.1    briggs /* Default speed for each channel */
    130       1.47       chs static int zs_defspeed[2] = {
    131       1.47       chs 	9600,	 	/* tty00 */
    132       1.47       chs 	9600,		/* tty01 */
    133        1.1    briggs };
    134        1.1    briggs /* console stuff */
    135       1.46       chs void	*zs_conschan;
    136       1.15    scottr int	zs_consunit;
    137       1.15    scottr #ifdef	ZS_CONSOLE_ABORT
    138       1.15    scottr int	zs_cons_canabort = 1;
    139       1.15    scottr #else
    140       1.15    scottr int	zs_cons_canabort = 0;
    141       1.15    scottr #endif /* ZS_CONSOLE_ABORT*/
    142       1.15    scottr /* device to which the console is attached--if serial. */
    143        1.1    briggs dev_t	mac68k_zsdev;
    144       1.15    scottr /* Mac stuff */
    145       1.45  christos extern volatile unsigned char *sccA;
    146        1.1    briggs 
    147       1.46       chs int	zs_cn_check_speed(int);
    148       1.15    scottr 
    149       1.15    scottr /*
    150       1.15    scottr  * Even though zsparam will set up the clock multiples, etc., we
    151       1.15    scottr  * still set them here as: 1) mice & keyboards don't use zsparam,
    152       1.15    scottr  * and 2) the console stuff uses these defaults before device
    153       1.15    scottr  * attach.
    154       1.15    scottr  */
    155       1.15    scottr 
    156       1.56   tsutsui static uint8_t zs_init_reg[16] = {
    157       1.15    scottr 	0,	/* 0: CMD (reset, etc.) */
    158       1.15    scottr 	0,	/* 1: No interrupts yet. */
    159       1.15    scottr 	0x18 + ZSHARD_PRI,	/* IVECT */
    160       1.15    scottr 	ZSWR3_RX_8 | ZSWR3_RX_ENABLE,
    161       1.15    scottr 	ZSWR4_CLK_X16 | ZSWR4_ONESB | ZSWR4_EVENP,
    162       1.15    scottr 	ZSWR5_TX_8 | ZSWR5_TX_ENABLE,
    163       1.15    scottr 	0,	/* 6: TXSYNC/SYNCLO */
    164       1.15    scottr 	0,	/* 7: RXSYNC/SYNCHI */
    165       1.15    scottr 	0,	/* 8: alias for data port */
    166       1.15    scottr 	ZSWR9_MASTER_IE,
    167       1.15    scottr 	0,	/*10: Misc. TX/RX control bits */
    168       1.15    scottr 	ZSWR11_TXCLK_BAUD | ZSWR11_RXCLK_BAUD,
    169       1.29   mycroft 	((PCLK/32)/9600)-2,	/*12: BAUDLO (default=9600) */
    170       1.29   mycroft 	0,			/*13: BAUDHI (default=9600) */
    171       1.30  wrstuden 	ZSWR14_BAUD_ENA,
    172       1.28   mycroft 	ZSWR15_BREAK_IE,
    173       1.15    scottr };
    174        1.1    briggs 
    175       1.20    scottr struct zschan *
    176       1.47       chs zs_get_chan_addr(int channel)
    177        1.1    briggs {
    178        1.1    briggs 	char *addr;
    179        1.1    briggs 	struct zschan *zc;
    180        1.1    briggs 
    181       1.48       jmc 	addr = (char *)__UNVOLATILE(sccA);
    182        1.1    briggs 	if (channel == 0) {
    183       1.20    scottr 		zc = (struct zschan *)(addr + 2);
    184        1.1    briggs 		/* handle the fact the ports are intertwined. */
    185        1.1    briggs 	} else {
    186        1.1    briggs 		zc = (struct zschan *)(addr);
    187        1.1    briggs 	}
    188        1.1    briggs 	return (zc);
    189        1.1    briggs }
    190        1.1    briggs 
    191        1.1    briggs 
    192        1.1    briggs /* Find PROM mappings (for console support). */
    193       1.15    scottr int zsinited = 0; /* 0 = not, 1 = inited, not attached, 2= attached */
    194        1.1    briggs 
    195        1.1    briggs void
    196  1.56.18.1       jym zs_init(void)
    197        1.1    briggs {
    198        1.1    briggs 	zsinited = 1;
    199        1.1    briggs 	if (zs_conschan != 0){ /* we might have moved io under the console */
    200       1.47       chs 		zs_conschan = zs_get_chan_addr(zs_consunit);
    201        1.1    briggs 		/* so recalc the console port */
    202        1.1    briggs 	}
    203        1.1    briggs }
    204        1.1    briggs 
    205        1.1    briggs 
    206        1.1    briggs /****************************************************************
    207        1.1    briggs  * Autoconfig
    208        1.1    briggs  ****************************************************************/
    209        1.1    briggs 
    210        1.1    briggs /* Definition of the driver for autoconfig. */
    211       1.56   tsutsui static int	zsc_match(device_t, cfdata_t, void *);
    212       1.56   tsutsui static void	zsc_attach(device_t, device_t, void *);
    213       1.46       chs static int	zsc_print(void *, const char *);
    214        1.1    briggs 
    215       1.56   tsutsui CFATTACH_DECL_NEW(zsc, sizeof(struct zsc_softc),
    216       1.39   thorpej     zsc_match, zsc_attach, NULL, NULL);
    217        1.1    briggs 
    218       1.19   thorpej extern struct cfdriver zsc_cd;
    219        1.1    briggs 
    220       1.46       chs int zshard(void *);
    221        1.1    briggs 
    222        1.1    briggs /*
    223        1.1    briggs  * Is the zs chip present?
    224        1.1    briggs  */
    225        1.1    briggs static int
    226       1.56   tsutsui zsc_match(device_t parent, cfdata_t cf, void *aux)
    227        1.1    briggs {
    228       1.47       chs 	if (zsinited == 2)
    229       1.47       chs 		return 0;
    230       1.47       chs 
    231        1.1    briggs 	return 1;
    232        1.1    briggs }
    233        1.1    briggs 
    234        1.1    briggs /*
    235        1.1    briggs  * Attach a found zs.
    236        1.1    briggs  *
    237        1.1    briggs  * Match slave number to zs unit number, so that misconfiguration will
    238        1.1    briggs  * not set up the keyboard as ttya, etc.
    239        1.1    briggs  */
    240        1.1    briggs static void
    241       1.56   tsutsui zsc_attach(device_t parent, device_t self, void *aux)
    242        1.1    briggs {
    243       1.56   tsutsui 	struct zsc_softc *zsc = device_private(self);
    244        1.1    briggs 	struct zsc_attach_args zsc_args;
    245        1.1    briggs 	volatile struct zschan *zc;
    246       1.15    scottr 	struct xzs_chanstate *xcs;
    247        1.1    briggs 	struct zs_chanstate *cs;
    248       1.47       chs 	int s, chip, theflags, channel;
    249        1.1    briggs 
    250       1.56   tsutsui 	zsc->zsc_dev = self;
    251       1.15    scottr 	if (!zsinited)
    252       1.15    scottr 		zs_init();
    253        1.1    briggs 	zsinited = 2;
    254        1.1    briggs 
    255       1.15    scottr 	chip = 0; /* We'll deal with chip types post 1.2 */
    256       1.56   tsutsui 	aprint_normal(" chip type %d \n",chip);
    257       1.15    scottr 
    258        1.1    briggs 	/*
    259        1.1    briggs 	 * Initialize software state for each channel.
    260        1.1    briggs 	 */
    261        1.1    briggs 	for (channel = 0; channel < 2; channel++) {
    262       1.15    scottr 		zsc_args.channel = channel;
    263       1.47       chs 		zsc_args.hwflags = zs_hwflags[channel];
    264       1.15    scottr 		xcs = &zsc->xzsc_xcs_store[channel];
    265       1.15    scottr 		cs  = &xcs->xzs_cs;
    266       1.15    scottr 		zsc->zsc_cs[channel] = cs;
    267       1.15    scottr 
    268       1.54        ad 		zs_lock_init(cs);
    269       1.15    scottr 		cs->cs_channel = channel;
    270       1.15    scottr 		cs->cs_private = NULL;
    271       1.15    scottr 		cs->cs_ops = &zsops_null;
    272        1.1    briggs 
    273       1.47       chs 		zc = zs_get_chan_addr(channel);
    274        1.1    briggs 		cs->cs_reg_csr  = &zc->zc_csr;
    275        1.1    briggs 		cs->cs_reg_data = &zc->zc_data;
    276        1.1    briggs 
    277       1.46       chs 		memcpy(cs->cs_creg, zs_init_reg, 16);
    278       1.46       chs 		memcpy(cs->cs_preg, zs_init_reg, 16);
    279        1.1    briggs 
    280       1.15    scottr 		/* Current BAUD rate generator clock. */
    281       1.29   mycroft 		cs->cs_brg_clk = PCLK / 16;	/* RTxC is 230400*16, so use 230400 */
    282       1.47       chs 		cs->cs_defspeed = zs_defspeed[channel];
    283       1.15    scottr 		cs->cs_defcflag = zs_def_cflag;
    284       1.18  wrstuden 
    285       1.18  wrstuden 		/* Make these correspond to cs_defcflag (-crtscts) */
    286       1.18  wrstuden 		cs->cs_rr0_dcd = ZSRR0_DCD;
    287       1.18  wrstuden 		cs->cs_rr0_cts = 0;
    288       1.18  wrstuden 		cs->cs_wr5_dtr = ZSWR5_DTR;
    289       1.18  wrstuden 		cs->cs_wr5_rts = 0;
    290       1.18  wrstuden 
    291       1.15    scottr #ifdef __notyet__
    292       1.15    scottr 		cs->cs_slave_type = ZS_SLAVE_NONE;
    293       1.15    scottr #endif
    294        1.1    briggs 
    295       1.15    scottr 		/* Define BAUD rate stuff. */
    296       1.29   mycroft 		xcs->cs_clocks[0].clk = PCLK;
    297       1.32    scottr 		xcs->cs_clocks[0].flags = ZSC_RTXBRG | ZSC_RTXDIV;
    298       1.15    scottr 		xcs->cs_clocks[1].flags =
    299       1.15    scottr 			ZSC_RTXBRG | ZSC_RTXDIV | ZSC_VARIABLE | ZSC_EXTERN;
    300       1.15    scottr 		xcs->cs_clocks[2].flags = ZSC_TRXDIV | ZSC_VARIABLE;
    301       1.15    scottr 		xcs->cs_clock_count = 3;
    302       1.15    scottr 		if (channel == 0) {
    303       1.15    scottr 			theflags = mac68k_machine.modem_flags;
    304       1.15    scottr 			xcs->cs_clocks[1].clk = mac68k_machine.modem_dcd_clk;
    305       1.15    scottr 			xcs->cs_clocks[2].clk = mac68k_machine.modem_cts_clk;
    306       1.15    scottr 		} else {
    307       1.15    scottr 			theflags = mac68k_machine.print_flags;
    308       1.15    scottr 			xcs->cs_clocks[1].flags = ZSC_VARIABLE;
    309       1.15    scottr 			/*
    310       1.15    scottr 			 * Yes, we aren't defining ANY clock source enables for the
    311       1.15    scottr 			 * printer's DCD clock in. The hardware won't let us
    312       1.15    scottr 			 * use it. But a clock will freak out the chip, so we
    313       1.15    scottr 			 * let you set it, telling us to bar interrupts on the line.
    314       1.15    scottr 			 */
    315       1.15    scottr 			xcs->cs_clocks[1].clk = mac68k_machine.print_dcd_clk;
    316       1.15    scottr 			xcs->cs_clocks[2].clk = mac68k_machine.print_cts_clk;
    317       1.15    scottr 		}
    318       1.15    scottr 		if (xcs->cs_clocks[1].clk)
    319       1.15    scottr 			zsc_args.hwflags |= ZS_HWFLAG_NO_DCD;
    320       1.15    scottr 		if (xcs->cs_clocks[2].clk)
    321       1.15    scottr 			zsc_args.hwflags |= ZS_HWFLAG_NO_CTS;
    322       1.15    scottr 
    323       1.15    scottr 		printf("zsc%d channel %d: d_speed %6d DCD clk %ld CTS clk %ld",
    324       1.50   thorpej 				device_unit(self), channel, cs->cs_defspeed,
    325       1.15    scottr 				xcs->cs_clocks[1].clk, xcs->cs_clocks[2].clk);
    326       1.15    scottr 
    327       1.15    scottr 		/* Set defaults in our "extended" chanstate. */
    328       1.15    scottr 		xcs->cs_csource = 0;
    329       1.15    scottr 		xcs->cs_psource = 0;
    330       1.15    scottr 		xcs->cs_cclk_flag = 0;  /* Nothing fancy by default */
    331       1.15    scottr 		xcs->cs_pclk_flag = 0;
    332       1.15    scottr 
    333       1.15    scottr 		if (theflags & ZSMAC_RAW) {
    334       1.15    scottr 			zsc_args.hwflags |= ZS_HWFLAG_RAW;
    335       1.15    scottr 			printf(" (raw defaults)");
    336       1.15    scottr 		}
    337        1.1    briggs 
    338       1.15    scottr 		/*
    339       1.15    scottr 		 * XXX - This might be better done with a "stub" driver
    340       1.15    scottr 		 * (to replace zstty) that ignores LocalTalk for now.
    341       1.15    scottr 		 */
    342       1.15    scottr 		if (theflags & ZSMAC_LOCALTALK) {
    343       1.15    scottr 			printf(" shielding from LocalTalk");
    344       1.15    scottr 			cs->cs_defspeed = 1;
    345       1.15    scottr 			cs->cs_creg[ZSRR_BAUDLO] = cs->cs_preg[ZSRR_BAUDLO] = 0xff;
    346       1.15    scottr 			cs->cs_creg[ZSRR_BAUDHI] = cs->cs_preg[ZSRR_BAUDHI] = 0xff;
    347       1.15    scottr 			zs_write_reg(cs, ZSRR_BAUDLO, 0xff);
    348       1.15    scottr 			zs_write_reg(cs, ZSRR_BAUDHI, 0xff);
    349       1.15    scottr 			/*
    350       1.15    scottr 			 * If we might have LocalTalk, then make sure we have the
    351       1.15    scottr 			 * Baud rate low-enough to not do any damage.
    352       1.15    scottr 			 */
    353       1.15    scottr 		}
    354        1.1    briggs 
    355        1.1    briggs 		/*
    356       1.15    scottr 		 * We used to disable chip interrupts here, but we now
    357       1.15    scottr 		 * do that in zscnprobe, just in case MacOS left the chip on.
    358        1.1    briggs 		 */
    359        1.1    briggs 
    360       1.15    scottr 		xcs->cs_chip = chip;
    361       1.15    scottr 
    362       1.15    scottr 		/* Stash away a copy of the final H/W flags. */
    363       1.15    scottr 		xcs->cs_hwflags = zsc_args.hwflags;
    364       1.15    scottr 
    365       1.15    scottr 		printf("\n");
    366        1.1    briggs 
    367        1.1    briggs 		/*
    368        1.1    briggs 		 * Look for a child driver for this channel.
    369        1.1    briggs 		 * The child attach will setup the hardware.
    370        1.1    briggs 		 */
    371       1.15    scottr 		if (!config_found(self, (void *)&zsc_args, zsc_print)) {
    372        1.1    briggs 			/* No sub-driver.  Just reset it. */
    373       1.56   tsutsui 			uint8_t reset = (channel == 0) ?
    374        1.1    briggs 				ZSWR9_A_RESET : ZSWR9_B_RESET;
    375        1.1    briggs 			s = splzs();
    376        1.1    briggs 			zs_write_reg(cs,  9, reset);
    377        1.1    briggs 			splx(s);
    378        1.1    briggs 		}
    379        1.1    briggs 	}
    380        1.1    briggs 
    381       1.24    scottr 	if (current_mac_model->class == MACH_CLASSAV) {
    382       1.26    scottr 		add_psc_lev4_intr(PSCINTR_SCCA, zshard, zsc);
    383       1.26    scottr 		add_psc_lev4_intr(PSCINTR_SCCB, zshard, zsc);
    384       1.24    scottr 	} else {
    385       1.24    scottr 		intr_establish(zshard, zsc, ZSHARD_PRI);
    386       1.24    scottr 	}
    387       1.55        ad 	zsc->zsc_softintr_cookie = softint_establish(SOFTINT_SERIAL,
    388       1.53   tsutsui 	    (void (*)(void *))zsc_intr_soft, zsc);
    389       1.24    scottr 
    390       1.22  wrstuden 	/* Now safe to enable interrupts. */
    391       1.15    scottr 
    392        1.1    briggs 	/*
    393        1.1    briggs 	 * Set the master interrupt enable and interrupt vector.
    394        1.1    briggs 	 * (common to both channels, do it on A)
    395        1.1    briggs 	 */
    396       1.15    scottr 	cs = zsc->zsc_cs[0];
    397        1.1    briggs 	s = splzs();
    398        1.1    briggs 	/* interrupt vector */
    399        1.1    briggs 	zs_write_reg(cs, 2, zs_init_reg[2]);
    400        1.1    briggs 	/* master interrupt control (enable) */
    401        1.1    briggs 	zs_write_reg(cs, 9, zs_init_reg[9]);
    402        1.1    briggs 	splx(s);
    403        1.1    briggs }
    404        1.1    briggs 
    405       1.15    scottr static int
    406       1.46       chs zsc_print(void *aux, const char *name)
    407       1.15    scottr {
    408       1.15    scottr 	struct zsc_attach_args *args = aux;
    409       1.15    scottr 
    410       1.15    scottr 	if (name != NULL)
    411       1.40   thorpej 		aprint_normal("%s: ", name);
    412        1.3    briggs 
    413       1.15    scottr 	if (args->channel != -1)
    414       1.40   thorpej 		aprint_normal(" channel %d", args->channel);
    415        1.1    briggs 
    416       1.15    scottr 	return UNCONF;
    417        1.1    briggs }
    418        1.1    briggs 
    419        1.1    briggs int
    420       1.52  christos zsmdioctl(struct zs_chanstate *cs, u_long cmd, void *data)
    421        1.1    briggs {
    422       1.15    scottr 	switch (cmd) {
    423       1.15    scottr 	default:
    424       1.35    atatat 		return (EPASSTHROUGH);
    425       1.15    scottr 	}
    426       1.15    scottr 	return (0);
    427        1.1    briggs }
    428        1.1    briggs 
    429        1.1    briggs void
    430       1.46       chs zsmd_setclock(struct zs_chanstate *cs)
    431        1.1    briggs {
    432       1.15    scottr 	struct xzs_chanstate *xcs = (void *)cs;
    433       1.15    scottr 
    434        1.4    briggs 	if (cs->cs_channel != 0)
    435        1.4    briggs 		return;
    436       1.15    scottr 
    437        1.4    briggs 	/*
    438        1.4    briggs 	 * If the new clock has the external bit set, then select the
    439        1.4    briggs 	 * external source.
    440        1.4    briggs 	 */
    441       1.15    scottr 	via_set_modem((xcs->cs_pclk_flag & ZSC_EXTERN) ? 1 : 0);
    442        1.1    briggs }
    443        1.1    briggs 
    444       1.15    scottr /*
    445       1.24    scottr  * Do the minimum work to pull data off of the chip and queue it up
    446       1.24    scottr  * for later processing.
    447       1.15    scottr  */
    448        1.1    briggs int
    449       1.46       chs zshard(void *arg)
    450        1.1    briggs {
    451       1.56   tsutsui 	struct zsc_softc *zsc = arg;
    452       1.24    scottr 	int rval;
    453       1.24    scottr 
    454       1.24    scottr 	if (zsc == NULL)
    455       1.24    scottr 		return 0;
    456       1.15    scottr 
    457       1.25    scottr 	rval = zsc_intr_hard(zsc);
    458       1.24    scottr 	if ((zsc->zsc_cs[0]->cs_softreq) || (zsc->zsc_cs[1]->cs_softreq)) {
    459       1.55        ad 		softint_schedule(zsc->zsc_softintr_cookie);
    460        1.1    briggs 	}
    461        1.1    briggs 	return (rval);
    462        1.1    briggs }
    463        1.1    briggs 
    464       1.15    scottr #ifndef ZS_TOLERANCE
    465       1.15    scottr #define ZS_TOLERANCE 51
    466       1.15    scottr /* 5% in tenths of a %, plus 1 so that exactly 5% will be ok. */
    467       1.15    scottr #endif
    468       1.15    scottr 
    469       1.15    scottr /*
    470       1.15    scottr  * check out a rate for acceptability from the internal clock
    471       1.15    scottr  * source. Used in console config to validate a requested
    472       1.15    scottr  * default speed. Placed here so that all the speed checking code is
    473       1.15    scottr  * in one place.
    474       1.15    scottr  *
    475       1.15    scottr  * != 0 means ok.
    476       1.15    scottr  */
    477       1.15    scottr int
    478       1.46       chs zs_cn_check_speed(int bps)
    479       1.15    scottr {
    480       1.15    scottr 	int tc, rate;
    481       1.15    scottr 
    482       1.29   mycroft 	tc = BPS_TO_TCONST(PCLK / 16, bps);
    483       1.15    scottr 	if (tc < 0)
    484       1.15    scottr 		return 0;
    485       1.29   mycroft 	rate = TCONST_TO_BPS(PCLK / 16, tc);
    486       1.15    scottr 	if (ZS_TOLERANCE > abs(((rate - bps)*1000)/bps))
    487       1.15    scottr 		return 1;
    488       1.15    scottr 	else
    489       1.15    scottr 		return 0;
    490       1.15    scottr }
    491       1.15    scottr 
    492       1.15    scottr /*
    493       1.15    scottr  * Search through the signal sources in the channel, and
    494       1.15    scottr  * pick the best one for the baud rate requested. Return
    495       1.15    scottr  * a -1 if not achievable in tolerance. Otherwise return 0
    496       1.15    scottr  * and fill in the values.
    497       1.15    scottr  *
    498       1.15    scottr  * This routine draws inspiration from the Atari port's zs.c
    499       1.15    scottr  * driver in NetBSD 1.1 which did the same type of source switching.
    500       1.15    scottr  * Tolerance code inspired by comspeed routine in isa/com.c.
    501       1.15    scottr  *
    502       1.15    scottr  * By Bill Studenmund, 1996-05-12
    503       1.15    scottr  */
    504       1.15    scottr int
    505       1.46       chs zs_set_speed(struct zs_chanstate *cs, int bps)
    506       1.15    scottr {
    507       1.15    scottr 	struct xzs_chanstate *xcs = (void *) cs;
    508       1.15    scottr 	int i, tc, tc0 = 0, tc1, s, sf = 0;
    509       1.15    scottr 	int src, rate0, rate1, err, tol;
    510       1.15    scottr 
    511       1.15    scottr 	if (bps == 0)
    512       1.15    scottr 		return (0);
    513       1.15    scottr 
    514       1.15    scottr 	src = -1;		/* no valid source yet */
    515       1.15    scottr 	tol = ZS_TOLERANCE;
    516       1.15    scottr 
    517       1.15    scottr 	/*
    518       1.15    scottr 	 * Step through all the sources and see which one matches
    519       1.15    scottr 	 * the best. A source has to match BETTER than tol to be chosen.
    520       1.15    scottr 	 * Thus if two sources give the same error, the first one will be
    521       1.15    scottr 	 * chosen. Also, allow for the possability that one source might run
    522       1.15    scottr 	 * both the BRG and the direct divider (i.e. RTxC).
    523       1.15    scottr 	 */
    524       1.15    scottr 	for (i=0; i < xcs->cs_clock_count; i++) {
    525       1.15    scottr 		if (xcs->cs_clocks[i].clk <= 0)
    526       1.34       wiz 			continue;	/* skip non-existent or bad clocks */
    527       1.15    scottr 		if (xcs->cs_clocks[i].flags & ZSC_BRG) {
    528       1.15    scottr 			/* check out BRG at /16 */
    529       1.15    scottr 			tc1 = BPS_TO_TCONST(xcs->cs_clocks[i].clk >> 4, bps);
    530       1.15    scottr 			if (tc1 >= 0) {
    531       1.15    scottr 				rate1 = TCONST_TO_BPS(xcs->cs_clocks[i].clk >> 4, tc1);
    532       1.15    scottr 				err = abs(((rate1 - bps)*1000)/bps);
    533       1.15    scottr 				if (err < tol) {
    534       1.15    scottr 					tol = err;
    535       1.15    scottr 					src = i;
    536       1.15    scottr 					sf = xcs->cs_clocks[i].flags & ~ZSC_DIV;
    537       1.15    scottr 					tc0 = tc1;
    538       1.15    scottr 					rate0 = rate1;
    539       1.15    scottr 				}
    540       1.15    scottr 			}
    541       1.15    scottr 		}
    542       1.15    scottr 		if (xcs->cs_clocks[i].flags & ZSC_DIV) {
    543       1.15    scottr 			/*
    544       1.15    scottr 			 * Check out either /1, /16, /32, or /64
    545       1.15    scottr 			 * Note: for /1, you'd better be using a synchronized
    546       1.15    scottr 			 * clock!
    547       1.15    scottr 			 */
    548       1.15    scottr 			int b0 = xcs->cs_clocks[i].clk, e0 = abs(b0-bps);
    549       1.15    scottr 			int b1 = b0 >> 4, e1 = abs(b1-bps);
    550       1.15    scottr 			int b2 = b1 >> 1, e2 = abs(b2-bps);
    551       1.15    scottr 			int b3 = b2 >> 1, e3 = abs(b3-bps);
    552       1.15    scottr 
    553       1.15    scottr 			if (e0 < e1 && e0 < e2 && e0 < e3) {
    554       1.15    scottr 				err = e0;
    555       1.15    scottr 				rate1 = b0;
    556       1.15    scottr 				tc1 = ZSWR4_CLK_X1;
    557       1.15    scottr 			} else if (e0 > e1 && e1 < e2  && e1 < e3) {
    558       1.15    scottr 				err = e1;
    559       1.15    scottr 				rate1 = b1;
    560       1.15    scottr 				tc1 = ZSWR4_CLK_X16;
    561       1.15    scottr 			} else if (e0 > e2 && e1 > e2 && e2 < e3) {
    562       1.15    scottr 				err = e2;
    563       1.15    scottr 				rate1 = b2;
    564       1.15    scottr 				tc1 = ZSWR4_CLK_X32;
    565       1.15    scottr 			} else {
    566       1.15    scottr 				err = e3;
    567       1.15    scottr 				rate1 = b3;
    568       1.15    scottr 				tc1 = ZSWR4_CLK_X64;
    569       1.15    scottr 			}
    570       1.15    scottr 
    571       1.15    scottr 			err = (err * 1000)/bps;
    572       1.15    scottr 			if (err < tol) {
    573       1.15    scottr 				tol = err;
    574       1.15    scottr 				src = i;
    575       1.15    scottr 				sf = xcs->cs_clocks[i].flags & ~ZSC_BRG;
    576       1.15    scottr 				tc0 = tc1;
    577       1.15    scottr 				rate0 = rate1;
    578       1.15    scottr 			}
    579       1.15    scottr 		}
    580       1.15    scottr 	}
    581       1.15    scottr #ifdef ZSMACDEBUG
    582       1.15    scottr 	zsprintf("Checking for rate %d. Found source #%d.\n",bps, src);
    583       1.15    scottr #endif
    584       1.15    scottr 	if (src == -1)
    585       1.15    scottr 		return (EINVAL); /* no can do */
    586       1.15    scottr 
    587       1.15    scottr 	/*
    588       1.15    scottr 	 * The M.I. layer likes to keep cs_brg_clk current, even though
    589       1.15    scottr 	 * we are the only ones who should be touching the BRG's rate.
    590       1.15    scottr 	 *
    591       1.15    scottr 	 * Note: we are assuming that any ZSC_EXTERN signal source comes in
    592       1.15    scottr 	 * on the RTxC pin. Correct for the mac68k obio zsc.
    593       1.15    scottr 	 */
    594       1.15    scottr 	if (sf & ZSC_EXTERN)
    595       1.15    scottr 		cs->cs_brg_clk = xcs->cs_clocks[i].clk >> 4;
    596       1.15    scottr 	else
    597       1.29   mycroft 		cs->cs_brg_clk = PCLK / 16;
    598       1.15    scottr 
    599       1.15    scottr 	/*
    600       1.15    scottr 	 * Now we have a source, so set it up.
    601       1.15    scottr 	 */
    602       1.15    scottr 	s = splzs();
    603       1.15    scottr 	xcs->cs_psource = src;
    604       1.15    scottr 	xcs->cs_pclk_flag = sf;
    605       1.15    scottr 	bps = rate0;
    606       1.15    scottr 	if (sf & ZSC_BRG) {
    607       1.15    scottr 		cs->cs_preg[4] = ZSWR4_CLK_X16;
    608       1.15    scottr 		cs->cs_preg[11]= ZSWR11_RXCLK_BAUD | ZSWR11_TXCLK_BAUD;
    609       1.15    scottr 		if (sf & ZSC_PCLK) {
    610       1.15    scottr 			cs->cs_preg[14] = ZSWR14_BAUD_ENA | ZSWR14_BAUD_FROM_PCLK;
    611       1.15    scottr 		} else {
    612       1.15    scottr 			cs->cs_preg[14] = ZSWR14_BAUD_ENA;
    613        1.1    briggs 		}
    614       1.15    scottr 		tc = tc0;
    615       1.15    scottr 	} else {
    616       1.15    scottr 		cs->cs_preg[4] = tc0;
    617       1.15    scottr 		if (sf & ZSC_RTXDIV) {
    618       1.15    scottr 			cs->cs_preg[11] = ZSWR11_RXCLK_RTXC | ZSWR11_TXCLK_RTXC;
    619       1.15    scottr 		} else {
    620       1.15    scottr 			cs->cs_preg[11] = ZSWR11_RXCLK_TRXC | ZSWR11_TXCLK_TRXC;
    621       1.15    scottr 		}
    622       1.15    scottr 		cs->cs_preg[14]= 0;
    623       1.15    scottr 		tc = 0xffff;
    624        1.1    briggs 	}
    625       1.15    scottr 	/* Set the BAUD rate divisor. */
    626       1.15    scottr 	cs->cs_preg[12] = tc;
    627       1.15    scottr 	cs->cs_preg[13] = tc >> 8;
    628       1.15    scottr 	splx(s);
    629       1.15    scottr 
    630       1.15    scottr #ifdef ZSMACDEBUG
    631       1.15    scottr 	zsprintf("Rate is %7d, tc is %7d, source no. %2d, flags %4x\n", \
    632       1.15    scottr 	    bps, tc, src, sf);
    633       1.15    scottr 	zsprintf("Registers are: 4 %x, 11 %x, 14 %x\n\n",
    634       1.15    scottr 		cs->cs_preg[4], cs->cs_preg[11], cs->cs_preg[14]);
    635       1.15    scottr #endif
    636       1.15    scottr 
    637       1.15    scottr 	cs->cs_preg[5] |= ZSWR5_RTS;	/* Make sure the drivers are on! */
    638       1.15    scottr 
    639       1.15    scottr 	/* Caller will stuff the pending registers. */
    640       1.15    scottr 	return (0);
    641       1.15    scottr }
    642       1.15    scottr 
    643       1.15    scottr int
    644       1.46       chs zs_set_modes(struct zs_chanstate *cs, int cflag)
    645       1.15    scottr {
    646       1.15    scottr 	struct xzs_chanstate *xcs = (void*)cs;
    647       1.15    scottr 	int s;
    648       1.15    scottr 
    649       1.15    scottr 	/*
    650       1.15    scottr 	 * Make sure we don't enable hfc on a signal line we're ignoring.
    651       1.15    scottr 	 * As we enable CTS interrupts only if we have CRTSCTS or CDTRCTS,
    652       1.15    scottr 	 * this code also effectivly turns off ZSWR15_CTS_IE.
    653       1.15    scottr 	 *
    654       1.15    scottr 	 * Also, disable DCD interrupts if we've been told to ignore
    655       1.15    scottr 	 * the DCD pin. Happens on mac68k because the input line for
    656       1.15    scottr 	 * DCD can also be used as a clock input.  (Just set CLOCAL.)
    657       1.15    scottr 	 *
    658       1.15    scottr 	 * If someone tries to turn an invalid flow mode on, Just Say No
    659       1.15    scottr 	 * (Suggested by gwr)
    660       1.15    scottr 	 */
    661       1.15    scottr 	if ((cflag & CDTRCTS) && (cflag & (CRTSCTS | MDMBUF)))
    662       1.15    scottr 		return (EINVAL);
    663       1.31  wrstuden 	cs->cs_rr0_pps = 0;
    664       1.15    scottr 	if (xcs->cs_hwflags & ZS_HWFLAG_NO_DCD) {
    665       1.15    scottr 		if (cflag & MDMBUF)
    666       1.15    scottr 			return (EINVAL);
    667       1.15    scottr 		cflag |= CLOCAL;
    668       1.31  wrstuden 	} else {
    669       1.31  wrstuden 		/*
    670       1.31  wrstuden 		 * cs->cs_rr0_pps indicates which bit MAY be used for pps.
    671       1.31  wrstuden 		 * Enable only if nothing else will want the interrupt and
    672       1.31  wrstuden 		 * it's ok to enable interrupts on this line.
    673       1.31  wrstuden 		 */
    674       1.33  wrstuden 		if ((cflag & (CLOCAL | MDMBUF)) == CLOCAL)
    675       1.31  wrstuden 			cs->cs_rr0_pps = ZSRR0_DCD;
    676       1.16   mycroft 	}
    677       1.15    scottr 	if ((xcs->cs_hwflags & ZS_HWFLAG_NO_CTS) && (cflag & (CRTSCTS | CDTRCTS)))
    678       1.15    scottr 		return (EINVAL);
    679       1.15    scottr 
    680       1.15    scottr 	/*
    681       1.15    scottr 	 * Output hardware flow control on the chip is horrendous:
    682       1.15    scottr 	 * if carrier detect drops, the receiver is disabled, and if
    683       1.15    scottr 	 * CTS drops, the transmitter is stoped IN MID CHARACTER!
    684       1.15    scottr 	 * Therefore, NEVER set the HFC bit, and instead use the
    685       1.15    scottr 	 * status interrupt to detect CTS changes.
    686       1.15    scottr 	 */
    687       1.15    scottr 	s = splzs();
    688       1.16   mycroft 	if ((cflag & (CLOCAL | MDMBUF)) != 0)
    689       1.16   mycroft 		cs->cs_rr0_dcd = 0;
    690       1.16   mycroft 	else
    691       1.16   mycroft 		cs->cs_rr0_dcd = ZSRR0_DCD;
    692       1.15    scottr 	/*
    693       1.15    scottr 	 * The mac hardware only has one output, DTR (HSKo in Mac
    694       1.15    scottr 	 * parlance). In HFC mode, we use it for the functions
    695       1.15    scottr 	 * typically served by RTS and DTR on other ports, so we
    696       1.15    scottr 	 * have to fake the upper layer out some.
    697       1.15    scottr 	 *
    698       1.15    scottr 	 * CRTSCTS we use CTS as an input which tells us when to shut up.
    699       1.15    scottr 	 * We make no effort to shut up the other side of the connection.
    700       1.15    scottr 	 * DTR is used to hang up the modem.
    701       1.15    scottr 	 *
    702       1.15    scottr 	 * In CDTRCTS, we use CTS to tell us to stop, but we use DTR to
    703       1.15    scottr 	 * shut up the other side.
    704       1.15    scottr 	 */
    705       1.16   mycroft 	if ((cflag & CRTSCTS) != 0) {
    706       1.15    scottr 		cs->cs_wr5_dtr = ZSWR5_DTR;
    707       1.15    scottr 		cs->cs_wr5_rts = 0;
    708       1.15    scottr 		cs->cs_rr0_cts = ZSRR0_CTS;
    709       1.16   mycroft 	} else if ((cflag & CDTRCTS) != 0) {
    710       1.15    scottr 		cs->cs_wr5_dtr = 0;
    711       1.15    scottr 		cs->cs_wr5_rts = ZSWR5_DTR;
    712       1.15    scottr 		cs->cs_rr0_cts = ZSRR0_CTS;
    713       1.16   mycroft 	} else if ((cflag & MDMBUF) != 0) {
    714       1.16   mycroft 		cs->cs_wr5_dtr = 0;
    715       1.16   mycroft 		cs->cs_wr5_rts = ZSWR5_DTR;
    716       1.16   mycroft 		cs->cs_rr0_cts = ZSRR0_DCD;
    717       1.15    scottr 	} else {
    718       1.15    scottr 		cs->cs_wr5_dtr = ZSWR5_DTR;
    719       1.15    scottr 		cs->cs_wr5_rts = 0;
    720       1.15    scottr 		cs->cs_rr0_cts = 0;
    721       1.15    scottr 	}
    722       1.15    scottr 	splx(s);
    723       1.15    scottr 
    724       1.15    scottr 	/* Caller will stuff the pending registers. */
    725       1.15    scottr 	return (0);
    726        1.1    briggs }
    727        1.1    briggs 
    728        1.1    briggs 
    729        1.1    briggs /*
    730        1.1    briggs  * Read or write the chip with suitable delays.
    731       1.15    scottr  * MacII hardware has the delay built in.
    732       1.15    scottr  * No need for extra delay. :-) However, some clock-chirped
    733       1.15    scottr  * macs, or zsc's on serial add-on boards might need it.
    734        1.1    briggs  */
    735        1.1    briggs #define	ZS_DELAY()
    736        1.1    briggs 
    737       1.56   tsutsui uint8_t
    738       1.56   tsutsui zs_read_reg(struct zs_chanstate *cs, uint8_t reg)
    739        1.1    briggs {
    740       1.56   tsutsui 	uint8_t val;
    741        1.1    briggs 
    742        1.1    briggs 	*cs->cs_reg_csr = reg;
    743        1.1    briggs 	ZS_DELAY();
    744        1.1    briggs 	val = *cs->cs_reg_csr;
    745        1.1    briggs 	ZS_DELAY();
    746        1.1    briggs 	return val;
    747        1.1    briggs }
    748        1.1    briggs 
    749        1.1    briggs void
    750       1.56   tsutsui zs_write_reg(struct zs_chanstate *cs, uint8_t reg, uint8_t val)
    751        1.1    briggs {
    752        1.1    briggs 	*cs->cs_reg_csr = reg;
    753        1.1    briggs 	ZS_DELAY();
    754        1.1    briggs 	*cs->cs_reg_csr = val;
    755        1.1    briggs 	ZS_DELAY();
    756        1.1    briggs }
    757        1.1    briggs 
    758       1.56   tsutsui uint8_t
    759       1.46       chs zs_read_csr(struct zs_chanstate *cs)
    760        1.1    briggs {
    761       1.56   tsutsui 	uint8_t val;
    762        1.1    briggs 
    763       1.15    scottr 	val = *cs->cs_reg_csr;
    764       1.15    scottr 	ZS_DELAY();
    765        1.1    briggs 	/* make up for the fact CTS is wired backwards */
    766       1.15    scottr 	val ^= ZSRR0_CTS;
    767       1.15    scottr 	return val;
    768        1.1    briggs }
    769        1.1    briggs 
    770       1.46       chs void
    771       1.56   tsutsui zs_write_csr(struct zs_chanstate *cs, uint8_t val)
    772        1.1    briggs {
    773       1.15    scottr 	/* Note, the csr does not write CTS... */
    774       1.15    scottr 	*cs->cs_reg_csr = val;
    775        1.1    briggs 	ZS_DELAY();
    776        1.1    briggs }
    777        1.1    briggs 
    778       1.56   tsutsui uint8_t
    779       1.46       chs zs_read_data(struct zs_chanstate *cs)
    780        1.1    briggs {
    781       1.56   tsutsui 	uint8_t val;
    782       1.15    scottr 
    783       1.15    scottr 	val = *cs->cs_reg_data;
    784        1.1    briggs 	ZS_DELAY();
    785       1.15    scottr 	return val;
    786        1.1    briggs }
    787        1.1    briggs 
    788       1.46       chs void
    789       1.56   tsutsui zs_write_data(struct zs_chanstate *cs, uint8_t val)
    790        1.1    briggs {
    791        1.1    briggs 	*cs->cs_reg_data = val;
    792        1.1    briggs 	ZS_DELAY();
    793        1.1    briggs }
    794        1.1    briggs 
    795        1.1    briggs /****************************************************************
    796       1.15    scottr  * Console support functions (mac68k specific!)
    797       1.15    scottr  * Note: this code is allowed to know about the layout of
    798       1.15    scottr  * the chip registers, and uses that to keep things simple.
    799       1.15    scottr  * XXX - I think I like the mvme167 code better. -gwr
    800       1.15    scottr  * XXX - Well :-P  :-)  -wrs
    801        1.1    briggs  ****************************************************************/
    802        1.1    briggs 
    803        1.1    briggs #define zscnpollc	nullcnpollc
    804        1.1    briggs cons_decl(zs);
    805        1.1    briggs 
    806       1.46       chs static void	zscnsetup(void);
    807        1.1    briggs 
    808        1.1    briggs /*
    809        1.1    briggs  * Console functions.
    810        1.1    briggs  */
    811        1.1    briggs 
    812        1.1    briggs /*
    813        1.1    briggs  * This code modled after the zs_setparam routine in zskgdb
    814        1.1    briggs  * It sets the console unit to a known state so we can output
    815        1.1    briggs  * correctly.
    816        1.1    briggs  */
    817        1.1    briggs static void
    818       1.46       chs zscnsetup(void)
    819        1.1    briggs {
    820       1.15    scottr 	struct xzs_chanstate xcs;
    821       1.15    scottr 	struct zs_chanstate *cs;
    822        1.1    briggs 	struct zschan *zc;
    823       1.46       chs 	int tconst, s;
    824       1.15    scottr 
    825        1.1    briggs 	/* Setup temporary chanstate. */
    826       1.46       chs 	memset(&xcs, 0, sizeof(xcs));
    827       1.15    scottr 	cs = &xcs.xzs_cs;
    828        1.1    briggs 	zc = zs_conschan;
    829       1.15    scottr 	cs->cs_reg_csr  = &zc->zc_csr;
    830       1.15    scottr 	cs->cs_reg_data = &zc->zc_data;
    831       1.15    scottr 	cs->cs_channel = zs_consunit;
    832       1.29   mycroft 	cs->cs_brg_clk = PCLK / 16;
    833       1.15    scottr 
    834       1.46       chs 	memcpy(cs->cs_preg, zs_init_reg, 16);
    835       1.15    scottr 	cs->cs_preg[5] |= ZSWR5_DTR | ZSWR5_RTS;
    836       1.15    scottr 	cs->cs_preg[15] = ZSWR15_BREAK_IE;
    837       1.47       chs 	tconst = BPS_TO_TCONST(cs->cs_brg_clk, zs_defspeed[zs_consunit]);
    838       1.15    scottr 	cs->cs_preg[12] = tconst;
    839       1.15    scottr 	cs->cs_preg[13] = tconst >> 8;
    840       1.15    scottr 	/* can't use zs_set_speed as we haven't set up the
    841       1.15    scottr 	 * signal sources, and it's not worth it for now
    842       1.15    scottr 	 */
    843       1.15    scottr 
    844       1.21  wrstuden 	/*
    845       1.41       wiz 	 * As zs_loadchannelregs doesn't touch reg 9 (interrupt control),
    846       1.41       wiz 	 * we won't accidentally turn on interrupts below
    847       1.21  wrstuden 	 */
    848       1.15    scottr 	s = splhigh();
    849       1.15    scottr 	zs_loadchannelregs(cs);
    850       1.15    scottr 	splx(s);
    851        1.1    briggs }
    852        1.1    briggs 
    853        1.1    briggs /*
    854        1.1    briggs  * zscnprobe is the routine which gets called as the kernel is trying to
    855        1.1    briggs  * figure out where the console should be. Each io driver which might
    856        1.1    briggs  * be the console (as defined in mac68k/conf.c) gets probed. The probe
    857        1.1    briggs  * fills in the consdev structure. Important parts are the device #,
    858        1.1    briggs  * and the console priority. Values are CN_DEAD (don't touch me),
    859        1.1    briggs  * CN_NORMAL (I'm here, but elsewhere might be better), CN_INTERNAL
    860        1.1    briggs  * (the video, better than CN_NORMAL), and CN_REMOTE (pick me!)
    861        1.1    briggs  *
    862        1.1    briggs  * As the mac's a bit different, we do extra work here. We mainly check
    863       1.15    scottr  * to see if we have serial echo going on. Also chould check for default
    864       1.15    scottr  * speeds.
    865        1.1    briggs  */
    866        1.1    briggs void
    867        1.1    briggs zscnprobe(struct consdev * cp)
    868        1.1    briggs {
    869       1.15    scottr 	extern u_long   IOBase;
    870       1.15    scottr 	int     maj, unit, i;
    871       1.36   gehenna 	extern const struct cdevsw zstty_cdevsw;
    872        1.1    briggs 
    873       1.36   gehenna 	maj = cdevsw_lookup_major(&zstty_cdevsw);
    874       1.36   gehenna 	if (maj != -1) {
    875       1.15    scottr 		cp->cn_pri = CN_NORMAL;		 /* Lower than CN_INTERNAL */
    876       1.15    scottr 		if (mac68k_machine.serial_console != 0) {
    877       1.15    scottr 			cp->cn_pri = CN_REMOTE;	 /* Higher than CN_INTERNAL */
    878       1.15    scottr 			mac68k_machine.serial_boot_echo =0;
    879       1.15    scottr 		}
    880       1.15    scottr 
    881       1.15    scottr 		unit = (mac68k_machine.serial_console == 1) ? 0 : 1;
    882       1.15    scottr 		zs_consunit = unit;
    883       1.15    scottr 		zs_conschan = (struct zschan *) -1; /* dummy flag for zs_init() */
    884       1.15    scottr 
    885       1.15    scottr 		mac68k_zsdev = cp->cn_dev = makedev(maj, unit);
    886       1.15    scottr 	}
    887       1.15    scottr 	if (mac68k_machine.serial_boot_echo) {
    888       1.15    scottr 		/*
    889       1.15    scottr 		 * at this point, we know that we don't have a serial
    890       1.15    scottr 		 * console, but are doing echo
    891       1.15    scottr 		 */
    892       1.15    scottr 		zs_conschan = (struct zschan *) -1; /* dummy flag for zs_init() */
    893        1.1    briggs 		zs_consunit = 1;
    894       1.47       chs 		zs_hwflags[zs_consunit] = ZS_HWFLAG_CONSOLE;
    895       1.15    scottr 	}
    896       1.15    scottr 
    897       1.15    scottr 	if ((i = mac68k_machine.modem_d_speed) > 0) {
    898       1.15    scottr 		if (zs_cn_check_speed(i))
    899       1.47       chs 			zs_defspeed[0] = i;
    900       1.15    scottr 	}
    901       1.15    scottr 	if ((i = mac68k_machine.print_d_speed) > 0) {
    902       1.15    scottr 		if (zs_cn_check_speed(i))
    903       1.47       chs 			zs_defspeed[1] = i;
    904       1.15    scottr 	}
    905       1.15    scottr 	mac68k_set_io_offsets(IOBase);
    906       1.15    scottr 	zs_init();
    907       1.15    scottr 	/*
    908       1.15    scottr 	 * zsinit will set up the addresses of the scc. It will also, if
    909       1.15    scottr 	 * zs_conschan != 0, calculate the new address of the conschan for
    910       1.15    scottr 	 * unit zs_consunit. So if we are (or think we are) going to use the
    911       1.15    scottr 	 * chip for console I/O, we just set up the internal addresses for it.
    912       1.15    scottr 	 *
    913       1.22  wrstuden 	 * Now turn off interrupts for the chip. Note: using sccA to get at
    914       1.22  wrstuden 	 * the chip is the only vestage of the NetBSD 1.0 ser driver. :-)
    915       1.15    scottr 	 */
    916       1.21  wrstuden 	unit = sccA[2];			/* reset reg. access */
    917       1.21  wrstuden 	unit = sccA[0];
    918       1.21  wrstuden 	sccA[2] = 9; sccA[2] = 0;	/* write 0 to reg. 9, clearing MIE */
    919       1.21  wrstuden 	sccA[2] = ZSWR0_CLR_INTR; unit = sccA[2]; /* reset any pending ints. */
    920       1.21  wrstuden 	sccA[0] = ZSWR0_CLR_INTR; unit = sccA[0];
    921       1.15    scottr 
    922       1.21  wrstuden 	if (mac68k_machine.serial_boot_echo)
    923       1.15    scottr 		zscnsetup();
    924       1.15    scottr 	return;
    925        1.1    briggs }
    926        1.1    briggs 
    927        1.1    briggs void
    928       1.46       chs zscninit(struct consdev *cp)
    929        1.1    briggs {
    930        1.1    briggs 
    931       1.47       chs 	zs_hwflags[zs_consunit] = ZS_HWFLAG_CONSOLE;
    932       1.47       chs 
    933       1.15    scottr 	/*
    934        1.1    briggs 	 * zsinit will set up the addresses of the scc. It will also, if
    935        1.1    briggs 	 * zs_conschan != 0, calculate the new address of the conschan for
    936        1.1    briggs 	 * unit zs_consunit. So zs_init implicitly sets zs_conschan to the right
    937        1.1    briggs 	 * number. :-)
    938       1.15    scottr 	 */
    939       1.15    scottr 	zscnsetup();
    940       1.15    scottr 	printf("\nNetBSD/mac68k console\n");
    941        1.1    briggs }
    942        1.1    briggs 
    943        1.1    briggs 
    944        1.1    briggs /*
    945        1.1    briggs  * Polled input char.
    946        1.1    briggs  */
    947       1.20    scottr int
    948       1.46       chs zs_getc(void *arg)
    949        1.1    briggs {
    950       1.20    scottr 	volatile struct zschan *zc = arg;
    951       1.20    scottr 	int s, c, rr0;
    952        1.1    briggs 
    953        1.1    briggs 	s = splhigh();
    954        1.1    briggs 	/* Wait for a character to arrive. */
    955        1.1    briggs 	do {
    956        1.1    briggs 		rr0 = zc->zc_csr;
    957        1.1    briggs 		ZS_DELAY();
    958        1.1    briggs 	} while ((rr0 & ZSRR0_RX_READY) == 0);
    959        1.1    briggs 
    960        1.1    briggs 	c = zc->zc_data;
    961        1.1    briggs 	ZS_DELAY();
    962        1.1    briggs 	splx(s);
    963        1.1    briggs 
    964        1.1    briggs 	/*
    965        1.1    briggs 	 * This is used by the kd driver to read scan codes,
    966        1.1    briggs 	 * so don't translate '\r' ==> '\n' here...
    967        1.1    briggs 	 */
    968        1.1    briggs 	return (c);
    969        1.1    briggs }
    970        1.1    briggs 
    971        1.1    briggs /*
    972        1.1    briggs  * Polled output char.
    973        1.1    briggs  */
    974       1.20    scottr void
    975       1.46       chs zs_putc(void *arg, int c)
    976        1.1    briggs {
    977       1.20    scottr 	volatile struct zschan *zc = arg;
    978       1.20    scottr 	int s, rr0;
    979       1.20    scottr 	long wait = 0;
    980        1.1    briggs 
    981        1.1    briggs 	s = splhigh();
    982        1.1    briggs 	/* Wait for transmitter to become ready. */
    983        1.1    briggs 	do {
    984        1.1    briggs 		rr0 = zc->zc_csr;
    985        1.1    briggs 		ZS_DELAY();
    986        1.1    briggs 	} while (((rr0 & ZSRR0_TX_READY) == 0) && (wait++ < 1000000));
    987        1.1    briggs 
    988        1.1    briggs 	if ((rr0 & ZSRR0_TX_READY) != 0) {
    989        1.1    briggs 		zc->zc_data = c;
    990        1.1    briggs 		ZS_DELAY();
    991        1.1    briggs 	}
    992        1.1    briggs 	splx(s);
    993        1.1    briggs }
    994        1.1    briggs 
    995        1.1    briggs 
    996        1.1    briggs /*
    997        1.1    briggs  * Polled console input putchar.
    998        1.1    briggs  */
    999        1.1    briggs int
   1000       1.46       chs zscngetc(dev_t dev)
   1001        1.1    briggs {
   1002       1.20    scottr 	struct zschan *zc = zs_conschan;
   1003       1.20    scottr 	int c;
   1004        1.1    briggs 
   1005        1.1    briggs 	c = zs_getc(zc);
   1006        1.1    briggs 	return (c);
   1007        1.1    briggs }
   1008        1.1    briggs 
   1009        1.1    briggs /*
   1010        1.1    briggs  * Polled console output putchar.
   1011        1.1    briggs  */
   1012        1.1    briggs void
   1013       1.46       chs zscnputc(dev_t dev, int c)
   1014        1.1    briggs {
   1015       1.20    scottr 	struct zschan *zc = zs_conschan;
   1016        1.1    briggs 
   1017        1.1    briggs 	zs_putc(zc, c);
   1018        1.1    briggs }
   1019        1.1    briggs 
   1020        1.1    briggs 
   1021        1.1    briggs 
   1022        1.1    briggs /*
   1023        1.1    briggs  * Handle user request to enter kernel debugger.
   1024        1.1    briggs  */
   1025        1.1    briggs void
   1026       1.46       chs zs_abort(struct zs_chanstate *cs)
   1027        1.1    briggs {
   1028       1.15    scottr 	volatile struct zschan *zc = zs_conschan;
   1029        1.1    briggs 	int rr0;
   1030       1.20    scottr 	long wait = 0;
   1031        1.8    scottr 
   1032       1.15    scottr 	if (zs_cons_canabort == 0)
   1033        1.8    scottr 		return;
   1034        1.1    briggs 
   1035        1.1    briggs 	/* Wait for end of break to avoid PROM abort. */
   1036        1.1    briggs 	do {
   1037        1.1    briggs 		rr0 = zc->zc_csr;
   1038        1.1    briggs 		ZS_DELAY();
   1039        1.1    briggs 	} while ((rr0 & ZSRR0_BREAK) && (wait++ < ZSABORT_DELAY));
   1040        1.1    briggs 
   1041        1.1    briggs 	if (wait > ZSABORT_DELAY) {
   1042       1.15    scottr 		zs_cons_canabort = 0;
   1043        1.1    briggs 	/* If we time out, turn off the abort ability! */
   1044        1.1    briggs 	}
   1045        1.1    briggs 
   1046       1.17    scottr #ifdef DDB
   1047        1.1    briggs 	Debugger();
   1048       1.17    scottr #endif
   1049        1.1    briggs }
   1050